blob: 4df09a693ec7aa1c8c383bfb0dc6b76e89b45ab7 [file] [log] [blame]
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001/*
2 * V4L2 Driver for PXA camera host
3 *
4 * Copyright (C) 2006, Sascha Hauer, Pengutronix
5 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030013#include <linux/init.h>
14#include <linux/module.h>
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -030015#include <linux/io.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030016#include <linux/delay.h>
17#include <linux/dma-mapping.h>
18#include <linux/errno.h>
19#include <linux/fs.h>
20#include <linux/interrupt.h>
21#include <linux/kernel.h>
22#include <linux/mm.h>
23#include <linux/moduleparam.h>
24#include <linux/time.h>
25#include <linux/version.h>
26#include <linux/device.h>
27#include <linux/platform_device.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030028#include <linux/clk.h>
Jonathan Camerond514eda2009-11-04 14:18:04 -030029#include <linux/sched.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030030
31#include <media/v4l2-common.h>
32#include <media/v4l2-dev.h>
Paulius Zaleckas092d3922008-07-11 20:50:31 -030033#include <media/videobuf-dma-sg.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030034#include <media/soc_camera.h>
35
36#include <linux/videodev2.h>
37
Eric Miaocfbaf4d2009-01-02 12:16:02 -030038#include <mach/dma.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010039#include <mach/camera.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030040
41#define PXA_CAM_VERSION_CODE KERNEL_VERSION(0, 0, 5)
42#define PXA_CAM_DRV_NAME "pxa27x-camera"
43
Eric Miao5ca11fa2008-12-18 11:15:50 -030044/* Camera Interface */
45#define CICR0 0x0000
46#define CICR1 0x0004
47#define CICR2 0x0008
48#define CICR3 0x000C
49#define CICR4 0x0010
50#define CISR 0x0014
51#define CIFR 0x0018
52#define CITOR 0x001C
53#define CIBR0 0x0028
54#define CIBR1 0x0030
55#define CIBR2 0x0038
56
57#define CICR0_DMAEN (1 << 31) /* DMA request enable */
58#define CICR0_PAR_EN (1 << 30) /* Parity enable */
59#define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
60#define CICR0_ENB (1 << 28) /* Camera interface enable */
61#define CICR0_DIS (1 << 27) /* Camera interface disable */
62#define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
63#define CICR0_TOM (1 << 9) /* Time-out mask */
64#define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
65#define CICR0_FEM (1 << 7) /* FIFO-empty mask */
66#define CICR0_EOLM (1 << 6) /* End-of-line mask */
67#define CICR0_PERRM (1 << 5) /* Parity-error mask */
68#define CICR0_QDM (1 << 4) /* Quick-disable mask */
69#define CICR0_CDM (1 << 3) /* Disable-done mask */
70#define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
71#define CICR0_EOFM (1 << 1) /* End-of-frame mask */
72#define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
73
74#define CICR1_TBIT (1 << 31) /* Transparency bit */
75#define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
76#define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
77#define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
78#define CICR1_RGB_F (1 << 11) /* RGB format */
79#define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
80#define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
81#define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
82#define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
83#define CICR1_DW (0x7 << 0) /* Data width mask */
84
85#define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
86 wait count mask */
87#define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
88 wait count mask */
89#define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
90#define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
91 wait count mask */
92#define CICR2_FSW (0x7 << 0) /* Frame stabilization
93 wait count mask */
94
95#define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
96 wait count mask */
97#define CICR3_EFW (0xff << 16) /* End-of-frame line clock
98 wait count mask */
99#define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
100#define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
101 wait count mask */
102#define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
103
104#define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
105#define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
106#define CICR4_PCP (1 << 22) /* Pixel clock polarity */
107#define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
108#define CICR4_VSP (1 << 20) /* Vertical sync polarity */
109#define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
110#define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
111#define CICR4_DIV (0xff << 0) /* Clock divisor mask */
112
113#define CISR_FTO (1 << 15) /* FIFO time-out */
114#define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
115#define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
116#define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
117#define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
118#define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
119#define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
120#define CISR_EOL (1 << 8) /* End of line */
121#define CISR_PAR_ERR (1 << 7) /* Parity error */
122#define CISR_CQD (1 << 6) /* Camera interface quick disable */
123#define CISR_CDD (1 << 5) /* Camera interface disable done */
124#define CISR_SOF (1 << 4) /* Start of frame */
125#define CISR_EOF (1 << 3) /* End of frame */
126#define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
127#define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
128#define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
129
130#define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
131#define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
132#define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
133#define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
134#define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
135#define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
136#define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
137#define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
138
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300139#define CICR0_SIM_MP (0 << 24)
140#define CICR0_SIM_SP (1 << 24)
141#define CICR0_SIM_MS (2 << 24)
142#define CICR0_SIM_EP (3 << 24)
143#define CICR0_SIM_ES (4 << 24)
144
145#define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
146#define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300147#define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
148#define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
149#define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300150
151#define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
152#define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
153#define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
154#define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
155#define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
156
157#define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
158#define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
159#define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
160#define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
161
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300162#define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
163 CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
164 CICR0_EOFM | CICR0_FOM)
165
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300166/*
167 * Structures
168 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300169enum pxa_camera_active_dma {
170 DMA_Y = 0x1,
171 DMA_U = 0x2,
172 DMA_V = 0x4,
173};
174
175/* descriptor needed for the PXA DMA engine */
176struct pxa_cam_dma {
177 dma_addr_t sg_dma;
178 struct pxa_dma_desc *sg_cpu;
179 size_t sg_size;
180 int sglen;
181};
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300182
183/* buffer for one video frame */
184struct pxa_buffer {
185 /* common v4l buffer stuff -- must be first */
186 struct videobuf_buffer vb;
187
188 const struct soc_camera_data_format *fmt;
189
Mike Rapoporta5462e52008-04-22 10:36:32 -0300190 /* our descriptor lists for Y, U and V channels */
191 struct pxa_cam_dma dmas[3];
192
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300193 int inwork;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300194
195 enum pxa_camera_active_dma active_dma;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300196};
197
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300198struct pxa_camera_dev {
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -0300199 struct soc_camera_host soc_host;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300200 /* PXA27x is only supposed to handle one camera on its Quick Capture
201 * interface. If anyone ever builds hardware to enable more than
202 * one camera, they will have to modify this driver too */
203 struct soc_camera_device *icd;
204 struct clk *clk;
205
206 unsigned int irq;
207 void __iomem *base;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300208
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300209 int channels;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300210 unsigned int dma_chans[3];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300211
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300212 struct pxacamera_platform_data *pdata;
213 struct resource *res;
214 unsigned long platform_flags;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300215 unsigned long ciclk;
216 unsigned long mclk;
217 u32 mclk_divisor;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300218
219 struct list_head capture;
220
221 spinlock_t lock;
222
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300223 struct pxa_buffer *active;
Guennadi Liakhovetski5aa21102008-04-22 10:40:23 -0300224 struct pxa_dma_desc *sg_tail[3];
Robert Jarzmik3f6ac492008-08-02 07:10:04 -0300225
226 u32 save_cicr[5];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300227};
228
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300229struct pxa_cam {
230 unsigned long flags;
231};
232
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300233static const char *pxa_cam_driver_description = "PXA_Camera";
234
235static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
236
237/*
238 * Videobuf operations
239 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300240static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
241 unsigned int *size)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300242{
243 struct soc_camera_device *icd = vq->priv_data;
244
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300245 dev_dbg(icd->dev.parent, "count=%d, size=%d\n", *count, *size);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300246
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300247 *size = roundup(icd->user_width * icd->user_height *
Robert Jarzmik92a83372009-03-31 03:44:21 -0300248 ((icd->current_fmt->depth + 7) >> 3), 8);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300249
250 if (0 == *count)
251 *count = 32;
252 while (*size * *count > vid_limit * 1024 * 1024)
253 (*count)--;
254
255 return 0;
256}
257
258static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
259{
260 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -0300261 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300262 struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300263 int i;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300264
265 BUG_ON(in_interrupt());
266
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300267 dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300268 &buf->vb, buf->vb.baddr, buf->vb.bsize);
269
270 /* This waits until this buffer is out of danger, i.e., until it is no
271 * longer in STATE_QUEUED or STATE_ACTIVE */
272 videobuf_waiton(&buf->vb, 0, 0);
273 videobuf_dma_unmap(vq, dma);
274 videobuf_dma_free(dma);
275
Mike Rapoporta5462e52008-04-22 10:36:32 -0300276 for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
277 if (buf->dmas[i].sg_cpu)
Guennadi Liakhovetski96c75392009-08-25 11:53:23 -0300278 dma_free_coherent(ici->v4l2_dev.dev,
279 buf->dmas[i].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300280 buf->dmas[i].sg_cpu,
281 buf->dmas[i].sg_dma);
282 buf->dmas[i].sg_cpu = NULL;
283 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300284
285 buf->vb.state = VIDEOBUF_NEEDS_INIT;
286}
287
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300288static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
289 int sg_first_ofs, int size)
290{
291 int i, offset, dma_len, xfer_len;
292 struct scatterlist *sg;
293
294 offset = sg_first_ofs;
295 for_each_sg(sglist, sg, sglen, i) {
296 dma_len = sg_dma_len(sg);
297
298 /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
299 xfer_len = roundup(min(dma_len - offset, size), 8);
300
301 size = max(0, size - xfer_len);
302 offset = 0;
303 if (size == 0)
304 break;
305 }
306
307 BUG_ON(size != 0);
308 return i + 1;
309}
310
311/**
312 * pxa_init_dma_channel - init dma descriptors
313 * @pcdev: pxa camera device
314 * @buf: pxa buffer to find pxa dma channel
315 * @dma: dma video buffer
316 * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
317 * @cibr: camera Receive Buffer Register
318 * @size: bytes to transfer
319 * @sg_first: first element of sg_list
320 * @sg_first_ofs: offset in first element of sg_list
321 *
322 * Prepares the pxa dma descriptors to transfer one camera channel.
323 * Beware sg_first and sg_first_ofs are both input and output parameters.
324 *
325 * Returns 0 or -ENOMEM if no coherent memory is available
326 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300327static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
328 struct pxa_buffer *buf,
329 struct videobuf_dmabuf *dma, int channel,
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300330 int cibr, int size,
331 struct scatterlist **sg_first, int *sg_first_ofs)
Mike Rapoporta5462e52008-04-22 10:36:32 -0300332{
333 struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300334 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300335 struct scatterlist *sg;
336 int i, offset, sglen;
337 int dma_len = 0, xfer_len = 0;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300338
339 if (pxa_dma->sg_cpu)
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300340 dma_free_coherent(dev, pxa_dma->sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300341 pxa_dma->sg_cpu, pxa_dma->sg_dma);
342
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300343 sglen = calculate_dma_sglen(*sg_first, dma->sglen,
344 *sg_first_ofs, size);
345
Mike Rapoporta5462e52008-04-22 10:36:32 -0300346 pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300347 pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300348 &pxa_dma->sg_dma, GFP_KERNEL);
349 if (!pxa_dma->sg_cpu)
350 return -ENOMEM;
351
352 pxa_dma->sglen = sglen;
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300353 offset = *sg_first_ofs;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300354
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300355 dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300356 *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300357
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300358
359 for_each_sg(*sg_first, sg, sglen, i) {
360 dma_len = sg_dma_len(sg);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300361
362 /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300363 xfer_len = roundup(min(dma_len - offset, size), 8);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300364
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300365 size = max(0, size - xfer_len);
366
367 pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
368 pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300369 pxa_dma->sg_cpu[i].dcmd =
370 DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300371#ifdef DEBUG
372 if (!i)
373 pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
374#endif
Mike Rapoporta5462e52008-04-22 10:36:32 -0300375 pxa_dma->sg_cpu[i].ddadr =
376 pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300377
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300378 dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300379 pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
380 sg_dma_address(sg) + offset, xfer_len);
381 offset = 0;
382
383 if (size == 0)
384 break;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300385 }
386
Robert Jarzmik256b0232009-03-31 03:44:21 -0300387 pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
388 pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300389
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300390 /*
391 * Handle 1 special case :
392 * - in 3 planes (YUV422P format), we might finish with xfer_len equal
393 * to dma_len (end on PAGE boundary). In this case, the sg element
394 * for next plane should be the next after the last used to store the
395 * last scatter gather RAM page
396 */
397 if (xfer_len >= dma_len) {
398 *sg_first_ofs = xfer_len - dma_len;
399 *sg_first = sg_next(sg);
400 } else {
401 *sg_first_ofs = xfer_len;
402 *sg_first = sg;
403 }
404
Mike Rapoporta5462e52008-04-22 10:36:32 -0300405 return 0;
406}
407
Robert Jarzmik256b0232009-03-31 03:44:21 -0300408static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
409 struct pxa_buffer *buf)
410{
411 buf->active_dma = DMA_Y;
412 if (pcdev->channels == 3)
413 buf->active_dma |= DMA_U | DMA_V;
414}
415
416/*
417 * Please check the DMA prepared buffer structure in :
418 * Documentation/video4linux/pxa_camera.txt
419 * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
420 * modification while DMA chain is running will work anyway.
421 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300422static int pxa_videobuf_prepare(struct videobuf_queue *vq,
423 struct videobuf_buffer *vb, enum v4l2_field field)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300424{
425 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -0300426 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300427 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300428 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300429 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300430 int ret;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300431 int size_y, size_u = 0, size_v = 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300432
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300433 dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300434 vb, vb->baddr, vb->bsize);
435
436 /* Added list head initialization on alloc */
437 WARN_ON(!list_empty(&vb->queue));
438
439#ifdef DEBUG
440 /* This can be useful if you want to see if we actually fill
441 * the buffer with something */
442 memset((void *)vb->baddr, 0xaa, vb->bsize);
443#endif
444
445 BUG_ON(NULL == icd->current_fmt);
446
447 /* I think, in buf_prepare you only have to protect global data,
448 * the actual buffer is yours */
449 buf->inwork = 1;
450
451 if (buf->fmt != icd->current_fmt ||
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300452 vb->width != icd->user_width ||
453 vb->height != icd->user_height ||
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300454 vb->field != field) {
455 buf->fmt = icd->current_fmt;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300456 vb->width = icd->user_width;
457 vb->height = icd->user_height;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300458 vb->field = field;
459 vb->state = VIDEOBUF_NEEDS_INIT;
460 }
461
462 vb->size = vb->width * vb->height * ((buf->fmt->depth + 7) >> 3);
463 if (0 != vb->baddr && vb->bsize < vb->size) {
464 ret = -EINVAL;
465 goto out;
466 }
467
468 if (vb->state == VIDEOBUF_NEEDS_INIT) {
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300469 int size = vb->size;
470 int next_ofs = 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300471 struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300472 struct scatterlist *sg;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300473
474 ret = videobuf_iolock(vq, vb, NULL);
475 if (ret)
476 goto fail;
477
Guennadi Liakhovetski5aa21102008-04-22 10:40:23 -0300478 if (pcdev->channels == 3) {
Mike Rapoporta5462e52008-04-22 10:36:32 -0300479 size_y = size / 2;
480 size_u = size_v = size / 4;
481 } else {
Mike Rapoporta5462e52008-04-22 10:36:32 -0300482 size_y = size;
483 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300484
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300485 sg = dma->sglist;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300486
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300487 /* init DMA for Y channel */
488 ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
489 &sg, &next_ofs);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300490 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300491 dev_err(dev, "DMA initialization for Y/RGB failed\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300492 goto fail;
493 }
494
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300495 /* init DMA for U channel */
496 if (size_u)
497 ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
498 size_u, &sg, &next_ofs);
499 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300500 dev_err(dev, "DMA initialization for U failed\n");
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300501 goto fail_u;
502 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300503
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300504 /* init DMA for V channel */
505 if (size_v)
506 ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
507 size_v, &sg, &next_ofs);
508 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300509 dev_err(dev, "DMA initialization for V failed\n");
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300510 goto fail_v;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300511 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300512
513 vb->state = VIDEOBUF_PREPARED;
514 }
515
516 buf->inwork = 0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300517 pxa_videobuf_set_actdma(pcdev, buf);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300518
519 return 0;
520
Mike Rapoporta5462e52008-04-22 10:36:32 -0300521fail_v:
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300522 dma_free_coherent(dev, buf->dmas[1].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300523 buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
524fail_u:
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300525 dma_free_coherent(dev, buf->dmas[0].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300526 buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300527fail:
528 free_buffer(vq, buf);
529out:
530 buf->inwork = 0;
531 return ret;
532}
533
Robert Jarzmik256b0232009-03-31 03:44:21 -0300534/**
535 * pxa_dma_start_channels - start DMA channel for active buffer
536 * @pcdev: pxa camera device
537 *
538 * Initialize DMA channels to the beginning of the active video buffer, and
539 * start these channels.
540 */
541static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
542{
543 int i;
544 struct pxa_buffer *active;
545
546 active = pcdev->active;
547
548 for (i = 0; i < pcdev->channels; i++) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300549 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
550 "%s (channel=%d) ddadr=%08x\n", __func__,
Robert Jarzmik256b0232009-03-31 03:44:21 -0300551 i, active->dmas[i].sg_dma);
552 DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
553 DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
554 }
555}
556
557static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
558{
559 int i;
560
561 for (i = 0; i < pcdev->channels; i++) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300562 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
563 "%s (channel=%d)\n", __func__, i);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300564 DCSR(pcdev->dma_chans[i]) = 0;
565 }
566}
567
Robert Jarzmik256b0232009-03-31 03:44:21 -0300568static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
569 struct pxa_buffer *buf)
570{
571 int i;
572 struct pxa_dma_desc *buf_last_desc;
573
574 for (i = 0; i < pcdev->channels; i++) {
575 buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
576 buf_last_desc->ddadr = DDADR_STOP;
577
Guennadi Liakhovetskiae7410e2009-03-31 03:44:22 -0300578 if (pcdev->sg_tail[i])
579 /* Link the new buffer to the old tail */
580 pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300581
Guennadi Liakhovetskiae7410e2009-03-31 03:44:22 -0300582 /* Update the channel tail */
583 pcdev->sg_tail[i] = buf_last_desc;
584 }
Robert Jarzmik256b0232009-03-31 03:44:21 -0300585}
586
587/**
588 * pxa_camera_start_capture - start video capturing
589 * @pcdev: camera device
590 *
591 * Launch capturing. DMA channels should not be active yet. They should get
592 * activated at the end of frame interrupt, to capture only whole frames, and
593 * never begin the capture of a partial frame.
594 */
595static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
596{
597 unsigned long cicr0, cifr;
598
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300599 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300600 /* Reset the FIFOs */
601 cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
602 __raw_writel(cifr, pcdev->base + CIFR);
603 /* Enable End-Of-Frame Interrupt */
604 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
605 cicr0 &= ~CICR0_EOFM;
606 __raw_writel(cicr0, pcdev->base + CICR0);
607}
608
609static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
610{
611 unsigned long cicr0;
612
613 pxa_dma_stop_channels(pcdev);
614
615 cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
616 __raw_writel(cicr0, pcdev->base + CICR0);
617
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300618 pcdev->active = NULL;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300619 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300620}
621
Guennadi Liakhovetski2dd54a52009-08-05 20:06:31 -0300622/* Called under spinlock_irqsave(&pcdev->lock, ...) */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300623static void pxa_videobuf_queue(struct videobuf_queue *vq,
624 struct videobuf_buffer *vb)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300625{
626 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -0300627 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300628 struct pxa_camera_dev *pcdev = ici->priv;
629 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300630
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300631 dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d active=%p\n",
632 __func__, vb, vb->baddr, vb->bsize, pcdev->active);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300633
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300634 list_add_tail(&vb->queue, &pcdev->capture);
635
636 vb->state = VIDEOBUF_ACTIVE;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300637 pxa_dma_add_tail_buf(pcdev, buf);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300638
Robert Jarzmik256b0232009-03-31 03:44:21 -0300639 if (!pcdev->active)
640 pxa_camera_start_capture(pcdev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300641}
642
643static void pxa_videobuf_release(struct videobuf_queue *vq,
644 struct videobuf_buffer *vb)
645{
646 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
647#ifdef DEBUG
648 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300649 struct device *dev = icd->dev.parent;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300650
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300651 dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300652 vb, vb->baddr, vb->bsize);
653
654 switch (vb->state) {
655 case VIDEOBUF_ACTIVE:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300656 dev_dbg(dev, "%s (active)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300657 break;
658 case VIDEOBUF_QUEUED:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300659 dev_dbg(dev, "%s (queued)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300660 break;
661 case VIDEOBUF_PREPARED:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300662 dev_dbg(dev, "%s (prepared)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300663 break;
664 default:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300665 dev_dbg(dev, "%s (unknown)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300666 break;
667 }
668#endif
669
670 free_buffer(vq, buf);
671}
672
Mike Rapoporta5462e52008-04-22 10:36:32 -0300673static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
674 struct videobuf_buffer *vb,
675 struct pxa_buffer *buf)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300676{
Robert Jarzmik256b0232009-03-31 03:44:21 -0300677 int i;
Eric Miao5ca11fa2008-12-18 11:15:50 -0300678
Mike Rapoporta5462e52008-04-22 10:36:32 -0300679 /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
680 list_del_init(&vb->queue);
681 vb->state = VIDEOBUF_DONE;
682 do_gettimeofday(&vb->ts);
683 vb->field_count++;
684 wake_up(&vb->done);
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300685 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
686 __func__, vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300687
688 if (list_empty(&pcdev->capture)) {
Robert Jarzmik256b0232009-03-31 03:44:21 -0300689 pxa_camera_stop_capture(pcdev);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300690 for (i = 0; i < pcdev->channels; i++)
691 pcdev->sg_tail[i] = NULL;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300692 return;
693 }
694
695 pcdev->active = list_entry(pcdev->capture.next,
696 struct pxa_buffer, vb.queue);
697}
698
Robert Jarzmik256b0232009-03-31 03:44:21 -0300699/**
700 * pxa_camera_check_link_miss - check missed DMA linking
701 * @pcdev: camera device
702 *
703 * The DMA chaining is done with DMA running. This means a tiny temporal window
704 * remains, where a buffer is queued on the chain, while the chain is already
705 * stopped. This means the tailed buffer would never be transfered by DMA.
706 * This function restarts the capture for this corner case, where :
707 * - DADR() == DADDR_STOP
708 * - a videobuffer is queued on the pcdev->capture list
709 *
710 * Please check the "DMA hot chaining timeslice issue" in
711 * Documentation/video4linux/pxa_camera.txt
712 *
713 * Context: should only be called within the dma irq handler
714 */
715static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
716{
717 int i, is_dma_stopped = 1;
718
719 for (i = 0; i < pcdev->channels; i++)
720 if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
721 is_dma_stopped = 0;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300722 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
723 "%s : top queued buffer=%p, dma_stopped=%d\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300724 __func__, pcdev->active, is_dma_stopped);
725 if (pcdev->active && is_dma_stopped)
726 pxa_camera_start_capture(pcdev);
727}
728
Mike Rapoporta5462e52008-04-22 10:36:32 -0300729static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
730 enum pxa_camera_active_dma act_dma)
731{
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300732 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300733 struct pxa_buffer *buf;
734 unsigned long flags;
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300735 u32 status, camera_status, overrun;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300736 struct videobuf_buffer *vb;
737
738 spin_lock_irqsave(&pcdev->lock, flags);
739
Mike Rapoporta5462e52008-04-22 10:36:32 -0300740 status = DCSR(channel);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300741 DCSR(channel) = status;
742
743 camera_status = __raw_readl(pcdev->base + CISR);
744 overrun = CISR_IFO_0;
745 if (pcdev->channels == 3)
746 overrun |= CISR_IFO_1 | CISR_IFO_2;
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300747
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300748 if (status & DCSR_BUSERR) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300749 dev_err(dev, "DMA Bus Error IRQ!\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300750 goto out;
751 }
752
Robert Jarzmik256b0232009-03-31 03:44:21 -0300753 if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300754 dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
755 status);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300756 goto out;
757 }
758
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300759 /*
760 * pcdev->active should not be NULL in DMA irq handler.
761 *
762 * But there is one corner case : if capture was stopped due to an
763 * overrun of channel 1, and at that same channel 2 was completed.
764 *
765 * When handling the overrun in DMA irq for channel 1, we'll stop the
766 * capture and restart it (and thus set pcdev->active to NULL). But the
767 * DMA irq handler will already be pending for channel 2. So on entering
768 * the DMA irq handler for channel 2 there will be no active buffer, yet
769 * that is normal.
770 */
771 if (!pcdev->active)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300772 goto out;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300773
774 vb = &pcdev->active->vb;
775 buf = container_of(vb, struct pxa_buffer, vb);
776 WARN_ON(buf->inwork || list_empty(&vb->queue));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300777
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300778 dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300779 __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
780 status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
781
782 if (status & DCSR_ENDINTR) {
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300783 /*
784 * It's normal if the last frame creates an overrun, as there
785 * are no more DMA descriptors to fetch from QCI fifos
786 */
787 if (camera_status & overrun &&
788 !list_is_last(pcdev->capture.next, &pcdev->capture)) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300789 dev_dbg(dev, "FIFO overrun! CISR: %x\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300790 camera_status);
791 pxa_camera_stop_capture(pcdev);
792 pxa_camera_start_capture(pcdev);
793 goto out;
794 }
795 buf->active_dma &= ~act_dma;
796 if (!buf->active_dma) {
797 pxa_camera_wakeup(pcdev, vb, buf);
798 pxa_camera_check_link_miss(pcdev);
799 }
800 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300801
802out:
803 spin_unlock_irqrestore(&pcdev->lock, flags);
804}
805
Mike Rapoporta5462e52008-04-22 10:36:32 -0300806static void pxa_camera_dma_irq_y(int channel, void *data)
807{
808 struct pxa_camera_dev *pcdev = data;
809 pxa_camera_dma_irq(channel, pcdev, DMA_Y);
810}
811
812static void pxa_camera_dma_irq_u(int channel, void *data)
813{
814 struct pxa_camera_dev *pcdev = data;
815 pxa_camera_dma_irq(channel, pcdev, DMA_U);
816}
817
818static void pxa_camera_dma_irq_v(int channel, void *data)
819{
820 struct pxa_camera_dev *pcdev = data;
821 pxa_camera_dma_irq(channel, pcdev, DMA_V);
822}
823
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300824static struct videobuf_queue_ops pxa_videobuf_ops = {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300825 .buf_setup = pxa_videobuf_setup,
826 .buf_prepare = pxa_videobuf_prepare,
827 .buf_queue = pxa_videobuf_queue,
828 .buf_release = pxa_videobuf_release,
829};
830
Magnus Damma034d1b2008-07-11 20:59:34 -0300831static void pxa_camera_init_videobuf(struct videobuf_queue *q,
Paulius Zaleckas092d3922008-07-11 20:50:31 -0300832 struct soc_camera_device *icd)
833{
Magnus Damma034d1b2008-07-11 20:59:34 -0300834 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
835 struct pxa_camera_dev *pcdev = ici->priv;
836
Paulius Zaleckas092d3922008-07-11 20:50:31 -0300837 /* We must pass NULL as dev pointer, then all pci_* dma operations
838 * transform to normal dma_* ones. */
Magnus Damma034d1b2008-07-11 20:59:34 -0300839 videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
Paulius Zaleckas092d3922008-07-11 20:50:31 -0300840 V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
841 sizeof(struct pxa_buffer), icd);
842}
843
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300844static u32 mclk_get_divisor(struct platform_device *pdev,
845 struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300846{
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300847 unsigned long mclk = pcdev->mclk;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300848 struct device *dev = &pdev->dev;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300849 u32 div;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300850 unsigned long lcdclk;
851
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300852 lcdclk = clk_get_rate(pcdev->clk);
853 pcdev->ciclk = lcdclk;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300854
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300855 /* mclk <= ciclk / 4 (27.4.2) */
856 if (mclk > lcdclk / 4) {
857 mclk = lcdclk / 4;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300858 dev_warn(dev, "Limiting master clock to %lu\n", mclk);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300859 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300860
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300861 /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
862 div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
863
864 /* If we're not supplying MCLK, leave it at 0 */
865 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
866 pcdev->mclk = lcdclk / (2 * (div + 1));
867
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300868 dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300869 lcdclk, mclk, div);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300870
871 return div;
872}
873
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300874static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
875 unsigned long pclk)
876{
877 /* We want a timeout > 1 pixel time, not ">=" */
878 u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
879
880 __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
881}
882
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300883static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300884{
885 struct pxacamera_platform_data *pdata = pcdev->pdata;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300886 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300887 u32 cicr4 = 0;
888
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300889 dev_dbg(dev, "Registered platform device at %p data %p\n",
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300890 pcdev, pdata);
891
892 if (pdata && pdata->init) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300893 dev_dbg(dev, "%s: Init gpios\n", __func__);
894 pdata->init(dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300895 }
896
Eric Miao5ca11fa2008-12-18 11:15:50 -0300897 /* disable all interrupts */
898 __raw_writel(0x3ff, pcdev->base + CICR0);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300899
900 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
901 cicr4 |= CICR4_PCLK_EN;
902 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
903 cicr4 |= CICR4_MCLK_EN;
904 if (pcdev->platform_flags & PXA_CAMERA_PCP)
905 cicr4 |= CICR4_PCP;
906 if (pcdev->platform_flags & PXA_CAMERA_HSP)
907 cicr4 |= CICR4_HSP;
908 if (pcdev->platform_flags & PXA_CAMERA_VSP)
909 cicr4 |= CICR4_VSP;
910
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300911 __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
912
913 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
914 /* Initialise the timeout under the assumption pclk = mclk */
915 recalculate_fifo_timeout(pcdev, pcdev->mclk);
916 else
917 /* "Safe default" - 13MHz */
918 recalculate_fifo_timeout(pcdev, 13000000);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300919
920 clk_enable(pcdev->clk);
921}
922
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300923static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300924{
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300925 clk_disable(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300926}
927
928static irqreturn_t pxa_camera_irq(int irq, void *data)
929{
930 struct pxa_camera_dev *pcdev = data;
Eric Miao5ca11fa2008-12-18 11:15:50 -0300931 unsigned long status, cicr0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300932 struct pxa_buffer *buf;
933 struct videobuf_buffer *vb;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300934
Eric Miao5ca11fa2008-12-18 11:15:50 -0300935 status = __raw_readl(pcdev->base + CISR);
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300936 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
937 "Camera interrupt status 0x%lx\n", status);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300938
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300939 if (!status)
940 return IRQ_NONE;
941
Eric Miao5ca11fa2008-12-18 11:15:50 -0300942 __raw_writel(status, pcdev->base + CISR);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300943
944 if (status & CISR_EOF) {
Robert Jarzmik256b0232009-03-31 03:44:21 -0300945 pcdev->active = list_first_entry(&pcdev->capture,
946 struct pxa_buffer, vb.queue);
947 vb = &pcdev->active->vb;
948 buf = container_of(vb, struct pxa_buffer, vb);
949 pxa_videobuf_set_actdma(pcdev, buf);
950
951 pxa_dma_start_channels(pcdev);
952
Eric Miao5ca11fa2008-12-18 11:15:50 -0300953 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
954 __raw_writel(cicr0, pcdev->base + CICR0);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300955 }
956
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300957 return IRQ_HANDLED;
958}
959
Guennadi Liakhovetski1c3bb742008-12-18 12:28:54 -0300960/*
961 * The following two functions absolutely depend on the fact, that
962 * there can be only one camera on PXA quick capture interface
963 * Called with .video_lock held
964 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300965static int pxa_camera_add_device(struct soc_camera_device *icd)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300966{
967 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
968 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300969
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300970 if (pcdev->icd)
971 return -EBUSY;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300972
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300973 pxa_camera_activate(pcdev);
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300974
975 pcdev->icd = icd;
976
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300977 dev_info(icd->dev.parent, "PXA Camera driver attached to camera %d\n",
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300978 icd->devnum);
979
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300980 return 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300981}
982
Guennadi Liakhovetski1c3bb742008-12-18 12:28:54 -0300983/* Called with .video_lock held */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300984static void pxa_camera_remove_device(struct soc_camera_device *icd)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300985{
986 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
987 struct pxa_camera_dev *pcdev = ici->priv;
988
989 BUG_ON(icd != pcdev->icd);
990
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300991 dev_info(icd->dev.parent, "PXA Camera driver detached from camera %d\n",
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300992 icd->devnum);
993
994 /* disable capture, disable interrupts */
Eric Miao5ca11fa2008-12-18 11:15:50 -0300995 __raw_writel(0x3ff, pcdev->base + CICR0);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300996
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300997 /* Stop DMA engine */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300998 DCSR(pcdev->dma_chans[0]) = 0;
999 DCSR(pcdev->dma_chans[1]) = 0;
1000 DCSR(pcdev->dma_chans[2]) = 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001001
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001002 pxa_camera_deactivate(pcdev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001003
1004 pcdev->icd = NULL;
1005}
1006
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001007static int test_platform_param(struct pxa_camera_dev *pcdev,
1008 unsigned char buswidth, unsigned long *flags)
1009{
1010 /*
1011 * Platform specified synchronization and pixel clock polarities are
1012 * only a recommendation and are only used during probing. The PXA270
1013 * quick capture interface supports both.
1014 */
1015 *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1016 SOCAM_MASTER : SOCAM_SLAVE) |
1017 SOCAM_HSYNC_ACTIVE_HIGH |
1018 SOCAM_HSYNC_ACTIVE_LOW |
1019 SOCAM_VSYNC_ACTIVE_HIGH |
1020 SOCAM_VSYNC_ACTIVE_LOW |
Guennadi Liakhovetski2d9329f2009-02-23 12:12:58 -03001021 SOCAM_DATA_ACTIVE_HIGH |
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001022 SOCAM_PCLK_SAMPLE_RISING |
1023 SOCAM_PCLK_SAMPLE_FALLING;
1024
1025 /* If requested data width is supported by the platform, use it */
1026 switch (buswidth) {
1027 case 10:
1028 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10))
1029 return -EINVAL;
1030 *flags |= SOCAM_DATAWIDTH_10;
1031 break;
1032 case 9:
1033 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9))
1034 return -EINVAL;
1035 *flags |= SOCAM_DATAWIDTH_9;
1036 break;
1037 case 8:
1038 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8))
1039 return -EINVAL;
1040 *flags |= SOCAM_DATAWIDTH_8;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001041 break;
1042 default:
1043 return -EINVAL;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001044 }
1045
1046 return 0;
1047}
1048
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001049static void pxa_camera_setup_cicr(struct soc_camera_device *icd,
1050 unsigned long flags, __u32 pixfmt)
1051{
1052 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1053 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001054 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001055 unsigned long dw, bpp;
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001056 u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
1057 int ret = v4l2_subdev_call(sd, sensor, g_skip_top_lines, &y_skip_top);
1058
1059 if (ret < 0)
1060 y_skip_top = 0;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001061
1062 /* Datawidth is now guaranteed to be equal to one of the three values.
1063 * We fix bit-per-pixel equal to data-width... */
1064 switch (flags & SOCAM_DATAWIDTH_MASK) {
1065 case SOCAM_DATAWIDTH_10:
1066 dw = 4;
1067 bpp = 0x40;
1068 break;
1069 case SOCAM_DATAWIDTH_9:
1070 dw = 3;
1071 bpp = 0x20;
1072 break;
1073 default:
1074 /* Actually it can only be 8 now,
1075 * default is just to silence compiler warnings */
1076 case SOCAM_DATAWIDTH_8:
1077 dw = 2;
1078 bpp = 0;
1079 }
1080
1081 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1082 cicr4 |= CICR4_PCLK_EN;
1083 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1084 cicr4 |= CICR4_MCLK_EN;
1085 if (flags & SOCAM_PCLK_SAMPLE_FALLING)
1086 cicr4 |= CICR4_PCP;
1087 if (flags & SOCAM_HSYNC_ACTIVE_LOW)
1088 cicr4 |= CICR4_HSP;
1089 if (flags & SOCAM_VSYNC_ACTIVE_LOW)
1090 cicr4 |= CICR4_VSP;
1091
1092 cicr0 = __raw_readl(pcdev->base + CICR0);
1093 if (cicr0 & CICR0_ENB)
1094 __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
1095
1096 cicr1 = CICR1_PPL_VAL(icd->user_width - 1) | bpp | dw;
1097
1098 switch (pixfmt) {
1099 case V4L2_PIX_FMT_YUV422P:
1100 pcdev->channels = 3;
1101 cicr1 |= CICR1_YCBCR_F;
1102 /*
1103 * Normally, pxa bus wants as input UYVY format. We allow all
1104 * reorderings of the YUV422 format, as no processing is done,
1105 * and the YUV stream is just passed through without any
1106 * transformation. Note that UYVY is the only format that
1107 * should be used if pxa framebuffer Overlay2 is used.
1108 */
1109 case V4L2_PIX_FMT_UYVY:
1110 case V4L2_PIX_FMT_VYUY:
1111 case V4L2_PIX_FMT_YUYV:
1112 case V4L2_PIX_FMT_YVYU:
1113 cicr1 |= CICR1_COLOR_SP_VAL(2);
1114 break;
1115 case V4L2_PIX_FMT_RGB555:
1116 cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
1117 CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
1118 break;
1119 case V4L2_PIX_FMT_RGB565:
1120 cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
1121 break;
1122 }
1123
1124 cicr2 = 0;
1125 cicr3 = CICR3_LPF_VAL(icd->user_height - 1) |
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001126 CICR3_BFW_VAL(min((u32)255, y_skip_top));
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001127 cicr4 |= pcdev->mclk_divisor;
1128
1129 __raw_writel(cicr1, pcdev->base + CICR1);
1130 __raw_writel(cicr2, pcdev->base + CICR2);
1131 __raw_writel(cicr3, pcdev->base + CICR3);
1132 __raw_writel(cicr4, pcdev->base + CICR4);
1133
1134 /* CIF interrupts are not used, only DMA */
1135 cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1136 CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
1137 cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
1138 __raw_writel(cicr0, pcdev->base + CICR0);
1139}
1140
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001141static int pxa_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001142{
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -03001143 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001144 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001145 unsigned long bus_flags, camera_flags, common_flags;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001146 int ret = test_platform_param(pcdev, icd->buswidth, &bus_flags);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001147 struct pxa_cam *cam = icd->host_priv;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001148
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001149 if (ret < 0)
1150 return ret;
1151
1152 camera_flags = icd->ops->query_bus_param(icd);
1153
1154 common_flags = soc_camera_bus_param_compatible(camera_flags, bus_flags);
1155 if (!common_flags)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001156 return -EINVAL;
1157
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001158 pcdev->channels = 1;
1159
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001160 /* Make choises, based on platform preferences */
1161 if ((common_flags & SOCAM_HSYNC_ACTIVE_HIGH) &&
1162 (common_flags & SOCAM_HSYNC_ACTIVE_LOW)) {
1163 if (pcdev->platform_flags & PXA_CAMERA_HSP)
1164 common_flags &= ~SOCAM_HSYNC_ACTIVE_HIGH;
1165 else
1166 common_flags &= ~SOCAM_HSYNC_ACTIVE_LOW;
1167 }
1168
1169 if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
1170 (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
1171 if (pcdev->platform_flags & PXA_CAMERA_VSP)
1172 common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
1173 else
1174 common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
1175 }
1176
1177 if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
1178 (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
1179 if (pcdev->platform_flags & PXA_CAMERA_PCP)
1180 common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
1181 else
1182 common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
1183 }
1184
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001185 cam->flags = common_flags;
1186
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001187 ret = icd->ops->set_bus_param(icd, common_flags);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001188 if (ret < 0)
1189 return ret;
1190
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001191 pxa_camera_setup_cicr(icd, common_flags, pixfmt);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001192
1193 return 0;
1194}
1195
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001196static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
1197 unsigned char buswidth)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001198{
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001199 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001200 struct pxa_camera_dev *pcdev = ici->priv;
1201 unsigned long bus_flags, camera_flags;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001202 int ret = test_platform_param(pcdev, buswidth, &bus_flags);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001203
1204 if (ret < 0)
1205 return ret;
1206
1207 camera_flags = icd->ops->query_bus_param(icd);
1208
1209 return soc_camera_bus_param_compatible(camera_flags, bus_flags) ? 0 : -EINVAL;
1210}
1211
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001212static const struct soc_camera_data_format pxa_camera_formats[] = {
1213 {
1214 .name = "Planar YUV422 16 bit",
1215 .depth = 16,
1216 .fourcc = V4L2_PIX_FMT_YUV422P,
1217 .colorspace = V4L2_COLORSPACE_JPEG,
1218 },
1219};
1220
1221static bool buswidth_supported(struct soc_camera_device *icd, int depth)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001222{
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001223 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1224 struct pxa_camera_dev *pcdev = ici->priv;
1225
1226 switch (depth) {
1227 case 8:
1228 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8);
1229 case 9:
1230 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9);
1231 case 10:
1232 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10);
1233 }
1234 return false;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001235}
1236
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001237static int required_buswidth(const struct soc_camera_data_format *fmt)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001238{
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001239 switch (fmt->fourcc) {
1240 case V4L2_PIX_FMT_UYVY:
1241 case V4L2_PIX_FMT_VYUY:
1242 case V4L2_PIX_FMT_YUYV:
1243 case V4L2_PIX_FMT_YVYU:
1244 case V4L2_PIX_FMT_RGB565:
1245 case V4L2_PIX_FMT_RGB555:
1246 return 8;
1247 default:
1248 return fmt->depth;
1249 }
1250}
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001251
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001252static int pxa_camera_get_formats(struct soc_camera_device *icd, int idx,
1253 struct soc_camera_format_xlate *xlate)
1254{
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001255 struct device *dev = icd->dev.parent;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001256 int formats = 0, buswidth, ret;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001257 struct pxa_cam *cam;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001258
1259 buswidth = required_buswidth(icd->formats + idx);
1260
1261 if (!buswidth_supported(icd, buswidth))
1262 return 0;
1263
1264 ret = pxa_camera_try_bus_param(icd, buswidth);
1265 if (ret < 0)
1266 return 0;
1267
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001268 if (!icd->host_priv) {
1269 cam = kzalloc(sizeof(*cam), GFP_KERNEL);
1270 if (!cam)
1271 return -ENOMEM;
1272
1273 icd->host_priv = cam;
1274 } else {
1275 cam = icd->host_priv;
1276 }
1277
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001278 switch (icd->formats[idx].fourcc) {
1279 case V4L2_PIX_FMT_UYVY:
1280 formats++;
1281 if (xlate) {
1282 xlate->host_fmt = &pxa_camera_formats[0];
1283 xlate->cam_fmt = icd->formats + idx;
1284 xlate->buswidth = buswidth;
1285 xlate++;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001286 dev_dbg(dev, "Providing format %s using %s\n",
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001287 pxa_camera_formats[0].name,
1288 icd->formats[idx].name);
1289 }
1290 case V4L2_PIX_FMT_VYUY:
1291 case V4L2_PIX_FMT_YUYV:
1292 case V4L2_PIX_FMT_YVYU:
1293 case V4L2_PIX_FMT_RGB565:
1294 case V4L2_PIX_FMT_RGB555:
1295 formats++;
1296 if (xlate) {
1297 xlate->host_fmt = icd->formats + idx;
1298 xlate->cam_fmt = icd->formats + idx;
1299 xlate->buswidth = buswidth;
1300 xlate++;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001301 dev_dbg(dev, "Providing format %s packed\n",
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001302 icd->formats[idx].name);
1303 }
1304 break;
1305 default:
1306 /* Generic pass-through */
1307 formats++;
1308 if (xlate) {
1309 xlate->host_fmt = icd->formats + idx;
1310 xlate->cam_fmt = icd->formats + idx;
1311 xlate->buswidth = icd->formats[idx].depth;
1312 xlate++;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001313 dev_dbg(dev,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001314 "Providing format %s in pass-through mode\n",
1315 icd->formats[idx].name);
1316 }
1317 }
1318
1319 return formats;
1320}
1321
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001322static void pxa_camera_put_formats(struct soc_camera_device *icd)
1323{
1324 kfree(icd->host_priv);
1325 icd->host_priv = NULL;
1326}
1327
1328static int pxa_camera_check_frame(struct v4l2_pix_format *pix)
1329{
1330 /* limit to pxa hardware capabilities */
1331 return pix->height < 32 || pix->height > 2048 || pix->width < 48 ||
1332 pix->width > 2048 || (pix->width & 0x01);
1333}
1334
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001335static int pxa_camera_set_crop(struct soc_camera_device *icd,
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001336 struct v4l2_crop *a)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001337{
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001338 struct v4l2_rect *rect = &a->c;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001339 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001340 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001341 struct device *dev = icd->dev.parent;
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001342 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001343 struct soc_camera_sense sense = {
1344 .master_clock = pcdev->mclk,
1345 .pixel_clock_max = pcdev->ciclk / 4,
1346 };
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001347 struct v4l2_format f;
1348 struct v4l2_pix_format *pix = &f.fmt.pix, pix_tmp;
1349 struct pxa_cam *cam = icd->host_priv;
Guennadi Liakhovetski0ad675e2009-02-23 12:11:25 -03001350 int ret;
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001351
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001352 /* If PCLK is used to latch data from the sensor, check sense */
1353 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1354 icd->sense = &sense;
1355
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001356 ret = v4l2_subdev_call(sd, video, s_crop, a);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001357
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001358 icd->sense = NULL;
1359
1360 if (ret < 0) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001361 dev_warn(dev, "Failed to crop to %ux%u@%u:%u\n",
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001362 rect->width, rect->height, rect->left, rect->top);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001363 return ret;
1364 }
1365
1366 f.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
1367
1368 ret = v4l2_subdev_call(sd, video, g_fmt, &f);
1369 if (ret < 0)
1370 return ret;
1371
1372 pix_tmp = *pix;
1373 if (pxa_camera_check_frame(pix)) {
1374 /*
1375 * Camera cropping produced a frame beyond our capabilities.
1376 * FIXME: just extract a subframe, that we can process.
1377 */
1378 v4l_bound_align_image(&pix->width, 48, 2048, 1,
1379 &pix->height, 32, 2048, 0,
1380 icd->current_fmt->fourcc == V4L2_PIX_FMT_YUV422P ?
1381 4 : 0);
1382 ret = v4l2_subdev_call(sd, video, s_fmt, &f);
1383 if (ret < 0)
1384 return ret;
1385
1386 if (pxa_camera_check_frame(pix)) {
1387 dev_warn(icd->dev.parent,
1388 "Inconsistent state. Use S_FMT to repair\n");
1389 return -EINVAL;
1390 }
1391 }
1392
1393 if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001394 if (sense.pixel_clock > sense.pixel_clock_max) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001395 dev_err(dev,
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001396 "pixel clock %lu set by the camera too high!",
1397 sense.pixel_clock);
1398 return -EIO;
1399 }
1400 recalculate_fifo_timeout(pcdev, sense.pixel_clock);
1401 }
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001402
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001403 icd->user_width = pix->width;
1404 icd->user_height = pix->height;
1405
1406 pxa_camera_setup_cicr(icd, cam->flags, icd->current_fmt->fourcc);
1407
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001408 return ret;
1409}
1410
1411static int pxa_camera_set_fmt(struct soc_camera_device *icd,
1412 struct v4l2_format *f)
1413{
1414 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1415 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001416 struct device *dev = icd->dev.parent;
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001417 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001418 const struct soc_camera_data_format *cam_fmt = NULL;
1419 const struct soc_camera_format_xlate *xlate = NULL;
1420 struct soc_camera_sense sense = {
1421 .master_clock = pcdev->mclk,
1422 .pixel_clock_max = pcdev->ciclk / 4,
1423 };
1424 struct v4l2_pix_format *pix = &f->fmt.pix;
1425 struct v4l2_format cam_f = *f;
1426 int ret;
1427
1428 xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
1429 if (!xlate) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001430 dev_warn(dev, "Format %x not found\n", pix->pixelformat);
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001431 return -EINVAL;
1432 }
1433
1434 cam_fmt = xlate->cam_fmt;
1435
1436 /* If PCLK is used to latch data from the sensor, check sense */
1437 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1438 icd->sense = &sense;
1439
1440 cam_f.fmt.pix.pixelformat = cam_fmt->fourcc;
Guennadi Liakhovetski07bc46e2009-10-05 12:54:34 -03001441 ret = v4l2_subdev_call(sd, video, s_fmt, &cam_f);
1442 cam_f.fmt.pix.pixelformat = pix->pixelformat;
1443 *pix = cam_f.fmt.pix;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001444
1445 icd->sense = NULL;
1446
1447 if (ret < 0) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001448 dev_warn(dev, "Failed to configure for format %x\n",
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001449 pix->pixelformat);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001450 } else if (pxa_camera_check_frame(pix)) {
1451 dev_warn(dev,
1452 "Camera driver produced an unsupported frame %dx%d\n",
1453 pix->width, pix->height);
1454 ret = -EINVAL;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001455 } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
1456 if (sense.pixel_clock > sense.pixel_clock_max) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001457 dev_err(dev,
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001458 "pixel clock %lu set by the camera too high!",
1459 sense.pixel_clock);
1460 return -EIO;
1461 }
1462 recalculate_fifo_timeout(pcdev, sense.pixel_clock);
1463 }
1464
1465 if (!ret) {
Guennadi Liakhovetski0ad675e2009-02-23 12:11:25 -03001466 icd->buswidth = xlate->buswidth;
1467 icd->current_fmt = xlate->host_fmt;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001468 }
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001469
1470 return ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001471}
1472
Guennadi Liakhovetskid8fac212008-12-01 09:45:21 -03001473static int pxa_camera_try_fmt(struct soc_camera_device *icd,
1474 struct v4l2_format *f)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001475{
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001476 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001477 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001478 const struct soc_camera_format_xlate *xlate;
1479 struct v4l2_pix_format *pix = &f->fmt.pix;
1480 __u32 pixfmt = pix->pixelformat;
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001481 enum v4l2_field field;
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001482 int ret;
Guennadi Liakhovetskia2c8c682008-12-01 09:44:53 -03001483
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001484 xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
1485 if (!xlate) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -03001486 dev_warn(ici->v4l2_dev.dev, "Format %x not found\n", pixfmt);
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001487 return -EINVAL;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001488 }
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001489
Robert Jarzmik92a83372009-03-31 03:44:21 -03001490 /*
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001491 * Limit to pxa hardware capabilities. YUV422P planar format requires
1492 * images size to be a multiple of 16 bytes. If not, zeros will be
1493 * inserted between Y and U planes, and U and V planes, which violates
1494 * the YUV422P standard.
Robert Jarzmik92a83372009-03-31 03:44:21 -03001495 */
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001496 v4l_bound_align_image(&pix->width, 48, 2048, 1,
1497 &pix->height, 32, 2048, 0,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001498 pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
Robert Jarzmik92a83372009-03-31 03:44:21 -03001499
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001500 pix->bytesperline = pix->width *
1501 DIV_ROUND_UP(xlate->host_fmt->depth, 8);
1502 pix->sizeimage = pix->height * pix->bytesperline;
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001503
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001504 /* camera has to see its format, but the user the original one */
1505 pix->pixelformat = xlate->cam_fmt->fourcc;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001506 /* limit to sensor capabilities */
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001507 ret = v4l2_subdev_call(sd, video, try_fmt, f);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001508 pix->pixelformat = pixfmt;
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001509
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001510 field = pix->field;
1511
1512 if (field == V4L2_FIELD_ANY) {
1513 pix->field = V4L2_FIELD_NONE;
1514 } else if (field != V4L2_FIELD_NONE) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001515 dev_err(icd->dev.parent, "Field type %d unsupported.\n", field);
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001516 return -EINVAL;
1517 }
1518
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001519 return ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001520}
1521
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001522static int pxa_camera_reqbufs(struct soc_camera_file *icf,
1523 struct v4l2_requestbuffers *p)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001524{
1525 int i;
1526
1527 /* This is for locking debugging only. I removed spinlocks and now I
1528 * check whether .prepare is ever called on a linked buffer, or whether
1529 * a dma IRQ can occur for an in-work or unlinked buffer. Until now
1530 * it hadn't triggered */
1531 for (i = 0; i < p->count; i++) {
1532 struct pxa_buffer *buf = container_of(icf->vb_vidq.bufs[i],
1533 struct pxa_buffer, vb);
1534 buf->inwork = 0;
1535 INIT_LIST_HEAD(&buf->vb.queue);
1536 }
1537
1538 return 0;
1539}
1540
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001541static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001542{
1543 struct soc_camera_file *icf = file->private_data;
1544 struct pxa_buffer *buf;
1545
1546 buf = list_entry(icf->vb_vidq.stream.next, struct pxa_buffer,
1547 vb.stream);
1548
1549 poll_wait(file, &buf->vb.done, pt);
1550
1551 if (buf->vb.state == VIDEOBUF_DONE ||
1552 buf->vb.state == VIDEOBUF_ERROR)
1553 return POLLIN|POLLRDNORM;
1554
1555 return 0;
1556}
1557
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001558static int pxa_camera_querycap(struct soc_camera_host *ici,
1559 struct v4l2_capability *cap)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001560{
1561 /* cap->name is set by the firendly caller:-> */
1562 strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
1563 cap->version = PXA_CAM_VERSION_CODE;
1564 cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
1565
1566 return 0;
1567}
1568
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001569static int pxa_camera_suspend(struct soc_camera_device *icd, pm_message_t state)
1570{
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -03001571 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001572 struct pxa_camera_dev *pcdev = ici->priv;
1573 int i = 0, ret = 0;
1574
Eric Miao5ca11fa2008-12-18 11:15:50 -03001575 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
1576 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
1577 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
1578 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
1579 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001580
1581 if ((pcdev->icd) && (pcdev->icd->ops->suspend))
1582 ret = pcdev->icd->ops->suspend(pcdev->icd, state);
1583
1584 return ret;
1585}
1586
1587static int pxa_camera_resume(struct soc_camera_device *icd)
1588{
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -03001589 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001590 struct pxa_camera_dev *pcdev = ici->priv;
1591 int i = 0, ret = 0;
1592
Eric Miao87f3dd72008-09-08 15:26:43 +08001593 DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
1594 DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
1595 DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001596
Eric Miao5ca11fa2008-12-18 11:15:50 -03001597 __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
1598 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
1599 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
1600 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
1601 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001602
1603 if ((pcdev->icd) && (pcdev->icd->ops->resume))
1604 ret = pcdev->icd->ops->resume(pcdev->icd);
1605
1606 /* Restart frame capture if active buffer exists */
Robert Jarzmik256b0232009-03-31 03:44:21 -03001607 if (!ret && pcdev->active)
1608 pxa_camera_start_capture(pcdev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001609
1610 return ret;
1611}
1612
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001613static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
1614 .owner = THIS_MODULE,
1615 .add = pxa_camera_add_device,
1616 .remove = pxa_camera_remove_device,
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001617 .suspend = pxa_camera_suspend,
1618 .resume = pxa_camera_resume,
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001619 .set_crop = pxa_camera_set_crop,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001620 .get_formats = pxa_camera_get_formats,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001621 .put_formats = pxa_camera_put_formats,
Guennadi Liakhovetskid8fac212008-12-01 09:45:21 -03001622 .set_fmt = pxa_camera_set_fmt,
1623 .try_fmt = pxa_camera_try_fmt,
Paulius Zaleckas092d3922008-07-11 20:50:31 -03001624 .init_videobuf = pxa_camera_init_videobuf,
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001625 .reqbufs = pxa_camera_reqbufs,
1626 .poll = pxa_camera_poll,
1627 .querycap = pxa_camera_querycap,
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001628 .set_bus_param = pxa_camera_set_bus_param,
1629};
1630
Jean Delvaree36bc312009-06-04 11:07:16 -03001631static int __devinit pxa_camera_probe(struct platform_device *pdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001632{
1633 struct pxa_camera_dev *pcdev;
1634 struct resource *res;
1635 void __iomem *base;
Guennadi Liakhovetski02da4652008-06-13 09:03:45 -03001636 int irq;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001637 int err = 0;
1638
1639 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1640 irq = platform_get_irq(pdev, 0);
Guennadi Liakhovetski02da4652008-06-13 09:03:45 -03001641 if (!res || irq < 0) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001642 err = -ENODEV;
1643 goto exit;
1644 }
1645
1646 pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
1647 if (!pcdev) {
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001648 dev_err(&pdev->dev, "Could not allocate pcdev\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001649 err = -ENOMEM;
1650 goto exit;
1651 }
1652
Russell Kinge0d8b132008-11-11 17:52:32 +00001653 pcdev->clk = clk_get(&pdev->dev, NULL);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001654 if (IS_ERR(pcdev->clk)) {
1655 err = PTR_ERR(pcdev->clk);
1656 goto exit_kfree;
1657 }
1658
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001659 pcdev->res = res;
1660
1661 pcdev->pdata = pdev->dev.platform_data;
1662 pcdev->platform_flags = pcdev->pdata->flags;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001663 if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
1664 PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001665 /* Platform hasn't set available data widths. This is bad.
1666 * Warn and use a default. */
1667 dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
1668 "data widths, using default 10 bit\n");
1669 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
1670 }
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001671 pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
1672 if (!pcdev->mclk) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001673 dev_warn(&pdev->dev,
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001674 "mclk == 0! Please, fix your platform data. "
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001675 "Using default 20MHz\n");
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001676 pcdev->mclk = 20000000;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001677 }
1678
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001679 pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001680
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001681 INIT_LIST_HEAD(&pcdev->capture);
1682 spin_lock_init(&pcdev->lock);
1683
1684 /*
1685 * Request the regions.
1686 */
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001687 if (!request_mem_region(res->start, resource_size(res),
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001688 PXA_CAM_DRV_NAME)) {
1689 err = -EBUSY;
1690 goto exit_clk;
1691 }
1692
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001693 base = ioremap(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001694 if (!base) {
1695 err = -ENOMEM;
1696 goto exit_release;
1697 }
1698 pcdev->irq = irq;
1699 pcdev->base = base;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001700
1701 /* request dma */
roel kluinde3e3b82008-09-18 17:50:15 -03001702 err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
1703 pxa_camera_dma_irq_y, pcdev);
1704 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001705 dev_err(&pdev->dev, "Can't request DMA for Y\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001706 goto exit_iounmap;
1707 }
roel kluinde3e3b82008-09-18 17:50:15 -03001708 pcdev->dma_chans[0] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001709 dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001710
roel kluinde3e3b82008-09-18 17:50:15 -03001711 err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
1712 pxa_camera_dma_irq_u, pcdev);
1713 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001714 dev_err(&pdev->dev, "Can't request DMA for U\n");
Mike Rapoporta5462e52008-04-22 10:36:32 -03001715 goto exit_free_dma_y;
1716 }
roel kluinde3e3b82008-09-18 17:50:15 -03001717 pcdev->dma_chans[1] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001718 dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001719
roel kluinde3e3b82008-09-18 17:50:15 -03001720 err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
1721 pxa_camera_dma_irq_v, pcdev);
1722 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001723 dev_err(&pdev->dev, "Can't request DMA for V\n");
Mike Rapoporta5462e52008-04-22 10:36:32 -03001724 goto exit_free_dma_u;
1725 }
roel kluinde3e3b82008-09-18 17:50:15 -03001726 pcdev->dma_chans[2] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001727 dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001728
Eric Miao87f3dd72008-09-08 15:26:43 +08001729 DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
1730 DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
1731 DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001732
1733 /* request irq */
1734 err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
1735 pcdev);
1736 if (err) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001737 dev_err(&pdev->dev, "Camera interrupt register failed \n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001738 goto exit_free_dma;
1739 }
1740
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001741 pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
1742 pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
1743 pcdev->soc_host.priv = pcdev;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -03001744 pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001745 pcdev->soc_host.nr = pdev->id;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001746
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001747 err = soc_camera_host_register(&pcdev->soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001748 if (err)
1749 goto exit_free_irq;
1750
1751 return 0;
1752
1753exit_free_irq:
1754 free_irq(pcdev->irq, pcdev);
1755exit_free_dma:
Mike Rapoporta5462e52008-04-22 10:36:32 -03001756 pxa_free_dma(pcdev->dma_chans[2]);
1757exit_free_dma_u:
1758 pxa_free_dma(pcdev->dma_chans[1]);
1759exit_free_dma_y:
1760 pxa_free_dma(pcdev->dma_chans[0]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001761exit_iounmap:
1762 iounmap(base);
1763exit_release:
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001764 release_mem_region(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001765exit_clk:
1766 clk_put(pcdev->clk);
1767exit_kfree:
1768 kfree(pcdev);
1769exit:
1770 return err;
1771}
1772
1773static int __devexit pxa_camera_remove(struct platform_device *pdev)
1774{
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001775 struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
1776 struct pxa_camera_dev *pcdev = container_of(soc_host,
1777 struct pxa_camera_dev, soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001778 struct resource *res;
1779
1780 clk_put(pcdev->clk);
1781
Mike Rapoporta5462e52008-04-22 10:36:32 -03001782 pxa_free_dma(pcdev->dma_chans[0]);
1783 pxa_free_dma(pcdev->dma_chans[1]);
1784 pxa_free_dma(pcdev->dma_chans[2]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001785 free_irq(pcdev->irq, pcdev);
1786
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001787 soc_camera_host_unregister(soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001788
1789 iounmap(pcdev->base);
1790
1791 res = pcdev->res;
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001792 release_mem_region(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001793
1794 kfree(pcdev);
1795
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001796 dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001797
1798 return 0;
1799}
1800
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001801static struct platform_driver pxa_camera_driver = {
1802 .driver = {
1803 .name = PXA_CAM_DRV_NAME,
1804 },
1805 .probe = pxa_camera_probe,
Jean Delvaree36bc312009-06-04 11:07:16 -03001806 .remove = __devexit_p(pxa_camera_remove),
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001807};
1808
1809
Jean Delvaree36bc312009-06-04 11:07:16 -03001810static int __init pxa_camera_init(void)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001811{
1812 return platform_driver_register(&pxa_camera_driver);
1813}
1814
1815static void __exit pxa_camera_exit(void)
1816{
Paul Mundt01c1e4c2008-08-01 19:48:51 -03001817 platform_driver_unregister(&pxa_camera_driver);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001818}
1819
1820module_init(pxa_camera_init);
1821module_exit(pxa_camera_exit);
1822
1823MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
1824MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
1825MODULE_LICENSE("GPL");
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001826MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);