blob: 18c4a8a8594065d77d234ca5eed9996adc091229 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
56 engine->instmem.populate = nv04_instmem_populate;
57 engine->instmem.clear = nv04_instmem_clear;
58 engine->instmem.bind = nv04_instmem_bind;
59 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
68 engine->graph.grclass = nv04_graph_grclass;
69 engine->graph.init = nv04_graph_init;
70 engine->graph.takedown = nv04_graph_takedown;
71 engine->graph.fifo_access = nv04_graph_fifo_access;
72 engine->graph.channel = nv04_graph_channel;
73 engine->graph.create_context = nv04_graph_create_context;
74 engine->graph.destroy_context = nv04_graph_destroy_context;
75 engine->graph.load_context = nv04_graph_load_context;
76 engine->graph.unload_context = nv04_graph_unload_context;
77 engine->fifo.channels = 16;
78 engine->fifo.init = nv04_fifo_init;
79 engine->fifo.takedown = nouveau_stub_takedown;
80 engine->fifo.disable = nv04_fifo_disable;
81 engine->fifo.enable = nv04_fifo_enable;
82 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010083 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100084 engine->fifo.channel_id = nv04_fifo_channel_id;
85 engine->fifo.create_context = nv04_fifo_create_context;
86 engine->fifo.destroy_context = nv04_fifo_destroy_context;
87 engine->fifo.load_context = nv04_fifo_load_context;
88 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020089 engine->display.early_init = nv04_display_early_init;
90 engine->display.late_takedown = nv04_display_late_takedown;
91 engine->display.create = nv04_display_create;
92 engine->display.init = nv04_display_init;
93 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100094 engine->gpio.init = nouveau_stub_init;
95 engine->gpio.takedown = nouveau_stub_takedown;
96 engine->gpio.get = NULL;
97 engine->gpio.set = NULL;
98 engine->gpio.irq_enable = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +100099 break;
100 case 0x10:
101 engine->instmem.init = nv04_instmem_init;
102 engine->instmem.takedown = nv04_instmem_takedown;
103 engine->instmem.suspend = nv04_instmem_suspend;
104 engine->instmem.resume = nv04_instmem_resume;
105 engine->instmem.populate = nv04_instmem_populate;
106 engine->instmem.clear = nv04_instmem_clear;
107 engine->instmem.bind = nv04_instmem_bind;
108 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000109 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000110 engine->mc.init = nv04_mc_init;
111 engine->mc.takedown = nv04_mc_takedown;
112 engine->timer.init = nv04_timer_init;
113 engine->timer.read = nv04_timer_read;
114 engine->timer.takedown = nv04_timer_takedown;
115 engine->fb.init = nv10_fb_init;
116 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100117 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118 engine->graph.grclass = nv10_graph_grclass;
119 engine->graph.init = nv10_graph_init;
120 engine->graph.takedown = nv10_graph_takedown;
121 engine->graph.channel = nv10_graph_channel;
122 engine->graph.create_context = nv10_graph_create_context;
123 engine->graph.destroy_context = nv10_graph_destroy_context;
124 engine->graph.fifo_access = nv04_graph_fifo_access;
125 engine->graph.load_context = nv10_graph_load_context;
126 engine->graph.unload_context = nv10_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100127 engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128 engine->fifo.channels = 32;
129 engine->fifo.init = nv10_fifo_init;
130 engine->fifo.takedown = nouveau_stub_takedown;
131 engine->fifo.disable = nv04_fifo_disable;
132 engine->fifo.enable = nv04_fifo_enable;
133 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100134 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 engine->fifo.channel_id = nv10_fifo_channel_id;
136 engine->fifo.create_context = nv10_fifo_create_context;
137 engine->fifo.destroy_context = nv10_fifo_destroy_context;
138 engine->fifo.load_context = nv10_fifo_load_context;
139 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200140 engine->display.early_init = nv04_display_early_init;
141 engine->display.late_takedown = nv04_display_late_takedown;
142 engine->display.create = nv04_display_create;
143 engine->display.init = nv04_display_init;
144 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000145 engine->gpio.init = nouveau_stub_init;
146 engine->gpio.takedown = nouveau_stub_takedown;
147 engine->gpio.get = nv10_gpio_get;
148 engine->gpio.set = nv10_gpio_set;
149 engine->gpio.irq_enable = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000150 break;
151 case 0x20:
152 engine->instmem.init = nv04_instmem_init;
153 engine->instmem.takedown = nv04_instmem_takedown;
154 engine->instmem.suspend = nv04_instmem_suspend;
155 engine->instmem.resume = nv04_instmem_resume;
156 engine->instmem.populate = nv04_instmem_populate;
157 engine->instmem.clear = nv04_instmem_clear;
158 engine->instmem.bind = nv04_instmem_bind;
159 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000160 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000161 engine->mc.init = nv04_mc_init;
162 engine->mc.takedown = nv04_mc_takedown;
163 engine->timer.init = nv04_timer_init;
164 engine->timer.read = nv04_timer_read;
165 engine->timer.takedown = nv04_timer_takedown;
166 engine->fb.init = nv10_fb_init;
167 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100168 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 engine->graph.grclass = nv20_graph_grclass;
170 engine->graph.init = nv20_graph_init;
171 engine->graph.takedown = nv20_graph_takedown;
172 engine->graph.channel = nv10_graph_channel;
173 engine->graph.create_context = nv20_graph_create_context;
174 engine->graph.destroy_context = nv20_graph_destroy_context;
175 engine->graph.fifo_access = nv04_graph_fifo_access;
176 engine->graph.load_context = nv20_graph_load_context;
177 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100178 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000179 engine->fifo.channels = 32;
180 engine->fifo.init = nv10_fifo_init;
181 engine->fifo.takedown = nouveau_stub_takedown;
182 engine->fifo.disable = nv04_fifo_disable;
183 engine->fifo.enable = nv04_fifo_enable;
184 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100185 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186 engine->fifo.channel_id = nv10_fifo_channel_id;
187 engine->fifo.create_context = nv10_fifo_create_context;
188 engine->fifo.destroy_context = nv10_fifo_destroy_context;
189 engine->fifo.load_context = nv10_fifo_load_context;
190 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200191 engine->display.early_init = nv04_display_early_init;
192 engine->display.late_takedown = nv04_display_late_takedown;
193 engine->display.create = nv04_display_create;
194 engine->display.init = nv04_display_init;
195 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000196 engine->gpio.init = nouveau_stub_init;
197 engine->gpio.takedown = nouveau_stub_takedown;
198 engine->gpio.get = nv10_gpio_get;
199 engine->gpio.set = nv10_gpio_set;
200 engine->gpio.irq_enable = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201 break;
202 case 0x30:
203 engine->instmem.init = nv04_instmem_init;
204 engine->instmem.takedown = nv04_instmem_takedown;
205 engine->instmem.suspend = nv04_instmem_suspend;
206 engine->instmem.resume = nv04_instmem_resume;
207 engine->instmem.populate = nv04_instmem_populate;
208 engine->instmem.clear = nv04_instmem_clear;
209 engine->instmem.bind = nv04_instmem_bind;
210 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000211 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212 engine->mc.init = nv04_mc_init;
213 engine->mc.takedown = nv04_mc_takedown;
214 engine->timer.init = nv04_timer_init;
215 engine->timer.read = nv04_timer_read;
216 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200217 engine->fb.init = nv30_fb_init;
218 engine->fb.takedown = nv30_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100219 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000220 engine->graph.grclass = nv30_graph_grclass;
221 engine->graph.init = nv30_graph_init;
222 engine->graph.takedown = nv20_graph_takedown;
223 engine->graph.fifo_access = nv04_graph_fifo_access;
224 engine->graph.channel = nv10_graph_channel;
225 engine->graph.create_context = nv20_graph_create_context;
226 engine->graph.destroy_context = nv20_graph_destroy_context;
227 engine->graph.load_context = nv20_graph_load_context;
228 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100229 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230 engine->fifo.channels = 32;
231 engine->fifo.init = nv10_fifo_init;
232 engine->fifo.takedown = nouveau_stub_takedown;
233 engine->fifo.disable = nv04_fifo_disable;
234 engine->fifo.enable = nv04_fifo_enable;
235 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100236 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237 engine->fifo.channel_id = nv10_fifo_channel_id;
238 engine->fifo.create_context = nv10_fifo_create_context;
239 engine->fifo.destroy_context = nv10_fifo_destroy_context;
240 engine->fifo.load_context = nv10_fifo_load_context;
241 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200242 engine->display.early_init = nv04_display_early_init;
243 engine->display.late_takedown = nv04_display_late_takedown;
244 engine->display.create = nv04_display_create;
245 engine->display.init = nv04_display_init;
246 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000247 engine->gpio.init = nouveau_stub_init;
248 engine->gpio.takedown = nouveau_stub_takedown;
249 engine->gpio.get = nv10_gpio_get;
250 engine->gpio.set = nv10_gpio_set;
251 engine->gpio.irq_enable = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000252 break;
253 case 0x40:
254 case 0x60:
255 engine->instmem.init = nv04_instmem_init;
256 engine->instmem.takedown = nv04_instmem_takedown;
257 engine->instmem.suspend = nv04_instmem_suspend;
258 engine->instmem.resume = nv04_instmem_resume;
259 engine->instmem.populate = nv04_instmem_populate;
260 engine->instmem.clear = nv04_instmem_clear;
261 engine->instmem.bind = nv04_instmem_bind;
262 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000263 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000264 engine->mc.init = nv40_mc_init;
265 engine->mc.takedown = nv40_mc_takedown;
266 engine->timer.init = nv04_timer_init;
267 engine->timer.read = nv04_timer_read;
268 engine->timer.takedown = nv04_timer_takedown;
269 engine->fb.init = nv40_fb_init;
270 engine->fb.takedown = nv40_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100271 engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000272 engine->graph.grclass = nv40_graph_grclass;
273 engine->graph.init = nv40_graph_init;
274 engine->graph.takedown = nv40_graph_takedown;
275 engine->graph.fifo_access = nv04_graph_fifo_access;
276 engine->graph.channel = nv40_graph_channel;
277 engine->graph.create_context = nv40_graph_create_context;
278 engine->graph.destroy_context = nv40_graph_destroy_context;
279 engine->graph.load_context = nv40_graph_load_context;
280 engine->graph.unload_context = nv40_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100281 engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282 engine->fifo.channels = 32;
283 engine->fifo.init = nv40_fifo_init;
284 engine->fifo.takedown = nouveau_stub_takedown;
285 engine->fifo.disable = nv04_fifo_disable;
286 engine->fifo.enable = nv04_fifo_enable;
287 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100288 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000289 engine->fifo.channel_id = nv10_fifo_channel_id;
290 engine->fifo.create_context = nv40_fifo_create_context;
291 engine->fifo.destroy_context = nv40_fifo_destroy_context;
292 engine->fifo.load_context = nv40_fifo_load_context;
293 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200294 engine->display.early_init = nv04_display_early_init;
295 engine->display.late_takedown = nv04_display_late_takedown;
296 engine->display.create = nv04_display_create;
297 engine->display.init = nv04_display_init;
298 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000299 engine->gpio.init = nouveau_stub_init;
300 engine->gpio.takedown = nouveau_stub_takedown;
301 engine->gpio.get = nv10_gpio_get;
302 engine->gpio.set = nv10_gpio_set;
303 engine->gpio.irq_enable = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000304 break;
305 case 0x50:
306 case 0x80: /* gotta love NVIDIA's consistency.. */
307 case 0x90:
308 case 0xA0:
309 engine->instmem.init = nv50_instmem_init;
310 engine->instmem.takedown = nv50_instmem_takedown;
311 engine->instmem.suspend = nv50_instmem_suspend;
312 engine->instmem.resume = nv50_instmem_resume;
313 engine->instmem.populate = nv50_instmem_populate;
314 engine->instmem.clear = nv50_instmem_clear;
315 engine->instmem.bind = nv50_instmem_bind;
316 engine->instmem.unbind = nv50_instmem_unbind;
Ben Skeggs734ee832010-07-15 11:02:54 +1000317 if (dev_priv->chipset == 0x50)
318 engine->instmem.flush = nv50_instmem_flush;
319 else
320 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000321 engine->mc.init = nv50_mc_init;
322 engine->mc.takedown = nv50_mc_takedown;
323 engine->timer.init = nv04_timer_init;
324 engine->timer.read = nv04_timer_read;
325 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000326 engine->fb.init = nv50_fb_init;
327 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000328 engine->graph.grclass = nv50_graph_grclass;
329 engine->graph.init = nv50_graph_init;
330 engine->graph.takedown = nv50_graph_takedown;
331 engine->graph.fifo_access = nv50_graph_fifo_access;
332 engine->graph.channel = nv50_graph_channel;
333 engine->graph.create_context = nv50_graph_create_context;
334 engine->graph.destroy_context = nv50_graph_destroy_context;
335 engine->graph.load_context = nv50_graph_load_context;
336 engine->graph.unload_context = nv50_graph_unload_context;
337 engine->fifo.channels = 128;
338 engine->fifo.init = nv50_fifo_init;
339 engine->fifo.takedown = nv50_fifo_takedown;
340 engine->fifo.disable = nv04_fifo_disable;
341 engine->fifo.enable = nv04_fifo_enable;
342 engine->fifo.reassign = nv04_fifo_reassign;
343 engine->fifo.channel_id = nv50_fifo_channel_id;
344 engine->fifo.create_context = nv50_fifo_create_context;
345 engine->fifo.destroy_context = nv50_fifo_destroy_context;
346 engine->fifo.load_context = nv50_fifo_load_context;
347 engine->fifo.unload_context = nv50_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200348 engine->display.early_init = nv50_display_early_init;
349 engine->display.late_takedown = nv50_display_late_takedown;
350 engine->display.create = nv50_display_create;
351 engine->display.init = nv50_display_init;
352 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000353 engine->gpio.init = nv50_gpio_init;
354 engine->gpio.takedown = nouveau_stub_takedown;
355 engine->gpio.get = nv50_gpio_get;
356 engine->gpio.set = nv50_gpio_set;
357 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000358 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000359 case 0xC0:
360 engine->instmem.init = nvc0_instmem_init;
361 engine->instmem.takedown = nvc0_instmem_takedown;
362 engine->instmem.suspend = nvc0_instmem_suspend;
363 engine->instmem.resume = nvc0_instmem_resume;
364 engine->instmem.populate = nvc0_instmem_populate;
365 engine->instmem.clear = nvc0_instmem_clear;
366 engine->instmem.bind = nvc0_instmem_bind;
367 engine->instmem.unbind = nvc0_instmem_unbind;
368 engine->instmem.flush = nvc0_instmem_flush;
369 engine->mc.init = nv50_mc_init;
370 engine->mc.takedown = nv50_mc_takedown;
371 engine->timer.init = nv04_timer_init;
372 engine->timer.read = nv04_timer_read;
373 engine->timer.takedown = nv04_timer_takedown;
374 engine->fb.init = nvc0_fb_init;
375 engine->fb.takedown = nvc0_fb_takedown;
376 engine->graph.grclass = NULL; //nvc0_graph_grclass;
377 engine->graph.init = nvc0_graph_init;
378 engine->graph.takedown = nvc0_graph_takedown;
379 engine->graph.fifo_access = nvc0_graph_fifo_access;
380 engine->graph.channel = nvc0_graph_channel;
381 engine->graph.create_context = nvc0_graph_create_context;
382 engine->graph.destroy_context = nvc0_graph_destroy_context;
383 engine->graph.load_context = nvc0_graph_load_context;
384 engine->graph.unload_context = nvc0_graph_unload_context;
385 engine->fifo.channels = 128;
386 engine->fifo.init = nvc0_fifo_init;
387 engine->fifo.takedown = nvc0_fifo_takedown;
388 engine->fifo.disable = nvc0_fifo_disable;
389 engine->fifo.enable = nvc0_fifo_enable;
390 engine->fifo.reassign = nvc0_fifo_reassign;
391 engine->fifo.channel_id = nvc0_fifo_channel_id;
392 engine->fifo.create_context = nvc0_fifo_create_context;
393 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
394 engine->fifo.load_context = nvc0_fifo_load_context;
395 engine->fifo.unload_context = nvc0_fifo_unload_context;
396 engine->display.early_init = nv50_display_early_init;
397 engine->display.late_takedown = nv50_display_late_takedown;
398 engine->display.create = nv50_display_create;
399 engine->display.init = nv50_display_init;
400 engine->display.destroy = nv50_display_destroy;
401 engine->gpio.init = nv50_gpio_init;
402 engine->gpio.takedown = nouveau_stub_takedown;
403 engine->gpio.get = nv50_gpio_get;
404 engine->gpio.set = nv50_gpio_set;
405 engine->gpio.irq_enable = nv50_gpio_irq_enable;
406 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407 default:
408 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
409 return 1;
410 }
411
412 return 0;
413}
414
415static unsigned int
416nouveau_vga_set_decode(void *priv, bool state)
417{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000418 struct drm_device *dev = priv;
419 struct drm_nouveau_private *dev_priv = dev->dev_private;
420
421 if (dev_priv->chipset >= 0x40)
422 nv_wr32(dev, 0x88054, state);
423 else
424 nv_wr32(dev, 0x1854, state);
425
Ben Skeggs6ee73862009-12-11 19:24:15 +1000426 if (state)
427 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
428 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
429 else
430 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
431}
432
Ben Skeggs0735f622009-12-16 14:28:55 +1000433static int
434nouveau_card_init_channel(struct drm_device *dev)
435{
436 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000437 struct nouveau_gpuobj *gpuobj = NULL;
Ben Skeggs0735f622009-12-16 14:28:55 +1000438 int ret;
439
440 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000441 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000442 if (ret)
443 return ret;
444
Ben Skeggs0735f622009-12-16 14:28:55 +1000445 ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000446 0, dev_priv->vram_size,
Ben Skeggs0735f622009-12-16 14:28:55 +1000447 NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
448 &gpuobj);
449 if (ret)
450 goto out_err;
451
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000452 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
453 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000454 if (ret)
455 goto out_err;
456
Ben Skeggs0735f622009-12-16 14:28:55 +1000457 ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
458 dev_priv->gart_info.aper_size,
459 NV_DMA_ACCESS_RW, &gpuobj, NULL);
460 if (ret)
461 goto out_err;
462
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000463 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
464 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000465 if (ret)
466 goto out_err;
467
468 return 0;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000469
Ben Skeggs0735f622009-12-16 14:28:55 +1000470out_err:
Ben Skeggs0735f622009-12-16 14:28:55 +1000471 nouveau_channel_free(dev_priv->channel);
472 dev_priv->channel = NULL;
473 return ret;
474}
475
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000476static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
477 enum vga_switcheroo_state state)
478{
Dave Airliefbf81762010-06-01 09:09:06 +1000479 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000480 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
481 if (state == VGA_SWITCHEROO_ON) {
482 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
483 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000484 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000485 } else {
486 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000487 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000488 nouveau_pci_suspend(pdev, pmm);
489 }
490}
491
492static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
493{
494 struct drm_device *dev = pci_get_drvdata(pdev);
495 bool can_switch;
496
497 spin_lock(&dev->count_lock);
498 can_switch = (dev->open_count == 0);
499 spin_unlock(&dev->count_lock);
500 return can_switch;
501}
502
Ben Skeggs6ee73862009-12-11 19:24:15 +1000503int
504nouveau_card_init(struct drm_device *dev)
505{
506 struct drm_nouveau_private *dev_priv = dev->dev_private;
507 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000508 int ret;
509
Ben Skeggs6ee73862009-12-11 19:24:15 +1000510 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000511 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
512 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000513
514 /* Initialise internal driver API hooks */
515 ret = nouveau_init_engine_ptrs(dev);
516 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000517 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000518 engine = &dev_priv->engine;
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100519 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000520
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200521 /* Make the CRTCs and I2C buses accessible */
522 ret = engine->display.early_init(dev);
523 if (ret)
524 goto out;
525
Ben Skeggs6ee73862009-12-11 19:24:15 +1000526 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000527 ret = nouveau_bios_init(dev);
528 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200529 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000530
Ben Skeggs330c5982010-09-16 15:39:49 +1000531 nouveau_pm_init(dev);
532
Ben Skeggsfbd28952010-09-01 15:24:34 +1000533 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000534 if (ret)
535 goto out_bios;
536
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537 ret = nouveau_gpuobj_init(dev);
538 if (ret)
Ben Skeggsfbd28952010-09-01 15:24:34 +1000539 goto out_vram;
540
541 ret = engine->instmem.init(dev);
542 if (ret)
543 goto out_gpuobj;
544
545 ret = nouveau_mem_gart_init(dev);
546 if (ret)
547 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000548
549 /* PMC */
550 ret = engine->mc.init(dev);
551 if (ret)
Ben Skeggsfbd28952010-09-01 15:24:34 +1000552 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553
Ben Skeggsee2e0132010-07-26 09:28:25 +1000554 /* PGPIO */
555 ret = engine->gpio.init(dev);
556 if (ret)
557 goto out_mc;
558
Ben Skeggs6ee73862009-12-11 19:24:15 +1000559 /* PTIMER */
560 ret = engine->timer.init(dev);
561 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000562 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000563
564 /* PFB */
565 ret = engine->fb.init(dev);
566 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000567 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000568
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000569 if (nouveau_noaccel)
570 engine->graph.accel_blocked = true;
571 else {
572 /* PGRAPH */
573 ret = engine->graph.init(dev);
574 if (ret)
575 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000576
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000577 /* PFIFO */
578 ret = engine->fifo.init(dev);
579 if (ret)
580 goto out_graph;
581 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000582
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200583 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000584 if (ret)
585 goto out_fifo;
586
Ben Skeggs6ee73862009-12-11 19:24:15 +1000587 /* this call irq_preinstall, register irq handler and
588 * call irq_postinstall
589 */
590 ret = drm_irq_install(dev);
591 if (ret)
Ben Skeggse88efe02010-07-09 10:56:08 +1000592 goto out_display;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000593
594 ret = drm_vblank_init(dev, 0);
595 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000596 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000597
598 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
599
Ben Skeggs0735f622009-12-16 14:28:55 +1000600 if (!engine->graph.accel_blocked) {
601 ret = nouveau_card_init_channel(dev);
602 if (ret)
603 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000604 }
605
Ben Skeggs6ee73862009-12-11 19:24:15 +1000606 ret = nouveau_backlight_init(dev);
607 if (ret)
608 NV_ERROR(dev, "Error %d registering backlight\n", ret);
609
Ben Skeggscd0b0722010-06-01 15:56:22 +1000610 nouveau_fbcon_init(dev);
611 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000612 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000613
614out_irq:
615 drm_irq_uninstall(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000616out_display:
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200617 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000618out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000619 if (!nouveau_noaccel)
620 engine->fifo.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000621out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000622 if (!nouveau_noaccel)
623 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000624out_fb:
625 engine->fb.takedown(dev);
626out_timer:
627 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000628out_gpio:
629 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000630out_mc:
631 engine->mc.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000632out_gart:
633 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000634out_instmem:
635 engine->instmem.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000636out_gpuobj:
637 nouveau_gpuobj_takedown(dev);
638out_vram:
639 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000640out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000641 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000642 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200643out_display_early:
644 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000645out:
646 vga_client_register(dev->pdev, NULL, NULL, NULL);
647 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000648}
649
650static void nouveau_card_takedown(struct drm_device *dev)
651{
652 struct drm_nouveau_private *dev_priv = dev->dev_private;
653 struct nouveau_engine *engine = &dev_priv->engine;
654
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000655 nouveau_backlight_exit(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000656
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000657 if (dev_priv->channel) {
658 nouveau_channel_free(dev_priv->channel);
659 dev_priv->channel = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000660 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000661
662 if (!nouveau_noaccel) {
663 engine->fifo.takedown(dev);
664 engine->graph.takedown(dev);
665 }
666 engine->fb.takedown(dev);
667 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000668 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000669 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200670 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000671
672 mutex_lock(&dev->struct_mutex);
673 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
674 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
675 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000676 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000677
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000678 engine->instmem.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000679 nouveau_gpuobj_takedown(dev);
680 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000681
682 drm_irq_uninstall(dev);
683
Ben Skeggs330c5982010-09-16 15:39:49 +1000684 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000685 nouveau_bios_takedown(dev);
686
687 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000688}
689
690/* here a client dies, release the stuff that was allocated for its
691 * file_priv */
692void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
693{
694 nouveau_channel_cleanup(dev, file_priv);
695}
696
697/* first module load, setup the mmio/fb mapping */
698/* KMS: we need mmio at load time, not when the first drm client opens. */
699int nouveau_firstopen(struct drm_device *dev)
700{
701 return 0;
702}
703
704/* if we have an OF card, copy vbios to RAMIN */
705static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
706{
707#if defined(__powerpc__)
708 int size, i;
709 const uint32_t *bios;
710 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
711 if (!dn) {
712 NV_INFO(dev, "Unable to get the OF node\n");
713 return;
714 }
715
716 bios = of_get_property(dn, "NVDA,BMP", &size);
717 if (bios) {
718 for (i = 0; i < size; i += 4)
719 nv_wi32(dev, i, bios[i/4]);
720 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
721 } else {
722 NV_INFO(dev, "Unable to get the OF bios\n");
723 }
724#endif
725}
726
Marcin Slusarz06415c52010-05-16 17:29:56 +0200727static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
728{
729 struct pci_dev *pdev = dev->pdev;
730 struct apertures_struct *aper = alloc_apertures(3);
731 if (!aper)
732 return NULL;
733
734 aper->ranges[0].base = pci_resource_start(pdev, 1);
735 aper->ranges[0].size = pci_resource_len(pdev, 1);
736 aper->count = 1;
737
738 if (pci_resource_len(pdev, 2)) {
739 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
740 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
741 aper->count++;
742 }
743
744 if (pci_resource_len(pdev, 3)) {
745 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
746 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
747 aper->count++;
748 }
749
750 return aper;
751}
752
753static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
754{
755 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200756 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200757 dev_priv->apertures = nouveau_get_apertures(dev);
758 if (!dev_priv->apertures)
759 return -ENOMEM;
760
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200761#ifdef CONFIG_X86
762 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
763#endif
764
765 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200766 return 0;
767}
768
Ben Skeggs6ee73862009-12-11 19:24:15 +1000769int nouveau_load(struct drm_device *dev, unsigned long flags)
770{
771 struct drm_nouveau_private *dev_priv;
772 uint32_t reg0;
773 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000774 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000775
776 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200777 if (!dev_priv) {
778 ret = -ENOMEM;
779 goto err_out;
780 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000781 dev->dev_private = dev_priv;
782 dev_priv->dev = dev;
783
784 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000785
786 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
787 dev->pci_vendor, dev->pci_device, dev->pdev->class);
788
Ben Skeggs6ee73862009-12-11 19:24:15 +1000789 dev_priv->wq = create_workqueue("nouveau");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200790 if (!dev_priv->wq) {
791 ret = -EINVAL;
792 goto err_priv;
793 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000794
795 /* resource 0 is mmio regs */
796 /* resource 1 is linear FB */
797 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
798 /* resource 6 is bios */
799
800 /* map the mmio regs */
801 mmio_start_offs = pci_resource_start(dev->pdev, 0);
802 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
803 if (!dev_priv->mmio) {
804 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
805 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200806 ret = -EINVAL;
807 goto err_wq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000808 }
809 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
810 (unsigned long long)mmio_start_offs);
811
812#ifdef __BIG_ENDIAN
813 /* Put the card in BE mode if it's not */
814 if (nv_rd32(dev, NV03_PMC_BOOT_1))
815 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
816
817 DRM_MEMORYBARRIER();
818#endif
819
820 /* Time to determine the card architecture */
821 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
822
823 /* We're dealing with >=NV10 */
824 if ((reg0 & 0x0f000000) > 0) {
825 /* Bit 27-20 contain the architecture in hex */
826 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
827 /* NV04 or NV05 */
828 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000829 if (reg0 & 0x00f00000)
830 dev_priv->chipset = 0x05;
831 else
832 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000833 } else
834 dev_priv->chipset = 0xff;
835
836 switch (dev_priv->chipset & 0xf0) {
837 case 0x00:
838 case 0x10:
839 case 0x20:
840 case 0x30:
841 dev_priv->card_type = dev_priv->chipset & 0xf0;
842 break;
843 case 0x40:
844 case 0x60:
845 dev_priv->card_type = NV_40;
846 break;
847 case 0x50:
848 case 0x80:
849 case 0x90:
850 case 0xa0:
851 dev_priv->card_type = NV_50;
852 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000853 case 0xc0:
854 dev_priv->card_type = NV_C0;
855 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000856 default:
857 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200858 ret = -EINVAL;
859 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000860 }
861
862 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
863 dev_priv->card_type, reg0);
864
Ben Skeggscd0b0722010-06-01 15:56:22 +1000865 ret = nouveau_remove_conflicting_drivers(dev);
866 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200867 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200868
Ben Skeggs6d696302010-06-02 10:16:24 +1000869 /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000870 if (dev_priv->card_type >= NV_40) {
871 int ramin_bar = 2;
872 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
873 ramin_bar = 3;
874
875 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000876 dev_priv->ramin =
877 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000878 dev_priv->ramin_size);
879 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000880 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200881 ret = -ENOMEM;
882 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000883 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000884 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000885 dev_priv->ramin_size = 1 * 1024 * 1024;
886 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000887 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000888 if (!dev_priv->ramin) {
889 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200890 ret = -ENOMEM;
891 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000892 }
893 }
894
895 nouveau_OF_copy_vbios_to_ramin(dev);
896
897 /* Special flags */
898 if (dev->pci_device == 0x01a0)
899 dev_priv->flags |= NV_NFORCE;
900 else if (dev->pci_device == 0x01f0)
901 dev_priv->flags |= NV_NFORCE2;
902
903 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000904 ret = nouveau_card_init(dev);
905 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200906 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000907
908 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +0200909
910err_ramin:
911 iounmap(dev_priv->ramin);
912err_mmio:
913 iounmap(dev_priv->mmio);
914err_wq:
915 destroy_workqueue(dev_priv->wq);
916err_priv:
917 kfree(dev_priv);
918 dev->dev_private = NULL;
919err_out:
920 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000921}
922
Ben Skeggs6ee73862009-12-11 19:24:15 +1000923void nouveau_lastclose(struct drm_device *dev)
924{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000925}
926
927int nouveau_unload(struct drm_device *dev)
928{
929 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200930 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000931
Ben Skeggscd0b0722010-06-01 15:56:22 +1000932 drm_kms_helper_poll_fini(dev);
933 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200934 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +1000935 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000936
937 iounmap(dev_priv->mmio);
938 iounmap(dev_priv->ramin);
939
940 kfree(dev_priv);
941 dev->dev_private = NULL;
942 return 0;
943}
944
Ben Skeggs6ee73862009-12-11 19:24:15 +1000945int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
946 struct drm_file *file_priv)
947{
948 struct drm_nouveau_private *dev_priv = dev->dev_private;
949 struct drm_nouveau_getparam *getparam = data;
950
Ben Skeggs6ee73862009-12-11 19:24:15 +1000951 switch (getparam->param) {
952 case NOUVEAU_GETPARAM_CHIPSET_ID:
953 getparam->value = dev_priv->chipset;
954 break;
955 case NOUVEAU_GETPARAM_PCI_VENDOR:
956 getparam->value = dev->pci_vendor;
957 break;
958 case NOUVEAU_GETPARAM_PCI_DEVICE:
959 getparam->value = dev->pci_device;
960 break;
961 case NOUVEAU_GETPARAM_BUS_TYPE:
962 if (drm_device_is_agp(dev))
963 getparam->value = NV_AGP;
964 else if (drm_device_is_pcie(dev))
965 getparam->value = NV_PCIE;
966 else
967 getparam->value = NV_PCI;
968 break;
969 case NOUVEAU_GETPARAM_FB_PHYSICAL:
970 getparam->value = dev_priv->fb_phys;
971 break;
972 case NOUVEAU_GETPARAM_AGP_PHYSICAL:
973 getparam->value = dev_priv->gart_info.aper_base;
974 break;
975 case NOUVEAU_GETPARAM_PCI_PHYSICAL:
976 if (dev->sg) {
977 getparam->value = (unsigned long)dev->sg->virtual;
978 } else {
979 NV_ERROR(dev, "Requested PCIGART address, "
980 "while no PCIGART was created\n");
981 return -EINVAL;
982 }
983 break;
984 case NOUVEAU_GETPARAM_FB_SIZE:
985 getparam->value = dev_priv->fb_available_size;
986 break;
987 case NOUVEAU_GETPARAM_AGP_SIZE:
988 getparam->value = dev_priv->gart_info.aper_size;
989 break;
990 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
991 getparam->value = dev_priv->vm_vram_base;
992 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +0000993 case NOUVEAU_GETPARAM_PTIMER_TIME:
994 getparam->value = dev_priv->engine.timer.read(dev);
995 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +0000996 case NOUVEAU_GETPARAM_GRAPH_UNITS:
997 /* NV40 and NV50 versions are quite different, but register
998 * address is the same. User is supposed to know the card
999 * family anyway... */
1000 if (dev_priv->chipset >= 0x40) {
1001 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1002 break;
1003 }
1004 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001005 default:
1006 NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
1007 return -EINVAL;
1008 }
1009
1010 return 0;
1011}
1012
1013int
1014nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1015 struct drm_file *file_priv)
1016{
1017 struct drm_nouveau_setparam *setparam = data;
1018
Ben Skeggs6ee73862009-12-11 19:24:15 +10001019 switch (setparam->param) {
1020 default:
1021 NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
1022 return -EINVAL;
1023 }
1024
1025 return 0;
1026}
1027
1028/* Wait until (value(reg) & mask) == val, up until timeout has hit */
1029bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
1030 uint32_t reg, uint32_t mask, uint32_t val)
1031{
1032 struct drm_nouveau_private *dev_priv = dev->dev_private;
1033 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1034 uint64_t start = ptimer->read(dev);
1035
1036 do {
1037 if ((nv_rd32(dev, reg) & mask) == val)
1038 return true;
1039 } while (ptimer->read(dev) - start < timeout);
1040
1041 return false;
1042}
1043
1044/* Waits for PGRAPH to go completely idle */
1045bool nouveau_wait_for_idle(struct drm_device *dev)
1046{
Francisco Jerez4b5c1522010-09-07 17:34:44 +02001047 if (!nv_wait(dev, NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001048 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1049 nv_rd32(dev, NV04_PGRAPH_STATUS));
1050 return false;
1051 }
1052
1053 return true;
1054}
1055