blob: 3aa31a27da1addecc93ebd4c32eb0f3ebe064512 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/include/asm/arch-s3c2410/regs-udc.h
2 *
3 * Copyright (C) 2004 Herbert Poetzl <herbert@13thfloor.at>
4 *
5 * This include file is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
Ben Dooks92e48052006-09-09 19:44:54 +01009*/
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
11#ifndef __ASM_ARCH_REGS_UDC_H
12#define __ASM_ARCH_REGS_UDC_H
13
14
15#define S3C2410_USBDREG(x) ((x) + S3C24XX_VA_USBDEV)
16
17#define S3C2410_UDC_FUNC_ADDR_REG S3C2410_USBDREG(0x0140)
18#define S3C2410_UDC_PWR_REG S3C2410_USBDREG(0x0144)
19#define S3C2410_UDC_EP_INT_REG S3C2410_USBDREG(0x0148)
20
21#define S3C2410_UDC_USB_INT_REG S3C2410_USBDREG(0x0158)
22#define S3C2410_UDC_EP_INT_EN_REG S3C2410_USBDREG(0x015c)
23
24#define S3C2410_UDC_USB_INT_EN_REG S3C2410_USBDREG(0x016c)
25
26#define S3C2410_UDC_FRAME_NUM1_REG S3C2410_USBDREG(0x0170)
27#define S3C2410_UDC_FRAME_NUM2_REG S3C2410_USBDREG(0x0174)
28
29#define S3C2410_UDC_EP0_FIFO_REG S3C2410_USBDREG(0x01c0)
30#define S3C2410_UDC_EP1_FIFO_REG S3C2410_USBDREG(0x01c4)
31#define S3C2410_UDC_EP2_FIFO_REG S3C2410_USBDREG(0x01c8)
32#define S3C2410_UDC_EP3_FIFO_REG S3C2410_USBDREG(0x01cc)
33#define S3C2410_UDC_EP4_FIFO_REG S3C2410_USBDREG(0x01d0)
34
35#define S3C2410_UDC_EP1_DMA_CON S3C2410_USBDREG(0x0200)
36#define S3C2410_UDC_EP1_DMA_UNIT S3C2410_USBDREG(0x0204)
37#define S3C2410_UDC_EP1_DMA_FIFO S3C2410_USBDREG(0x0208)
38#define S3C2410_UDC_EP1_DMA_TTC_L S3C2410_USBDREG(0x020c)
39#define S3C2410_UDC_EP1_DMA_TTC_M S3C2410_USBDREG(0x0210)
40#define S3C2410_UDC_EP1_DMA_TTC_H S3C2410_USBDREG(0x0214)
41
42#define S3C2410_UDC_EP2_DMA_CON S3C2410_USBDREG(0x0218)
43#define S3C2410_UDC_EP2_DMA_UNIT S3C2410_USBDREG(0x021c)
44#define S3C2410_UDC_EP2_DMA_FIFO S3C2410_USBDREG(0x0220)
45#define S3C2410_UDC_EP2_DMA_TTC_L S3C2410_USBDREG(0x0224)
46#define S3C2410_UDC_EP2_DMA_TTC_M S3C2410_USBDREG(0x0228)
47#define S3C2410_UDC_EP2_DMA_TTC_H S3C2410_USBDREG(0x022c)
48
49#define S3C2410_UDC_EP3_DMA_CON S3C2410_USBDREG(0x0240)
50#define S3C2410_UDC_EP3_DMA_UNIT S3C2410_USBDREG(0x0244)
51#define S3C2410_UDC_EP3_DMA_FIFO S3C2410_USBDREG(0x0248)
52#define S3C2410_UDC_EP3_DMA_TTC_L S3C2410_USBDREG(0x024c)
53#define S3C2410_UDC_EP3_DMA_TTC_M S3C2410_USBDREG(0x0250)
54#define S3C2410_UDC_EP3_DMA_TTC_H S3C2410_USBDREG(0x0254)
55
56#define S3C2410_UDC_EP4_DMA_CON S3C2410_USBDREG(0x0258)
57#define S3C2410_UDC_EP4_DMA_UNIT S3C2410_USBDREG(0x025c)
58#define S3C2410_UDC_EP4_DMA_FIFO S3C2410_USBDREG(0x0260)
59#define S3C2410_UDC_EP4_DMA_TTC_L S3C2410_USBDREG(0x0264)
60#define S3C2410_UDC_EP4_DMA_TTC_M S3C2410_USBDREG(0x0268)
61#define S3C2410_UDC_EP4_DMA_TTC_H S3C2410_USBDREG(0x026c)
62
63#define S3C2410_UDC_INDEX_REG S3C2410_USBDREG(0x0178)
64
65/* indexed registers */
66
67#define S3C2410_UDC_MAXP_REG S3C2410_USBDREG(0x0180)
68
69#define S3C2410_UDC_EP0_CSR_REG S3C2410_USBDREG(0x0184)
70
71#define S3C2410_UDC_IN_CSR1_REG S3C2410_USBDREG(0x0184)
72#define S3C2410_UDC_IN_CSR2_REG S3C2410_USBDREG(0x0188)
73
74#define S3C2410_UDC_OUT_CSR1_REG S3C2410_USBDREG(0x0190)
75#define S3C2410_UDC_OUT_CSR2_REG S3C2410_USBDREG(0x0194)
76#define S3C2410_UDC_OUT_FIFO_CNT1_REG S3C2410_USBDREG(0x0198)
77#define S3C2410_UDC_OUT_FIFO_CNT2_REG S3C2410_USBDREG(0x019c)
78
79
80
81#define S3C2410_UDC_PWR_ISOUP (1<<7) // R/W
82#define S3C2410_UDC_PWR_RESET (1<<3) // R
83#define S3C2410_UDC_PWR_RESUME (1<<2) // R/W
84#define S3C2410_UDC_PWR_SUSPEND (1<<1) // R
85#define S3C2410_UDC_PWR_ENSUSPEND (1<<0) // R/W
86
87#define S3C2410_UDC_PWR_DEFAULT 0x00
88
89#define S3C2410_UDC_INT_EP4 (1<<4) // R/W (clear only)
90#define S3C2410_UDC_INT_EP3 (1<<3) // R/W (clear only)
91#define S3C2410_UDC_INT_EP2 (1<<2) // R/W (clear only)
92#define S3C2410_UDC_INT_EP1 (1<<1) // R/W (clear only)
93#define S3C2410_UDC_INT_EP0 (1<<0) // R/W (clear only)
94
95#define S3C2410_UDC_USBINT_RESET (1<<2) // R/W (clear only)
96#define S3C2410_UDC_USBINT_RESUME (1<<1) // R/W (clear only)
97#define S3C2410_UDC_USBINT_SUSPEND (1<<0) // R/W (clear only)
98
99#define S3C2410_UDC_INTE_EP4 (1<<4) // R/W
100#define S3C2410_UDC_INTE_EP3 (1<<3) // R/W
101#define S3C2410_UDC_INTE_EP2 (1<<2) // R/W
102#define S3C2410_UDC_INTE_EP1 (1<<1) // R/W
103#define S3C2410_UDC_INTE_EP0 (1<<0) // R/W
104
105#define S3C2410_UDC_USBINTE_RESET (1<<2) // R/W
106#define S3C2410_UDC_USBINTE_SUSPEND (1<<0) // R/W
107
108
109#define S3C2410_UDC_INDEX_EP0 (0x00)
110#define S3C2410_UDC_INDEX_EP1 (0x01) // ??
111#define S3C2410_UDC_INDEX_EP2 (0x02) // ??
112#define S3C2410_UDC_INDEX_EP3 (0x03) // ??
113#define S3C2410_UDC_INDEX_EP4 (0x04) // ??
114
115#define S3C2410_UDC_ICSR1_CLRDT (1<<6) // R/W
116#define S3C2410_UDC_ICSR1_SENTSTL (1<<5) // R/W (clear only)
117#define S3C2410_UDC_ICSR1_SENDSTL (1<<4) // R/W
118#define S3C2410_UDC_ICSR1_FFLUSH (1<<3) // W (set only)
119#define S3C2410_UDC_ICSR1_UNDRUN (1<<2) // R/W (clear only)
120#define S3C2410_UDC_ICSR1_PKTRDY (1<<0) // R/W (set only)
121
122#define S3C2410_UDC_ICSR2_AUTOSET (1<<7) // R/W
123#define S3C2410_UDC_ICSR2_ISO (1<<6) // R/W
124#define S3C2410_UDC_ICSR2_MODEIN (1<<5) // R/W
125#define S3C2410_UDC_ICSR2_DMAIEN (1<<4) // R/W
126
127#define S3C2410_UDC_OCSR1_CLRDT (1<<7) // R/W
128#define S3C2410_UDC_OCSR1_SENTSTL (1<<6) // R/W (clear only)
129#define S3C2410_UDC_OCSR1_SENDSTL (1<<5) // R/W
130#define S3C2410_UDC_OCSR1_FFLUSH (1<<4) // R/W
131#define S3C2410_UDC_OCSR1_DERROR (1<<3) // R
132#define S3C2410_UDC_OCSR1_OVRRUN (1<<2) // R/W (clear only)
133#define S3C2410_UDC_OCSR1_PKTRDY (1<<0) // R/W (clear only)
134
135#define S3C2410_UDC_OCSR2_AUTOCLR (1<<7) // R/W
136#define S3C2410_UDC_OCSR2_ISO (1<<6) // R/W
137#define S3C2410_UDC_OCSR2_DMAIEN (1<<5) // R/W
138
139#define S3C2410_UDC_SETIX(x) \
140 __raw_writel(S3C2410_UDC_INDEX_ ## x, S3C2410_UDC_INDEX_REG);
141
142
143#define S3C2410_UDC_EP0_CSR_OPKRDY (1<<0)
144#define S3C2410_UDC_EP0_CSR_IPKRDY (1<<1)
145#define S3C2410_UDC_EP0_CSR_SENTSTL (1<<2)
146#define S3C2410_UDC_EP0_CSR_DE (1<<3)
147#define S3C2410_UDC_EP0_CSR_SE (1<<4)
148#define S3C2410_UDC_EP0_CSR_SENDSTL (1<<5)
149#define S3C2410_UDC_EP0_CSR_SOPKTRDY (1<<6)
150#define S3C2410_UDC_EP0_CSR_SSE (1<<7)
151
152#define S3C2410_UDC_MAXP_8 (1<<0)
153#define S3C2410_UDC_MAXP_16 (1<<1)
154#define S3C2410_UDC_MAXP_32 (1<<2)
155#define S3C2410_UDC_MAXP_64 (1<<3)
156
157
158#endif