blob: 6c77d68dbd056988b1552f269a9e2699eee8b6b4 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Libata driver for the highpoint 366 and 368 UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
11 *
12 *
13 * TODO
Sergei Shtylyovd8178982009-12-07 23:39:38 +040014 * Look into engine reset on timeout errors. Should not be required.
Jeff Garzik669a5db2006-08-29 18:12:40 -040015 */
16
Joe Perches8d7b1c72011-01-31 08:39:24 -080017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Jeff Garzik669a5db2006-08-29 18:12:40 -040018
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/pci.h>
22#include <linux/init.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <scsi/scsi_host.h>
26#include <linux/libata.h>
27
28#define DRV_NAME "pata_hpt366"
Joe Perches8d7b1c72011-01-31 08:39:24 -080029#define DRV_VERSION "0.6.11"
Jeff Garzik669a5db2006-08-29 18:12:40 -040030
31struct hpt_clock {
Tejun Heo6ecb6f22009-01-08 16:29:20 -050032 u8 xfer_mode;
Jeff Garzik669a5db2006-08-29 18:12:40 -040033 u32 timing;
34};
35
36/* key for bus clock timings
37 * bit
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040038 * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
39 * cycles = value + 1
40 * 4:7 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
41 * cycles = value + 1
42 * 8:11 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040043 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040044 * 12:15 cmd_low_time. Active time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040045 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040046 * 16:18 udma_cycle_time. Clock cycles for UDMA xfer?
47 * 19:21 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
48 * 22:24 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040049 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040050 * 28 UDMA enable.
51 * 29 DMA enable.
52 * 30 PIO_MST enable. If set, the chip is in bus master mode during
53 * PIO xfer.
Jeff Garzik669a5db2006-08-29 18:12:40 -040054 * 31 FIFO enable.
55 */
56
57static const struct hpt_clock hpt366_40[] = {
58 { XFER_UDMA_4, 0x900fd943 },
59 { XFER_UDMA_3, 0x900ad943 },
60 { XFER_UDMA_2, 0x900bd943 },
61 { XFER_UDMA_1, 0x9008d943 },
62 { XFER_UDMA_0, 0x9008d943 },
63
64 { XFER_MW_DMA_2, 0xa008d943 },
65 { XFER_MW_DMA_1, 0xa010d955 },
66 { XFER_MW_DMA_0, 0xa010d9fc },
67
68 { XFER_PIO_4, 0xc008d963 },
69 { XFER_PIO_3, 0xc010d974 },
70 { XFER_PIO_2, 0xc010d997 },
71 { XFER_PIO_1, 0xc010d9c7 },
72 { XFER_PIO_0, 0xc018d9d9 },
73 { 0, 0x0120d9d9 }
74};
75
76static const struct hpt_clock hpt366_33[] = {
77 { XFER_UDMA_4, 0x90c9a731 },
78 { XFER_UDMA_3, 0x90cfa731 },
79 { XFER_UDMA_2, 0x90caa731 },
80 { XFER_UDMA_1, 0x90cba731 },
81 { XFER_UDMA_0, 0x90c8a731 },
82
83 { XFER_MW_DMA_2, 0xa0c8a731 },
84 { XFER_MW_DMA_1, 0xa0c8a732 }, /* 0xa0c8a733 */
85 { XFER_MW_DMA_0, 0xa0c8a797 },
86
87 { XFER_PIO_4, 0xc0c8a731 },
88 { XFER_PIO_3, 0xc0c8a742 },
89 { XFER_PIO_2, 0xc0d0a753 },
90 { XFER_PIO_1, 0xc0d0a7a3 }, /* 0xc0d0a793 */
91 { XFER_PIO_0, 0xc0d0a7aa }, /* 0xc0d0a7a7 */
92 { 0, 0x0120a7a7 }
93};
94
95static const struct hpt_clock hpt366_25[] = {
96 { XFER_UDMA_4, 0x90c98521 },
97 { XFER_UDMA_3, 0x90cf8521 },
98 { XFER_UDMA_2, 0x90cf8521 },
99 { XFER_UDMA_1, 0x90cb8521 },
100 { XFER_UDMA_0, 0x90cb8521 },
101
102 { XFER_MW_DMA_2, 0xa0ca8521 },
103 { XFER_MW_DMA_1, 0xa0ca8532 },
104 { XFER_MW_DMA_0, 0xa0ca8575 },
105
106 { XFER_PIO_4, 0xc0ca8521 },
107 { XFER_PIO_3, 0xc0ca8532 },
108 { XFER_PIO_2, 0xc0ca8542 },
109 { XFER_PIO_1, 0xc0d08572 },
110 { XFER_PIO_0, 0xc0d08585 },
111 { 0, 0x01208585 }
112};
113
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300114static const char * const bad_ata33[] = {
115 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3",
116 "Maxtor 90845U3", "Maxtor 90650U2",
117 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5",
118 "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
119 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6",
120 "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400121 "Maxtor 90510D4",
122 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300123 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7",
124 "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
125 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5",
126 "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400127 NULL
128};
129
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300130static const char * const bad_ata66_4[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400131 "IBM-DTLA-307075",
132 "IBM-DTLA-307060",
133 "IBM-DTLA-307045",
134 "IBM-DTLA-307030",
135 "IBM-DTLA-307020",
136 "IBM-DTLA-307015",
137 "IBM-DTLA-305040",
138 "IBM-DTLA-305030",
139 "IBM-DTLA-305020",
140 "IC35L010AVER07-0",
141 "IC35L020AVER07-0",
142 "IC35L030AVER07-0",
143 "IC35L040AVER07-0",
144 "IC35L060AVER07-0",
145 "WDC AC310200R",
146 NULL
147};
148
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300149static const char * const bad_ata66_3[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400150 "WDC AC310200R",
151 NULL
152};
153
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300154static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr,
155 const char * const list[])
Jeff Garzik669a5db2006-08-29 18:12:40 -0400156{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900157 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400158 int i = 0;
159
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900160 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400161
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900162 while (list[i] != NULL) {
163 if (!strcmp(list[i], model_num)) {
Joe Perches8d7b1c72011-01-31 08:39:24 -0800164 pr_warn("%s is not supported for %s\n",
165 modestr, list[i]);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400166 return 1;
167 }
168 i++;
169 }
170 return 0;
171}
172
173/**
174 * hpt366_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400175 * @adev: ATA device
176 *
177 * Block UDMA on devices that cause trouble with this controller.
178 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400179
Alan Coxa76b62c2007-03-09 09:34:07 -0500180static unsigned long hpt366_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400181{
182 if (adev->class == ATA_DEV_ATA) {
183 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
184 mask &= ~ATA_MASK_UDMA;
185 if (hpt_dma_blacklisted(adev, "UDMA3", bad_ata66_3))
Alan Cox6ddd6862008-02-26 13:35:54 -0800186 mask &= ~(0xF8 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400187 if (hpt_dma_blacklisted(adev, "UDMA4", bad_ata66_4))
Alan Cox6ddd6862008-02-26 13:35:54 -0800188 mask &= ~(0xF0 << ATA_SHIFT_UDMA);
Tejun Heo3ee89f12008-12-09 17:14:04 +0900189 } else if (adev->class == ATA_DEV_ATAPI)
190 mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
191
Tejun Heoc7087652010-05-10 21:41:34 +0200192 return mask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400193}
194
Alan Coxfecfda52007-03-08 19:34:28 +0000195static int hpt36x_cable_detect(struct ata_port *ap)
196{
Alan Coxfecfda52007-03-08 19:34:28 +0000197 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heobab5b322008-12-09 17:13:19 +0900198 u8 ata66;
Alan Coxfecfda52007-03-08 19:34:28 +0000199
Tejun Heobab5b322008-12-09 17:13:19 +0900200 /*
201 * Each channel of pata_hpt366 occupies separate PCI function
202 * as the primary channel and bit1 indicates the cable type.
203 */
Alan Coxfecfda52007-03-08 19:34:28 +0000204 pci_read_config_byte(pdev, 0x5A, &ata66);
Tejun Heobab5b322008-12-09 17:13:19 +0900205 if (ata66 & 2)
Alan Coxfecfda52007-03-08 19:34:28 +0000206 return ATA_CBL_PATA40;
207 return ATA_CBL_PATA80;
208}
209
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500210static void hpt366_set_mode(struct ata_port *ap, struct ata_device *adev,
211 u8 mode)
212{
213 struct hpt_clock *clocks = ap->host->private_data;
214 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400215 u32 addr = 0x40 + 4 * adev->devno;
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500216 u32 mask, reg;
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500217
218 /* determine timing mask and find matching clock entry */
219 if (mode < XFER_MW_DMA_0)
220 mask = 0xc1f8ffff;
221 else if (mode < XFER_UDMA_0)
222 mask = 0x303800ff;
223 else
224 mask = 0x30070000;
225
226 while (clocks->xfer_mode) {
227 if (clocks->xfer_mode == mode)
228 break;
229 clocks++;
230 }
231 if (!clocks->xfer_mode)
232 BUG();
233
234 /*
235 * Combine new mode bits with old config bits and disable
236 * on-chip PIO FIFO/buffer (and PIO MST mode as well) to avoid
237 * problems handling I/O errors later.
238 */
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400239 pci_read_config_dword(pdev, addr, &reg);
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500240 reg = ((reg & ~mask) | (clocks->timing & mask)) & ~0xc0000000;
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400241 pci_write_config_dword(pdev, addr, reg);
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500242}
243
Jeff Garzik669a5db2006-08-29 18:12:40 -0400244/**
245 * hpt366_set_piomode - PIO setup
246 * @ap: ATA interface
247 * @adev: device on the interface
248 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400249 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400250 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400251
Jeff Garzik669a5db2006-08-29 18:12:40 -0400252static void hpt366_set_piomode(struct ata_port *ap, struct ata_device *adev)
253{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500254 hpt366_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400255}
256
257/**
258 * hpt366_set_dmamode - DMA timing setup
259 * @ap: ATA interface
260 * @adev: Device being configured
261 *
262 * Set up the channel for MWDMA or UDMA modes. Much the same as with
263 * PIO, load the mode number and then set MWDMA or UDMA flag.
264 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400265
Jeff Garzik669a5db2006-08-29 18:12:40 -0400266static void hpt366_set_dmamode(struct ata_port *ap, struct ata_device *adev)
267{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500268 hpt366_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400269}
270
271static struct scsi_host_template hpt36x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900272 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400273};
274
275/*
276 * Configuration for HPT366/68
277 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400278
Jeff Garzik669a5db2006-08-29 18:12:40 -0400279static struct ata_port_operations hpt366_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900280 .inherits = &ata_bmdma_port_ops,
281 .cable_detect = hpt36x_cable_detect,
282 .mode_filter = hpt366_filter,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400283 .set_piomode = hpt366_set_piomode,
284 .set_dmamode = hpt366_set_dmamode,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400285};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400286
287/**
Alanaa54ab12006-11-27 16:24:15 +0000288 * hpt36x_init_chipset - common chip setup
289 * @dev: PCI device
290 *
291 * Perform the chip setup work that must be done at both init and
292 * resume time
293 */
294
295static void hpt36x_init_chipset(struct pci_dev *dev)
296{
297 u8 drive_fast;
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300298
Alanaa54ab12006-11-27 16:24:15 +0000299 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
300 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
301 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
302 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
303
304 pci_read_config_byte(dev, 0x51, &drive_fast);
305 if (drive_fast & 0x80)
306 pci_write_config_byte(dev, 0x51, drive_fast & ~0x80);
307}
308
309/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400310 * hpt36x_init_one - Initialise an HPT366/368
311 * @dev: PCI device
312 * @id: Entry in match table
313 *
314 * Initialise an HPT36x device. There are some interesting complications
315 * here. Firstly the chip may report 366 and be one of several variants.
316 * Secondly all the timings depend on the clock for the chip which we must
317 * detect and look up
318 *
319 * This is the known chip mappings. It may be missing a couple of later
320 * releases.
321 *
322 * Chip version PCI Rev Notes
323 * HPT366 4 (HPT366) 0 UDMA66
324 * HPT366 4 (HPT366) 1 UDMA66
325 * HPT368 4 (HPT366) 2 UDMA66
326 * HPT37x/30x 4 (HPT366) 3+ Other driver
327 *
328 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400329
Jeff Garzik669a5db2006-08-29 18:12:40 -0400330static int hpt36x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
331{
Tejun Heo1626aeb2007-05-04 12:43:58 +0200332 static const struct ata_port_info info_hpt366 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400333 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100334 .pio_mask = ATA_PIO4,
335 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400336 .udma_mask = ATA_UDMA4,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400337 .port_ops = &hpt366_port_ops
338 };
Tejun Heo887125e2008-03-25 12:22:49 +0900339 const struct ata_port_info *ppi[] = { &info_hpt366, NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400340
Tejun Heo887125e2008-03-25 12:22:49 +0900341 void *hpriv = NULL;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400342 u32 reg1;
Tejun Heof08048e2008-03-25 12:22:47 +0900343 int rc;
344
345 rc = pcim_enable_device(dev);
346 if (rc)
347 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400348
Jeff Garzik669a5db2006-08-29 18:12:40 -0400349 /* May be a later chip in disguise. Check */
350 /* Newer chips are not in the HPT36x driver. Ignore them */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400351 if (dev->revision > 2)
352 return -ENODEV;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400353
Alanaa54ab12006-11-27 16:24:15 +0000354 hpt36x_init_chipset(dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400355
356 pci_read_config_dword(dev, 0x40, &reg1);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400357
Jeff Garzik669a5db2006-08-29 18:12:40 -0400358 /* PCI clocking determines the ATA timing values to use */
359 /* info_hpt366 is safe against re-entry so we can scribble on it */
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300360 switch ((reg1 & 0x700) >> 8) {
361 case 9:
362 hpriv = &hpt366_40;
363 break;
364 case 5:
365 hpriv = &hpt366_25;
366 break;
367 default:
368 hpriv = &hpt366_33;
369 break;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400370 }
371 /* Now kick off ATA set up */
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200372 return ata_pci_bmdma_init_one(dev, ppi, &hpt36x_sht, hpriv, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400373}
374
Tejun Heo438ac6d2007-03-02 17:31:26 +0900375#ifdef CONFIG_PM
Alanaa54ab12006-11-27 16:24:15 +0000376static int hpt36x_reinit_one(struct pci_dev *dev)
377{
Tejun Heof08048e2008-03-25 12:22:47 +0900378 struct ata_host *host = dev_get_drvdata(&dev->dev);
379 int rc;
380
381 rc = ata_pci_device_do_resume(dev);
382 if (rc)
383 return rc;
Alanaa54ab12006-11-27 16:24:15 +0000384 hpt36x_init_chipset(dev);
Tejun Heof08048e2008-03-25 12:22:47 +0900385 ata_host_resume(host);
386 return 0;
Alanaa54ab12006-11-27 16:24:15 +0000387}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900388#endif
Alanaa54ab12006-11-27 16:24:15 +0000389
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400390static const struct pci_device_id hpt36x[] = {
391 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400392 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400393};
394
395static struct pci_driver hpt36x_pci_driver = {
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300396 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400397 .id_table = hpt36x,
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300398 .probe = hpt36x_init_one,
Alanaa54ab12006-11-27 16:24:15 +0000399 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900400#ifdef CONFIG_PM
Alanaa54ab12006-11-27 16:24:15 +0000401 .suspend = ata_pci_device_suspend,
402 .resume = hpt36x_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900403#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400404};
405
406static int __init hpt36x_init(void)
407{
408 return pci_register_driver(&hpt36x_pci_driver);
409}
410
Jeff Garzik669a5db2006-08-29 18:12:40 -0400411static void __exit hpt36x_exit(void)
412{
413 pci_unregister_driver(&hpt36x_pci_driver);
414}
415
Jeff Garzik669a5db2006-08-29 18:12:40 -0400416MODULE_AUTHOR("Alan Cox");
417MODULE_DESCRIPTION("low-level driver for the Highpoint HPT366/368");
418MODULE_LICENSE("GPL");
419MODULE_DEVICE_TABLE(pci, hpt36x);
420MODULE_VERSION(DRV_VERSION);
421
422module_init(hpt36x_init);
423module_exit(hpt36x_exit);