blob: ae1996a3bc5cc8868d2baae7644a5ffcc1d9da3e [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 */
26
27#include <linux/config.h>
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/moduleparam.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/if_vlan.h>
36#include <linux/ip.h>
37#include <linux/delay.h>
38#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010039#include <linux/dma-mapping.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040040#include <asm/irq.h>
41
42#include "skge.h"
43
44#define DRV_NAME "skge"
Stephen Hemminger383181a2005-09-19 15:37:16 -070045#define DRV_VERSION "1.1"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040046#define PFX DRV_NAME " "
47
48#define DEFAULT_TX_RING_SIZE 128
49#define DEFAULT_RX_RING_SIZE 512
50#define MAX_TX_RING_SIZE 1024
51#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070052#define RX_COPY_THRESHOLD 128
53#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040054#define PHY_RETRIES 1000
55#define ETH_JUMBO_MTU 9000
56#define TX_WATCHDOG (5 * HZ)
57#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070058#define BLINK_MS 250
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040059
60MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
61MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
62MODULE_LICENSE("GPL");
63MODULE_VERSION(DRV_VERSION);
64
65static const u32 default_msg
66 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
67 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
68
69static int debug = -1; /* defaults above */
70module_param(debug, int, 0);
71MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
72
73static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070074 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
75 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
76 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
77 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070078 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
79 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
80 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
81 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070082 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Francois Romieu86f0cd52005-08-24 01:14:23 +020083 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040084 { 0 }
85};
86MODULE_DEVICE_TABLE(pci, skge_id_table);
87
88static int skge_up(struct net_device *dev);
89static int skge_down(struct net_device *dev);
90static void skge_tx_clean(struct skge_port *skge);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -070091static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
92static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040093static void genesis_get_stats(struct skge_port *skge, u64 *data);
94static void yukon_get_stats(struct skge_port *skge, u64 *data);
95static void yukon_init(struct skge_hw *hw, int port);
96static void yukon_reset(struct skge_hw *hw, int port);
97static void genesis_mac_init(struct skge_hw *hw, int port);
98static void genesis_reset(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -070099static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700101/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400102static const int txqaddr[] = { Q_XA1, Q_XA2 };
103static const int rxqaddr[] = { Q_R1, Q_R2 };
104static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
105static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700106static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400107
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400108static int skge_get_regs_len(struct net_device *dev)
109{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700110 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400111}
112
113/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700114 * Returns copy of whole control register region
115 * Note: skip RAM address register because accessing it will
116 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117 */
118static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
119 void *p)
120{
121 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400122 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400123
124 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700125 memset(p, 0, regs->len);
126 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400127
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700128 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
129 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130}
131
132/* Wake on Lan only supported on Yukon chps with rev 1 or above */
133static int wol_supported(const struct skge_hw *hw)
134{
135 return !((hw->chip_id == CHIP_ID_GENESIS ||
Stephen Hemminger981d0372005-06-27 11:33:06 -0700136 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400137}
138
139static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
140{
141 struct skge_port *skge = netdev_priv(dev);
142
143 wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
144 wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
145}
146
147static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
148{
149 struct skge_port *skge = netdev_priv(dev);
150 struct skge_hw *hw = skge->hw;
151
Stephen Hemminger95566062005-06-27 11:33:02 -0700152 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400153 return -EOPNOTSUPP;
154
155 if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
156 return -EOPNOTSUPP;
157
158 skge->wol = wol->wolopts == WAKE_MAGIC;
159
160 if (skge->wol) {
161 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
162
163 skge_write16(hw, WOL_CTRL_STAT,
164 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
165 WOL_CTL_ENA_MAGIC_PKT_UNIT);
166 } else
167 skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
168
169 return 0;
170}
171
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700172/* Determine supported/adverised modes based on hardware.
173 * Note: ethtoool ADVERTISED_xxx == SUPPORTED_xxx
174 */
175static u32 skge_supported_modes(const struct skge_hw *hw)
176{
177 u32 supported;
178
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700179 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700180 supported = SUPPORTED_10baseT_Half
181 | SUPPORTED_10baseT_Full
182 | SUPPORTED_100baseT_Half
183 | SUPPORTED_100baseT_Full
184 | SUPPORTED_1000baseT_Half
185 | SUPPORTED_1000baseT_Full
186 | SUPPORTED_Autoneg| SUPPORTED_TP;
187
188 if (hw->chip_id == CHIP_ID_GENESIS)
189 supported &= ~(SUPPORTED_10baseT_Half
190 | SUPPORTED_10baseT_Full
191 | SUPPORTED_100baseT_Half
192 | SUPPORTED_100baseT_Full);
193
194 else if (hw->chip_id == CHIP_ID_YUKON)
195 supported &= ~SUPPORTED_1000baseT_Half;
196 } else
197 supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
198 | SUPPORTED_Autoneg;
199
200 return supported;
201}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400202
203static int skge_get_settings(struct net_device *dev,
204 struct ethtool_cmd *ecmd)
205{
206 struct skge_port *skge = netdev_priv(dev);
207 struct skge_hw *hw = skge->hw;
208
209 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700210 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400211
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700212 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400213 ecmd->port = PORT_TP;
214 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700215 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400216 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400217
218 ecmd->advertising = skge->advertising;
219 ecmd->autoneg = skge->autoneg;
220 ecmd->speed = skge->speed;
221 ecmd->duplex = skge->duplex;
222 return 0;
223}
224
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400225static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
226{
227 struct skge_port *skge = netdev_priv(dev);
228 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700229 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400230
231 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700232 ecmd->advertising = supported;
233 skge->duplex = -1;
234 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400235 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700236 u32 setting;
237
Stephen Hemminger2c668512005-07-22 16:26:07 -0700238 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400239 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700240 if (ecmd->duplex == DUPLEX_FULL)
241 setting = SUPPORTED_1000baseT_Full;
242 else if (ecmd->duplex == DUPLEX_HALF)
243 setting = SUPPORTED_1000baseT_Half;
244 else
245 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400246 break;
247 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700248 if (ecmd->duplex == DUPLEX_FULL)
249 setting = SUPPORTED_100baseT_Full;
250 else if (ecmd->duplex == DUPLEX_HALF)
251 setting = SUPPORTED_100baseT_Half;
252 else
253 return -EINVAL;
254 break;
255
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400256 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700257 if (ecmd->duplex == DUPLEX_FULL)
258 setting = SUPPORTED_10baseT_Full;
259 else if (ecmd->duplex == DUPLEX_HALF)
260 setting = SUPPORTED_10baseT_Half;
261 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400262 return -EINVAL;
263 break;
264 default:
265 return -EINVAL;
266 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700267
268 if ((setting & supported) == 0)
269 return -EINVAL;
270
271 skge->speed = ecmd->speed;
272 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400273 }
274
275 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400276 skge->advertising = ecmd->advertising;
277
278 if (netif_running(dev)) {
279 skge_down(dev);
280 skge_up(dev);
281 }
282 return (0);
283}
284
285static void skge_get_drvinfo(struct net_device *dev,
286 struct ethtool_drvinfo *info)
287{
288 struct skge_port *skge = netdev_priv(dev);
289
290 strcpy(info->driver, DRV_NAME);
291 strcpy(info->version, DRV_VERSION);
292 strcpy(info->fw_version, "N/A");
293 strcpy(info->bus_info, pci_name(skge->hw->pdev));
294}
295
296static const struct skge_stat {
297 char name[ETH_GSTRING_LEN];
298 u16 xmac_offset;
299 u16 gma_offset;
300} skge_stats[] = {
301 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
302 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
303
304 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
305 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
306 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
307 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
308 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
309 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
310 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
311 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
312
313 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
314 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
315 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
316 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
317 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
318 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
319
320 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
321 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
322 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
323 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
324 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
325};
326
327static int skge_get_stats_count(struct net_device *dev)
328{
329 return ARRAY_SIZE(skge_stats);
330}
331
332static void skge_get_ethtool_stats(struct net_device *dev,
333 struct ethtool_stats *stats, u64 *data)
334{
335 struct skge_port *skge = netdev_priv(dev);
336
337 if (skge->hw->chip_id == CHIP_ID_GENESIS)
338 genesis_get_stats(skge, data);
339 else
340 yukon_get_stats(skge, data);
341}
342
343/* Use hardware MIB variables for critical path statistics and
344 * transmit feedback not reported at interrupt.
345 * Other errors are accounted for in interrupt handler.
346 */
347static struct net_device_stats *skge_get_stats(struct net_device *dev)
348{
349 struct skge_port *skge = netdev_priv(dev);
350 u64 data[ARRAY_SIZE(skge_stats)];
351
352 if (skge->hw->chip_id == CHIP_ID_GENESIS)
353 genesis_get_stats(skge, data);
354 else
355 yukon_get_stats(skge, data);
356
357 skge->net_stats.tx_bytes = data[0];
358 skge->net_stats.rx_bytes = data[1];
359 skge->net_stats.tx_packets = data[2] + data[4] + data[6];
360 skge->net_stats.rx_packets = data[3] + data[5] + data[7];
361 skge->net_stats.multicast = data[5] + data[7];
362 skge->net_stats.collisions = data[10];
363 skge->net_stats.tx_aborted_errors = data[12];
364
365 return &skge->net_stats;
366}
367
368static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
369{
370 int i;
371
Stephen Hemminger95566062005-06-27 11:33:02 -0700372 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400373 case ETH_SS_STATS:
374 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
375 memcpy(data + i * ETH_GSTRING_LEN,
376 skge_stats[i].name, ETH_GSTRING_LEN);
377 break;
378 }
379}
380
381static void skge_get_ring_param(struct net_device *dev,
382 struct ethtool_ringparam *p)
383{
384 struct skge_port *skge = netdev_priv(dev);
385
386 p->rx_max_pending = MAX_RX_RING_SIZE;
387 p->tx_max_pending = MAX_TX_RING_SIZE;
388 p->rx_mini_max_pending = 0;
389 p->rx_jumbo_max_pending = 0;
390
391 p->rx_pending = skge->rx_ring.count;
392 p->tx_pending = skge->tx_ring.count;
393 p->rx_mini_pending = 0;
394 p->rx_jumbo_pending = 0;
395}
396
397static int skge_set_ring_param(struct net_device *dev,
398 struct ethtool_ringparam *p)
399{
400 struct skge_port *skge = netdev_priv(dev);
401
402 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
403 p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
404 return -EINVAL;
405
406 skge->rx_ring.count = p->rx_pending;
407 skge->tx_ring.count = p->tx_pending;
408
409 if (netif_running(dev)) {
410 skge_down(dev);
411 skge_up(dev);
412 }
413
414 return 0;
415}
416
417static u32 skge_get_msglevel(struct net_device *netdev)
418{
419 struct skge_port *skge = netdev_priv(netdev);
420 return skge->msg_enable;
421}
422
423static void skge_set_msglevel(struct net_device *netdev, u32 value)
424{
425 struct skge_port *skge = netdev_priv(netdev);
426 skge->msg_enable = value;
427}
428
429static int skge_nway_reset(struct net_device *dev)
430{
431 struct skge_port *skge = netdev_priv(dev);
432 struct skge_hw *hw = skge->hw;
433 int port = skge->port;
434
435 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
436 return -EINVAL;
437
438 spin_lock_bh(&hw->phy_lock);
439 if (hw->chip_id == CHIP_ID_GENESIS) {
440 genesis_reset(hw, port);
441 genesis_mac_init(hw, port);
442 } else {
443 yukon_reset(hw, port);
444 yukon_init(hw, port);
445 }
446 spin_unlock_bh(&hw->phy_lock);
447 return 0;
448}
449
450static int skge_set_sg(struct net_device *dev, u32 data)
451{
452 struct skge_port *skge = netdev_priv(dev);
453 struct skge_hw *hw = skge->hw;
454
455 if (hw->chip_id == CHIP_ID_GENESIS && data)
456 return -EOPNOTSUPP;
457 return ethtool_op_set_sg(dev, data);
458}
459
460static int skge_set_tx_csum(struct net_device *dev, u32 data)
461{
462 struct skge_port *skge = netdev_priv(dev);
463 struct skge_hw *hw = skge->hw;
464
465 if (hw->chip_id == CHIP_ID_GENESIS && data)
466 return -EOPNOTSUPP;
467
468 return ethtool_op_set_tx_csum(dev, data);
469}
470
471static u32 skge_get_rx_csum(struct net_device *dev)
472{
473 struct skge_port *skge = netdev_priv(dev);
474
475 return skge->rx_csum;
476}
477
478/* Only Yukon supports checksum offload. */
479static int skge_set_rx_csum(struct net_device *dev, u32 data)
480{
481 struct skge_port *skge = netdev_priv(dev);
482
483 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
484 return -EOPNOTSUPP;
485
486 skge->rx_csum = data;
487 return 0;
488}
489
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400490static void skge_get_pauseparam(struct net_device *dev,
491 struct ethtool_pauseparam *ecmd)
492{
493 struct skge_port *skge = netdev_priv(dev);
494
495 ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
496 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
497 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
498 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
499
500 ecmd->autoneg = skge->autoneg;
501}
502
503static int skge_set_pauseparam(struct net_device *dev,
504 struct ethtool_pauseparam *ecmd)
505{
506 struct skge_port *skge = netdev_priv(dev);
507
508 skge->autoneg = ecmd->autoneg;
509 if (ecmd->rx_pause && ecmd->tx_pause)
510 skge->flow_control = FLOW_MODE_SYMMETRIC;
Stephen Hemminger95566062005-06-27 11:33:02 -0700511 else if (ecmd->rx_pause && !ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400512 skge->flow_control = FLOW_MODE_REM_SEND;
Stephen Hemminger95566062005-06-27 11:33:02 -0700513 else if (!ecmd->rx_pause && ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400514 skge->flow_control = FLOW_MODE_LOC_SEND;
515 else
516 skge->flow_control = FLOW_MODE_NONE;
517
518 if (netif_running(dev)) {
519 skge_down(dev);
520 skge_up(dev);
521 }
522 return 0;
523}
524
525/* Chip internal frequency for clock calculations */
526static inline u32 hwkhz(const struct skge_hw *hw)
527{
528 if (hw->chip_id == CHIP_ID_GENESIS)
529 return 53215; /* or: 53.125 MHz */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400530 else
531 return 78215; /* or: 78.125 MHz */
532}
533
534/* Chip hz to microseconds */
535static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
536{
537 return (ticks * 1000) / hwkhz(hw);
538}
539
540/* Microseconds to chip hz */
541static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
542{
543 return hwkhz(hw) * usec / 1000;
544}
545
546static int skge_get_coalesce(struct net_device *dev,
547 struct ethtool_coalesce *ecmd)
548{
549 struct skge_port *skge = netdev_priv(dev);
550 struct skge_hw *hw = skge->hw;
551 int port = skge->port;
552
553 ecmd->rx_coalesce_usecs = 0;
554 ecmd->tx_coalesce_usecs = 0;
555
556 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
557 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
558 u32 msk = skge_read32(hw, B2_IRQM_MSK);
559
560 if (msk & rxirqmask[port])
561 ecmd->rx_coalesce_usecs = delay;
562 if (msk & txirqmask[port])
563 ecmd->tx_coalesce_usecs = delay;
564 }
565
566 return 0;
567}
568
569/* Note: interrupt timer is per board, but can turn on/off per port */
570static int skge_set_coalesce(struct net_device *dev,
571 struct ethtool_coalesce *ecmd)
572{
573 struct skge_port *skge = netdev_priv(dev);
574 struct skge_hw *hw = skge->hw;
575 int port = skge->port;
576 u32 msk = skge_read32(hw, B2_IRQM_MSK);
577 u32 delay = 25;
578
579 if (ecmd->rx_coalesce_usecs == 0)
580 msk &= ~rxirqmask[port];
581 else if (ecmd->rx_coalesce_usecs < 25 ||
582 ecmd->rx_coalesce_usecs > 33333)
583 return -EINVAL;
584 else {
585 msk |= rxirqmask[port];
586 delay = ecmd->rx_coalesce_usecs;
587 }
588
589 if (ecmd->tx_coalesce_usecs == 0)
590 msk &= ~txirqmask[port];
591 else if (ecmd->tx_coalesce_usecs < 25 ||
592 ecmd->tx_coalesce_usecs > 33333)
593 return -EINVAL;
594 else {
595 msk |= txirqmask[port];
596 delay = min(delay, ecmd->rx_coalesce_usecs);
597 }
598
599 skge_write32(hw, B2_IRQM_MSK, msk);
600 if (msk == 0)
601 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
602 else {
603 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
604 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
605 }
606 return 0;
607}
608
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700609enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
610static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400611{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400612 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700613 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400614
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -0700615 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700616 if (hw->chip_id == CHIP_ID_GENESIS) {
617 switch (mode) {
618 case LED_MODE_OFF:
619 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
620 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
621 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
622 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
623 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400624
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700625 case LED_MODE_ON:
626 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
627 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
628
629 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
630 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
631
632 break;
633
634 case LED_MODE_TST:
635 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
636 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
637 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
638
639 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
640 break;
641 }
642 } else {
643 switch (mode) {
644 case LED_MODE_OFF:
645 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
646 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
647 PHY_M_LED_MO_DUP(MO_LED_OFF) |
648 PHY_M_LED_MO_10(MO_LED_OFF) |
649 PHY_M_LED_MO_100(MO_LED_OFF) |
650 PHY_M_LED_MO_1000(MO_LED_OFF) |
651 PHY_M_LED_MO_RX(MO_LED_OFF));
652 break;
653 case LED_MODE_ON:
654 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
655 PHY_M_LED_PULS_DUR(PULS_170MS) |
656 PHY_M_LED_BLINK_RT(BLINK_84MS) |
657 PHY_M_LEDC_TX_CTRL |
658 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700659
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700660 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
661 PHY_M_LED_MO_RX(MO_LED_OFF) |
662 (skge->speed == SPEED_100 ?
663 PHY_M_LED_MO_100(MO_LED_ON) : 0));
664 break;
665 case LED_MODE_TST:
666 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
667 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
668 PHY_M_LED_MO_DUP(MO_LED_ON) |
669 PHY_M_LED_MO_10(MO_LED_ON) |
670 PHY_M_LED_MO_100(MO_LED_ON) |
671 PHY_M_LED_MO_1000(MO_LED_ON) |
672 PHY_M_LED_MO_RX(MO_LED_ON));
673 }
674 }
675 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400676}
677
678/* blink LED's for finding board */
679static int skge_phys_id(struct net_device *dev, u32 data)
680{
681 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700682 unsigned long ms;
683 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400684
Stephen Hemminger95566062005-06-27 11:33:02 -0700685 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700686 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
687 else
688 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400689
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700690 while (ms > 0) {
691 skge_led(skge, mode);
692 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400693
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700694 if (msleep_interruptible(BLINK_MS))
695 break;
696 ms -= BLINK_MS;
697 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400698
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700699 /* back to regular LED state */
700 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400701
702 return 0;
703}
704
705static struct ethtool_ops skge_ethtool_ops = {
706 .get_settings = skge_get_settings,
707 .set_settings = skge_set_settings,
708 .get_drvinfo = skge_get_drvinfo,
709 .get_regs_len = skge_get_regs_len,
710 .get_regs = skge_get_regs,
711 .get_wol = skge_get_wol,
712 .set_wol = skge_set_wol,
713 .get_msglevel = skge_get_msglevel,
714 .set_msglevel = skge_set_msglevel,
715 .nway_reset = skge_nway_reset,
716 .get_link = ethtool_op_get_link,
717 .get_ringparam = skge_get_ring_param,
718 .set_ringparam = skge_set_ring_param,
719 .get_pauseparam = skge_get_pauseparam,
720 .set_pauseparam = skge_set_pauseparam,
721 .get_coalesce = skge_get_coalesce,
722 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400723 .get_sg = ethtool_op_get_sg,
724 .set_sg = skge_set_sg,
725 .get_tx_csum = ethtool_op_get_tx_csum,
726 .set_tx_csum = skge_set_tx_csum,
727 .get_rx_csum = skge_get_rx_csum,
728 .set_rx_csum = skge_set_rx_csum,
729 .get_strings = skge_get_strings,
730 .phys_id = skge_phys_id,
731 .get_stats_count = skge_get_stats_count,
732 .get_ethtool_stats = skge_get_ethtool_stats,
733};
734
735/*
736 * Allocate ring elements and chain them together
737 * One-to-one association of board descriptors with ring elements
738 */
739static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
740{
741 struct skge_tx_desc *d;
742 struct skge_element *e;
743 int i;
744
745 ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
746 if (!ring->start)
747 return -ENOMEM;
748
749 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
750 e->desc = d;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700751 e->skb = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400752 if (i == ring->count - 1) {
753 e->next = ring->start;
754 d->next_offset = base;
755 } else {
756 e->next = e + 1;
757 d->next_offset = base + (i+1) * sizeof(*d);
758 }
759 }
760 ring->to_use = ring->to_clean = ring->start;
761
762 return 0;
763}
764
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700765/* Allocate and setup a new buffer for receiving */
766static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
767 struct sk_buff *skb, unsigned int bufsize)
768{
769 struct skge_rx_desc *rd = e->desc;
770 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400771
772 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
773 PCI_DMA_FROMDEVICE);
774
775 rd->dma_lo = map;
776 rd->dma_hi = map >> 32;
777 e->skb = skb;
778 rd->csum1_start = ETH_HLEN;
779 rd->csum2_start = ETH_HLEN;
780 rd->csum1 = 0;
781 rd->csum2 = 0;
782
783 wmb();
784
785 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
786 pci_unmap_addr_set(e, mapaddr, map);
787 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400788}
789
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700790/* Resume receiving using existing skb,
791 * Note: DMA address is not changed by chip.
792 * MTU not changed while receiver active.
793 */
794static void skge_rx_reuse(struct skge_element *e, unsigned int size)
795{
796 struct skge_rx_desc *rd = e->desc;
797
798 rd->csum2 = 0;
799 rd->csum2_start = ETH_HLEN;
800
801 wmb();
802
803 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
804}
805
806
807/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400808static void skge_rx_clean(struct skge_port *skge)
809{
810 struct skge_hw *hw = skge->hw;
811 struct skge_ring *ring = &skge->rx_ring;
812 struct skge_element *e;
813
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700814 e = ring->start;
815 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400816 struct skge_rx_desc *rd = e->desc;
817 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700818 if (e->skb) {
819 pci_unmap_single(hw->pdev,
820 pci_unmap_addr(e, mapaddr),
821 pci_unmap_len(e, maplen),
822 PCI_DMA_FROMDEVICE);
823 dev_kfree_skb(e->skb);
824 e->skb = NULL;
825 }
826 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400827}
828
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700829
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400830/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700831 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400832 */
833static int skge_rx_fill(struct skge_port *skge)
834{
835 struct skge_ring *ring = &skge->rx_ring;
836 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400837
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700838 e = ring->start;
839 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700840 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400841
Stephen Hemminger383181a2005-09-19 15:37:16 -0700842 skb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700843 if (!skb)
844 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400845
Stephen Hemminger383181a2005-09-19 15:37:16 -0700846 skb_reserve(skb, NET_IP_ALIGN);
847 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700848 } while ( (e = e->next) != ring->start);
849
850 ring->to_clean = ring->start;
851 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400852}
853
854static void skge_link_up(struct skge_port *skge)
855{
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700856 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700857 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
858
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400859 netif_carrier_on(skge->netdev);
860 if (skge->tx_avail > MAX_SKB_FRAGS + 1)
861 netif_wake_queue(skge->netdev);
862
863 if (netif_msg_link(skge))
864 printk(KERN_INFO PFX
865 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
866 skge->netdev->name, skge->speed,
867 skge->duplex == DUPLEX_FULL ? "full" : "half",
868 (skge->flow_control == FLOW_MODE_NONE) ? "none" :
869 (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
870 (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
871 (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
872 "unknown");
873}
874
875static void skge_link_down(struct skge_port *skge)
876{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700877 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400878 netif_carrier_off(skge->netdev);
879 netif_stop_queue(skge->netdev);
880
881 if (netif_msg_link(skge))
882 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
883}
884
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700885static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400886{
887 int i;
888 u16 v;
889
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700890 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
891 v = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400892
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700893 /* Need to wait for external PHY */
894 for (i = 0; i < PHY_RETRIES; i++) {
895 udelay(1);
896 if (xm_read16(hw, port, XM_MMU_CMD)
897 & XM_MMU_PHY_RDY)
898 goto ready;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400899 }
900
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700901 printk(KERN_WARNING PFX "%s: phy read timed out\n",
902 hw->dev[port]->name);
903 return 0;
904 ready:
905 v = xm_read16(hw, port, XM_PHY_DATA);
906
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400907 return v;
908}
909
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700910static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400911{
912 int i;
913
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700914 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400915 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700916 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400917 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700918 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400919 }
920 printk(KERN_WARNING PFX "%s: phy write failed to come ready\n",
921 hw->dev[port]->name);
922
923
924 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700925 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400926 for (i = 0; i < PHY_RETRIES; i++) {
927 udelay(1);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700928 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400929 return;
930 }
931 printk(KERN_WARNING PFX "%s: phy write timed out\n",
932 hw->dev[port]->name);
933}
934
935static void genesis_init(struct skge_hw *hw)
936{
937 /* set blink source counter */
938 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
939 skge_write8(hw, B2_BSC_CTRL, BSC_START);
940
941 /* configure mac arbiter */
942 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
943
944 /* configure mac arbiter timeout values */
945 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
946 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
947 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
948 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
949
950 skge_write8(hw, B3_MA_RCINI_RX1, 0);
951 skge_write8(hw, B3_MA_RCINI_RX2, 0);
952 skge_write8(hw, B3_MA_RCINI_TX1, 0);
953 skge_write8(hw, B3_MA_RCINI_TX2, 0);
954
955 /* configure packet arbiter timeout */
956 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
957 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
958 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
959 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
960 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
961}
962
963static void genesis_reset(struct skge_hw *hw, int port)
964{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700965 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400966
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700967 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
968
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400969 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700970 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
971 xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
972 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
973 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
974 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400975
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700976 /* disable Broadcom PHY IRQ */
977 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400978
Stephen Hemminger45bada62005-06-27 11:33:12 -0700979 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400980}
981
982
Stephen Hemminger45bada62005-06-27 11:33:12 -0700983/* Convert mode to MII values */
984static const u16 phy_pause_map[] = {
985 [FLOW_MODE_NONE] = 0,
986 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
987 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
988 [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
989};
990
991
992/* Check status of Broadcom phy link */
993static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400994{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700995 struct net_device *dev = hw->dev[port];
996 struct skge_port *skge = netdev_priv(dev);
997 u16 status;
998
999 /* read twice because of latch */
1000 (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
1001 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1002
Stephen Hemminger45bada62005-06-27 11:33:12 -07001003 if ((status & PHY_ST_LSYNC) == 0) {
1004 u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
1005 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1006 xm_write16(hw, port, XM_MMU_CMD, cmd);
1007 /* dummy read to ensure writing */
1008 (void) xm_read16(hw, port, XM_MMU_CMD);
1009
1010 if (netif_carrier_ok(dev))
1011 skge_link_down(skge);
1012 } else {
1013 if (skge->autoneg == AUTONEG_ENABLE &&
1014 (status & PHY_ST_AN_OVER)) {
1015 u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
1016 u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1017
1018 if (lpa & PHY_B_AN_RF) {
1019 printk(KERN_NOTICE PFX "%s: remote fault\n",
1020 dev->name);
1021 return;
1022 }
1023
1024 /* Check Duplex mismatch */
Stephen Hemminger2c668512005-07-22 16:26:07 -07001025 switch (aux & PHY_B_AS_AN_RES_MSK) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001026 case PHY_B_RES_1000FD:
1027 skge->duplex = DUPLEX_FULL;
1028 break;
1029 case PHY_B_RES_1000HD:
1030 skge->duplex = DUPLEX_HALF;
1031 break;
1032 default:
1033 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1034 dev->name);
1035 return;
1036 }
1037
1038
1039 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1040 switch (aux & PHY_B_AS_PAUSE_MSK) {
1041 case PHY_B_AS_PAUSE_MSK:
1042 skge->flow_control = FLOW_MODE_SYMMETRIC;
1043 break;
1044 case PHY_B_AS_PRR:
1045 skge->flow_control = FLOW_MODE_REM_SEND;
1046 break;
1047 case PHY_B_AS_PRT:
1048 skge->flow_control = FLOW_MODE_LOC_SEND;
1049 break;
1050 default:
1051 skge->flow_control = FLOW_MODE_NONE;
1052 }
1053
1054 skge->speed = SPEED_1000;
1055 }
1056
1057 if (!netif_carrier_ok(dev))
1058 genesis_link_up(skge);
1059 }
1060}
1061
1062/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1063 * Phy on for 100 or 10Mbit operation
1064 */
1065static void bcom_phy_init(struct skge_port *skge, int jumbo)
1066{
1067 struct skge_hw *hw = skge->hw;
1068 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001069 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001070 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001071
1072 /* magic workaround patterns for Broadcom */
1073 static const struct {
1074 u16 reg;
1075 u16 val;
1076 } A1hack[] = {
1077 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1078 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1079 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1080 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1081 }, C0hack[] = {
1082 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1083 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1084 };
1085
Stephen Hemminger45bada62005-06-27 11:33:12 -07001086 /* read Id from external PHY (all have the same address) */
1087 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1088
1089 /* Optimize MDIO transfer by suppressing preamble. */
1090 r = xm_read16(hw, port, XM_MMU_CMD);
1091 r |= XM_MMU_NO_PRE;
1092 xm_write16(hw, port, XM_MMU_CMD,r);
1093
Stephen Hemminger2c668512005-07-22 16:26:07 -07001094 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001095 case PHY_BCOM_ID1_C0:
1096 /*
1097 * Workaround BCOM Errata for the C0 type.
1098 * Write magic patterns to reserved registers.
1099 */
1100 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1101 xm_phy_write(hw, port,
1102 C0hack[i].reg, C0hack[i].val);
1103
1104 break;
1105 case PHY_BCOM_ID1_A1:
1106 /*
1107 * Workaround BCOM Errata for the A1 type.
1108 * Write magic patterns to reserved registers.
1109 */
1110 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1111 xm_phy_write(hw, port,
1112 A1hack[i].reg, A1hack[i].val);
1113 break;
1114 }
1115
1116 /*
1117 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1118 * Disable Power Management after reset.
1119 */
1120 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1121 r |= PHY_B_AC_DIS_PM;
1122 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1123
1124 /* Dummy read */
1125 xm_read16(hw, port, XM_ISRC);
1126
1127 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1128 ctl = PHY_CT_SP1000; /* always 1000mbit */
1129
1130 if (skge->autoneg == AUTONEG_ENABLE) {
1131 /*
1132 * Workaround BCOM Errata #1 for the C5 type.
1133 * 1000Base-T Link Acquisition Failure in Slave Mode
1134 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1135 */
1136 u16 adv = PHY_B_1000C_RD;
1137 if (skge->advertising & ADVERTISED_1000baseT_Half)
1138 adv |= PHY_B_1000C_AHD;
1139 if (skge->advertising & ADVERTISED_1000baseT_Full)
1140 adv |= PHY_B_1000C_AFD;
1141 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1142
1143 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1144 } else {
1145 if (skge->duplex == DUPLEX_FULL)
1146 ctl |= PHY_CT_DUP_MD;
1147 /* Force to slave */
1148 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1149 }
1150
1151 /* Set autonegotiation pause parameters */
1152 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1153 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1154
1155 /* Handle Jumbo frames */
1156 if (jumbo) {
1157 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1158 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1159
1160 ext |= PHY_B_PEC_HIGH_LA;
1161
1162 }
1163
1164 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1165 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1166
1167 /* Use link status change interrrupt */
1168 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1169
1170 bcom_check_link(hw, port);
1171}
1172
1173static void genesis_mac_init(struct skge_hw *hw, int port)
1174{
1175 struct net_device *dev = hw->dev[port];
1176 struct skge_port *skge = netdev_priv(dev);
1177 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1178 int i;
1179 u32 r;
1180 const u8 zero[6] = { 0 };
1181
1182 /* Clear MIB counters */
1183 xm_write16(hw, port, XM_STAT_CMD,
1184 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1185 /* Clear two times according to Errata #3 */
1186 xm_write16(hw, port, XM_STAT_CMD,
1187 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001188
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001189 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001190 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001191
1192 /*
1193 * Perform additional initialization for external PHYs,
1194 * namely for the 1000baseTX cards that use the XMAC's
1195 * GMII mode.
1196 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001197 /* Take external Phy out of reset */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001198 r = skge_read32(hw, B2_GP_IO);
1199 if (port == 0)
1200 r |= GP_DIR_0|GP_IO_0;
1201 else
1202 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001203
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001204 skge_write32(hw, B2_GP_IO, r);
1205 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001206
Stephen Hemminger45bada62005-06-27 11:33:12 -07001207 /* Enable GMII interfac */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001208 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001209
Stephen Hemminger45bada62005-06-27 11:33:12 -07001210 bcom_phy_init(skge, jumbo);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001211
Stephen Hemminger45bada62005-06-27 11:33:12 -07001212 /* Set Station Address */
1213 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001214
Stephen Hemminger45bada62005-06-27 11:33:12 -07001215 /* We don't use match addresses so clear */
1216 for (i = 1; i < 16; i++)
1217 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001218
Stephen Hemminger45bada62005-06-27 11:33:12 -07001219 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1220 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001221
1222 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001223 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1224 if (jumbo)
1225 r |= XM_RX_BIG_PK_OK;
1226
1227 if (skge->duplex == DUPLEX_HALF) {
1228 /*
1229 * If in manual half duplex mode the other side might be in
1230 * full duplex mode, so ignore if a carrier extension is not seen
1231 * on frames received
1232 */
1233 r |= XM_RX_DIS_CEXT;
1234 }
1235 xm_write16(hw, port, XM_RX_CMD, r);
1236
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001237
1238 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001239 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1240
1241 /*
1242 * Bump up the transmit threshold. This helps hold off transmit
1243 * underruns when we're blasting traffic from both ports at once.
1244 */
1245 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001246
1247 /*
1248 * Enable the reception of all error frames. This is is
1249 * a necessary evil due to the design of the XMAC. The
1250 * XMAC's receive FIFO is only 8K in size, however jumbo
1251 * frames can be up to 9000 bytes in length. When bad
1252 * frame filtering is enabled, the XMAC's RX FIFO operates
1253 * in 'store and forward' mode. For this to work, the
1254 * entire frame has to fit into the FIFO, but that means
1255 * that jumbo frames larger than 8192 bytes will be
1256 * truncated. Disabling all bad frame filtering causes
1257 * the RX FIFO to operate in streaming mode, in which
1258 * case the XMAC will start transfering frames out of the
1259 * RX FIFO as soon as the FIFO threshold is reached.
1260 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001261 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001262
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001263
1264 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001265 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1266 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1267 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001268 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001269 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1270
1271 /*
1272 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1273 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1274 * and 'Octets Tx OK Hi Cnt Ov'.
1275 */
1276 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001277
1278 /* Configure MAC arbiter */
1279 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1280
1281 /* configure timeout values */
1282 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1283 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1284 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1285 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1286
1287 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1288 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1289 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1290 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1291
1292 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001293 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1294 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1295 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001296
1297 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001298 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1299 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1300 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001301
Stephen Hemminger45bada62005-06-27 11:33:12 -07001302 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001303 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001304 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001305 } else {
1306 /* enable timeout timers if normal frames */
1307 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001308 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001309 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001310}
1311
1312static void genesis_stop(struct skge_port *skge)
1313{
1314 struct skge_hw *hw = skge->hw;
1315 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001316 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001317
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001318 genesis_reset(hw, port);
1319
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001320 /* Clear Tx packet arbiter timeout IRQ */
1321 skge_write16(hw, B3_PA_CTRL,
1322 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1323
1324 /*
1325 * If the transfer stucks at the MAC the STOP command will not
1326 * terminate if we don't flush the XMAC's transmit FIFO !
1327 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001328 xm_write32(hw, port, XM_MODE,
1329 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001330
1331
1332 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001333 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001334
1335 /* For external PHYs there must be special handling */
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001336 reg = skge_read32(hw, B2_GP_IO);
1337 if (port == 0) {
1338 reg |= GP_DIR_0;
1339 reg &= ~GP_IO_0;
1340 } else {
1341 reg |= GP_DIR_2;
1342 reg &= ~GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001343 }
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001344 skge_write32(hw, B2_GP_IO, reg);
1345 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001346
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001347 xm_write16(hw, port, XM_MMU_CMD,
1348 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001349 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1350
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001351 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001352}
1353
1354
1355static void genesis_get_stats(struct skge_port *skge, u64 *data)
1356{
1357 struct skge_hw *hw = skge->hw;
1358 int port = skge->port;
1359 int i;
1360 unsigned long timeout = jiffies + HZ;
1361
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001362 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001363 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1364
1365 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001366 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001367 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1368 if (time_after(jiffies, timeout))
1369 break;
1370 udelay(10);
1371 }
1372
1373 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001374 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1375 | xm_read32(hw, port, XM_TXO_OK_LO);
1376 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1377 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001378
1379 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001380 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001381}
1382
1383static void genesis_mac_intr(struct skge_hw *hw, int port)
1384{
1385 struct skge_port *skge = netdev_priv(hw->dev[port]);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001386 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001387
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001388 if (netif_msg_intr(skge))
1389 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1390 skge->netdev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001391
1392 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001393 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001394 ++skge->net_stats.tx_fifo_errors;
1395 }
1396 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001397 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001398 ++skge->net_stats.rx_fifo_errors;
1399 }
1400}
1401
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001402static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001403{
1404 int i;
1405
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001406 gma_write16(hw, port, GM_SMI_DATA, val);
1407 gma_write16(hw, port, GM_SMI_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001408 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1409 for (i = 0; i < PHY_RETRIES; i++) {
1410 udelay(1);
1411
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001412 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001413 break;
1414 }
1415}
1416
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001417static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001418{
1419 int i;
1420
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001421 gma_write16(hw, port, GM_SMI_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001422 GM_SMI_CT_PHY_AD(hw->phy_addr)
1423 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1424
1425 for (i = 0; i < PHY_RETRIES; i++) {
1426 udelay(1);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001427 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001428 goto ready;
1429 }
1430
1431 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1432 hw->dev[port]->name);
1433 return 0;
1434 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001435 return gma_read16(hw, port, GM_SMI_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001436}
1437
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001438static void genesis_link_up(struct skge_port *skge)
1439{
1440 struct skge_hw *hw = skge->hw;
1441 int port = skge->port;
1442 u16 cmd;
1443 u32 mode, msk;
1444
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001445 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001446
1447 /*
1448 * enabling pause frame reception is required for 1000BT
1449 * because the XMAC is not reset if the link is going down
1450 */
1451 if (skge->flow_control == FLOW_MODE_NONE ||
1452 skge->flow_control == FLOW_MODE_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001453 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001454 cmd |= XM_MMU_IGN_PF;
1455 else
1456 /* Enable Pause Frame Reception */
1457 cmd &= ~XM_MMU_IGN_PF;
1458
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001459 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001460
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001461 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001462 if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
1463 skge->flow_control == FLOW_MODE_LOC_SEND) {
1464 /*
1465 * Configure Pause Frame Generation
1466 * Use internal and external Pause Frame Generation.
1467 * Sending pause frames is edge triggered.
1468 * Send a Pause frame with the maximum pause time if
1469 * internal oder external FIFO full condition occurs.
1470 * Send a zero pause time frame to re-start transmission.
1471 */
1472 /* XM_PAUSE_DA = '010000C28001' (default) */
1473 /* XM_MAC_PTIME = 0xffff (maximum) */
1474 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001475 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001476
1477 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001478 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001479 } else {
1480 /*
1481 * disable pause frame generation is required for 1000BT
1482 * because the XMAC is not reset if the link is going down
1483 */
1484 /* Disable Pause Mode in Mode Register */
1485 mode &= ~XM_PAUSE_MODE;
1486
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001487 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001488 }
1489
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001490 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001491
1492 msk = XM_DEF_MSK;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001493 /* disable GP0 interrupt bit for external Phy */
1494 msk |= XM_IS_INP_ASS;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001495
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001496 xm_write16(hw, port, XM_IMSK, msk);
1497 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001498
1499 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001500 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001501 if (skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001502 cmd |= XM_MMU_GMII_FD;
1503
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001504 /*
1505 * Workaround BCOM Errata (#10523) for all BCom Phys
1506 * Enable Power Management after link up
1507 */
1508 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1509 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1510 & ~PHY_B_AC_DIS_PM);
1511 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001512
1513 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001514 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001515 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1516 skge_link_up(skge);
1517}
1518
1519
Stephen Hemminger45bada62005-06-27 11:33:12 -07001520static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001521{
1522 struct skge_hw *hw = skge->hw;
1523 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001524 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001525
Stephen Hemminger45bada62005-06-27 11:33:12 -07001526 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001527 if (netif_msg_intr(skge))
1528 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1529 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001530
1531 if (isrc & PHY_B_IS_PSE)
1532 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1533 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001534
1535 /* Workaround BCom Errata:
1536 * enable and disable loopback mode if "NO HCD" occurs.
1537 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001538 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001539 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1540 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001541 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001542 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001543 ctrl & ~PHY_CT_LOOP);
1544 }
1545
Stephen Hemminger45bada62005-06-27 11:33:12 -07001546 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1547 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001548
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001549}
1550
1551/* Marvell Phy Initailization */
1552static void yukon_init(struct skge_hw *hw, int port)
1553{
1554 struct skge_port *skge = netdev_priv(hw->dev[port]);
1555 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001556
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001557 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001558 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001559
1560 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1561 PHY_M_EC_MAC_S_MSK);
1562 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1563
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001564 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001565
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001566 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001567 }
1568
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001569 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001570 if (skge->autoneg == AUTONEG_DISABLE)
1571 ctrl &= ~PHY_CT_ANE;
1572
1573 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001574 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001575
1576 ctrl = 0;
1577 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001578 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001579
1580 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001581 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001582 if (skge->advertising & ADVERTISED_1000baseT_Full)
1583 ct1000 |= PHY_M_1000C_AFD;
1584 if (skge->advertising & ADVERTISED_1000baseT_Half)
1585 ct1000 |= PHY_M_1000C_AHD;
1586 if (skge->advertising & ADVERTISED_100baseT_Full)
1587 adv |= PHY_M_AN_100_FD;
1588 if (skge->advertising & ADVERTISED_100baseT_Half)
1589 adv |= PHY_M_AN_100_HD;
1590 if (skge->advertising & ADVERTISED_10baseT_Full)
1591 adv |= PHY_M_AN_10_FD;
1592 if (skge->advertising & ADVERTISED_10baseT_Half)
1593 adv |= PHY_M_AN_10_HD;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001594 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001595 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
1596
Stephen Hemminger45bada62005-06-27 11:33:12 -07001597 /* Set Flow-control capabilities */
1598 adv |= phy_pause_map[skge->flow_control];
1599
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001600 /* Restart Auto-negotiation */
1601 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1602 } else {
1603 /* forced speed/duplex settings */
1604 ct1000 = PHY_M_1000C_MSE;
1605
1606 if (skge->duplex == DUPLEX_FULL)
1607 ctrl |= PHY_CT_DUP_MD;
1608
1609 switch (skge->speed) {
1610 case SPEED_1000:
1611 ctrl |= PHY_CT_SP1000;
1612 break;
1613 case SPEED_100:
1614 ctrl |= PHY_CT_SP100;
1615 break;
1616 }
1617
1618 ctrl |= PHY_CT_RESET;
1619 }
1620
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001621 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001622
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001623 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1624 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001625
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001626 /* Enable phy interrupt on autonegotiation complete (or link up) */
1627 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001628 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001629 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001630 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001631}
1632
1633static void yukon_reset(struct skge_hw *hw, int port)
1634{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001635 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1636 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1637 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1638 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1639 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001640
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001641 gma_write16(hw, port, GM_RX_CTRL,
1642 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001643 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1644}
1645
1646static void yukon_mac_init(struct skge_hw *hw, int port)
1647{
1648 struct skge_port *skge = netdev_priv(hw->dev[port]);
1649 int i;
1650 u32 reg;
1651 const u8 *addr = hw->dev[port]->dev_addr;
1652
1653 /* WA code for COMA mode -- set PHY reset */
1654 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001655 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1656 reg = skge_read32(hw, B2_GP_IO);
1657 reg |= GP_DIR_9 | GP_IO_9;
1658 skge_write32(hw, B2_GP_IO, reg);
1659 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001660
1661 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001662 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1663 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001664
1665 /* WA code for COMA mode -- clear PHY reset */
1666 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001667 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1668 reg = skge_read32(hw, B2_GP_IO);
1669 reg |= GP_DIR_9;
1670 reg &= ~GP_IO_9;
1671 skge_write32(hw, B2_GP_IO, reg);
1672 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001673
1674 /* Set hardware config mode */
1675 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
1676 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001677 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001678
1679 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001680 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
1681 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
1682 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001683 if (skge->autoneg == AUTONEG_DISABLE) {
1684 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001685 gma_write16(hw, port, GM_GP_CTRL,
1686 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001687
1688 switch (skge->speed) {
1689 case SPEED_1000:
1690 reg |= GM_GPCR_SPEED_1000;
1691 /* fallthru */
1692 case SPEED_100:
1693 reg |= GM_GPCR_SPEED_100;
1694 }
1695
1696 if (skge->duplex == DUPLEX_FULL)
1697 reg |= GM_GPCR_DUP_FULL;
1698 } else
1699 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
1700 switch (skge->flow_control) {
1701 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001702 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1704 break;
1705 case FLOW_MODE_LOC_SEND:
1706 /* disable Rx flow-control */
1707 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1708 }
1709
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001710 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001711 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001712
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001713 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001714
1715 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001716 reg = gma_read16(hw, port, GM_PHY_ADDR);
1717 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001718
1719 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001720 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
1721 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001722
1723 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001724 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001725
1726 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001727 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001728 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
1729
1730 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001731 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001732
1733 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001734 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001735 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
1736 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
1737 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
1738
1739 /* serial mode register */
1740 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
1741 if (hw->dev[port]->mtu > 1500)
1742 reg |= GM_SMOD_JUMBO_ENA;
1743
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001744 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001745
1746 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001747 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001748 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001749 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001750
1751 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001752 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
1753 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
1754 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001755
1756 /* Initialize Mac Fifo */
1757
1758 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001759 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001760 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
1761 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger38231712005-07-22 16:26:06 -07001762 hw->chip_rev >= CHIP_REV_YU_LITE_A3)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001763 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001764 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
1765 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07001766 /*
1767 * because Pause Packet Truncation in GMAC is not working
1768 * we have to increase the Flush Threshold to 64 bytes
1769 * in order to flush pause packets in Rx FIFO on Yukon-1
1770 */
1771 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001772
1773 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001774 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1775 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001776}
1777
1778static void yukon_stop(struct skge_port *skge)
1779{
1780 struct skge_hw *hw = skge->hw;
1781 int port = skge->port;
1782
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001783 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1784 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001785
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001786 gma_write16(hw, port, GM_GP_CTRL,
1787 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07001788 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001789 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001790
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001791 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
1792 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1793 u32 io = skge_read32(hw, B2_GP_IO);
1794
1795 io |= GP_DIR_9 | GP_IO_9;
1796 skge_write32(hw, B2_GP_IO, io);
1797 skge_read32(hw, B2_GP_IO);
1798 }
1799
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001800 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001801 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1802 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001803}
1804
1805static void yukon_get_stats(struct skge_port *skge, u64 *data)
1806{
1807 struct skge_hw *hw = skge->hw;
1808 int port = skge->port;
1809 int i;
1810
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001811 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
1812 | gma_read32(hw, port, GM_TXO_OK_LO);
1813 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
1814 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815
1816 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001817 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001818 skge_stats[i].gma_offset);
1819}
1820
1821static void yukon_mac_intr(struct skge_hw *hw, int port)
1822{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001823 struct net_device *dev = hw->dev[port];
1824 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001825 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001826
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001827 if (netif_msg_intr(skge))
1828 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1829 dev->name, status);
1830
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001831 if (status & GM_IS_RX_FF_OR) {
1832 ++skge->net_stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001833 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001834 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001835
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001836 if (status & GM_IS_TX_FF_UR) {
1837 ++skge->net_stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001838 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001839 }
1840
1841}
1842
1843static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
1844{
Stephen Hemminger95566062005-06-27 11:33:02 -07001845 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001846 case PHY_M_PS_SPEED_1000:
1847 return SPEED_1000;
1848 case PHY_M_PS_SPEED_100:
1849 return SPEED_100;
1850 default:
1851 return SPEED_10;
1852 }
1853}
1854
1855static void yukon_link_up(struct skge_port *skge)
1856{
1857 struct skge_hw *hw = skge->hw;
1858 int port = skge->port;
1859 u16 reg;
1860
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001861 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001862 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001863
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001864 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001865 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
1866 reg |= GM_GPCR_DUP_FULL;
1867
1868 /* enable Rx/Tx */
1869 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001870 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001871
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001872 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001873 skge_link_up(skge);
1874}
1875
1876static void yukon_link_down(struct skge_port *skge)
1877{
1878 struct skge_hw *hw = skge->hw;
1879 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001880 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001881
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001882 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07001883
1884 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1885 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1886 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001887
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001888 if (skge->flow_control == FLOW_MODE_REM_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001889 /* restore Asymmetric Pause bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001890 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
1891 gm_phy_read(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001892 PHY_MARV_AUNE_ADV)
1893 | PHY_M_AN_ASP);
1894
1895 }
1896
1897 yukon_reset(hw, port);
1898 skge_link_down(skge);
1899
1900 yukon_init(hw, port);
1901}
1902
1903static void yukon_phy_intr(struct skge_port *skge)
1904{
1905 struct skge_hw *hw = skge->hw;
1906 int port = skge->port;
1907 const char *reason = NULL;
1908 u16 istatus, phystat;
1909
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001910 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1911 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001912
1913 if (netif_msg_intr(skge))
1914 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
1915 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001916
1917 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001918 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001919 & PHY_M_AN_RF) {
1920 reason = "remote fault";
1921 goto failed;
1922 }
1923
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001924 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001925 reason = "master/slave fault";
1926 goto failed;
1927 }
1928
1929 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
1930 reason = "speed/duplex";
1931 goto failed;
1932 }
1933
1934 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
1935 ? DUPLEX_FULL : DUPLEX_HALF;
1936 skge->speed = yukon_speed(hw, phystat);
1937
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001938 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1939 switch (phystat & PHY_M_PS_PAUSE_MSK) {
1940 case PHY_M_PS_PAUSE_MSK:
1941 skge->flow_control = FLOW_MODE_SYMMETRIC;
1942 break;
1943 case PHY_M_PS_RX_P_EN:
1944 skge->flow_control = FLOW_MODE_REM_SEND;
1945 break;
1946 case PHY_M_PS_TX_P_EN:
1947 skge->flow_control = FLOW_MODE_LOC_SEND;
1948 break;
1949 default:
1950 skge->flow_control = FLOW_MODE_NONE;
1951 }
1952
1953 if (skge->flow_control == FLOW_MODE_NONE ||
1954 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001955 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001956 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001957 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001958 yukon_link_up(skge);
1959 return;
1960 }
1961
1962 if (istatus & PHY_M_IS_LSP_CHANGE)
1963 skge->speed = yukon_speed(hw, phystat);
1964
1965 if (istatus & PHY_M_IS_DUP_CHANGE)
1966 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1967 if (istatus & PHY_M_IS_LST_CHANGE) {
1968 if (phystat & PHY_M_PS_LINK_UP)
1969 yukon_link_up(skge);
1970 else
1971 yukon_link_down(skge);
1972 }
1973 return;
1974 failed:
1975 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
1976 skge->netdev->name, reason);
1977
1978 /* XXX restart autonegotiation? */
1979}
1980
1981static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
1982{
1983 u32 end;
1984
1985 start /= 8;
1986 len /= 8;
1987 end = start + len - 1;
1988
1989 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1990 skge_write32(hw, RB_ADDR(q, RB_START), start);
1991 skge_write32(hw, RB_ADDR(q, RB_WP), start);
1992 skge_write32(hw, RB_ADDR(q, RB_RP), start);
1993 skge_write32(hw, RB_ADDR(q, RB_END), end);
1994
1995 if (q == Q_R1 || q == Q_R2) {
1996 /* Set thresholds on receive queue's */
1997 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
1998 start + (2*len)/3);
1999 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2000 start + (len/3));
2001 } else {
2002 /* Enable store & forward on Tx queue's because
2003 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2004 */
2005 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2006 }
2007
2008 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2009}
2010
2011/* Setup Bus Memory Interface */
2012static void skge_qset(struct skge_port *skge, u16 q,
2013 const struct skge_element *e)
2014{
2015 struct skge_hw *hw = skge->hw;
2016 u32 watermark = 0x600;
2017 u64 base = skge->dma + (e->desc - skge->mem);
2018
2019 /* optimization to reduce window on 32bit/33mhz */
2020 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2021 watermark /= 2;
2022
2023 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2024 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2025 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2026 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2027}
2028
2029static int skge_up(struct net_device *dev)
2030{
2031 struct skge_port *skge = netdev_priv(dev);
2032 struct skge_hw *hw = skge->hw;
2033 int port = skge->port;
2034 u32 chunk, ram_addr;
2035 size_t rx_size, tx_size;
2036 int err;
2037
2038 if (netif_msg_ifup(skge))
2039 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2040
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002041 if (dev->mtu > RX_BUF_SIZE)
2042 skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
2043 else
2044 skge->rx_buf_size = RX_BUF_SIZE;
2045
2046
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002047 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2048 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2049 skge->mem_size = tx_size + rx_size;
2050 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2051 if (!skge->mem)
2052 return -ENOMEM;
2053
2054 memset(skge->mem, 0, skge->mem_size);
2055
2056 if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
2057 goto free_pci_mem;
2058
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002059 err = skge_rx_fill(skge);
2060 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002061 goto free_rx_ring;
2062
2063 if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2064 skge->dma + rx_size)))
2065 goto free_rx_ring;
2066
2067 skge->tx_avail = skge->tx_ring.count - 1;
2068
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002069 /* Enable IRQ from port */
2070 hw->intr_mask |= portirqmask[port];
2071 skge_write32(hw, B0_IMSK, hw->intr_mask);
2072
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002073 /* Initialze MAC */
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -07002074 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002075 if (hw->chip_id == CHIP_ID_GENESIS)
2076 genesis_mac_init(hw, port);
2077 else
2078 yukon_mac_init(hw, port);
Stephen Hemminger4ff6ac02005-07-22 16:26:05 -07002079 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002080
2081 /* Configure RAMbuffers */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002082 chunk = hw->ram_size / ((hw->ports + 1)*2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002083 ram_addr = hw->ram_offset + 2 * chunk * port;
2084
2085 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2086 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2087
2088 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2089 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2090 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2091
2092 /* Start receiver BMU */
2093 wmb();
2094 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002095 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002096
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002097 return 0;
2098
2099 free_rx_ring:
2100 skge_rx_clean(skge);
2101 kfree(skge->rx_ring.start);
2102 free_pci_mem:
2103 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2104
2105 return err;
2106}
2107
2108static int skge_down(struct net_device *dev)
2109{
2110 struct skge_port *skge = netdev_priv(dev);
2111 struct skge_hw *hw = skge->hw;
2112 int port = skge->port;
2113
2114 if (netif_msg_ifdown(skge))
2115 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2116
2117 netif_stop_queue(dev);
2118
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002119 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2120 if (hw->chip_id == CHIP_ID_GENESIS)
2121 genesis_stop(skge);
2122 else
2123 yukon_stop(skge);
2124
2125 hw->intr_mask &= ~portirqmask[skge->port];
2126 skge_write32(hw, B0_IMSK, hw->intr_mask);
2127
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002128 /* Stop transmitter */
2129 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2130 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2131 RB_RST_SET|RB_DIS_OP_MD);
2132
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002133
2134 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002135 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002136 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2137
2138 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002139 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2140 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002141
2142 /* Reset PCI FIFO */
2143 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2144 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2145
2146 /* Reset the RAM Buffer async Tx queue */
2147 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2148 /* stop receiver */
2149 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2150 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2151 RB_RST_SET|RB_DIS_OP_MD);
2152 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2153
2154 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002155 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2156 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002157 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002158 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2159 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002160 }
2161
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002162 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002163
2164 skge_tx_clean(skge);
2165 skge_rx_clean(skge);
2166
2167 kfree(skge->rx_ring.start);
2168 kfree(skge->tx_ring.start);
2169 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
2170 return 0;
2171}
2172
2173static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2174{
2175 struct skge_port *skge = netdev_priv(dev);
2176 struct skge_hw *hw = skge->hw;
2177 struct skge_ring *ring = &skge->tx_ring;
2178 struct skge_element *e;
2179 struct skge_tx_desc *td;
2180 int i;
2181 u32 control, len;
2182 u64 map;
2183 unsigned long flags;
2184
2185 skb = skb_padto(skb, ETH_ZLEN);
2186 if (!skb)
2187 return NETDEV_TX_OK;
2188
2189 local_irq_save(flags);
2190 if (!spin_trylock(&skge->tx_lock)) {
Stephen Hemminger95566062005-06-27 11:33:02 -07002191 /* Collision - tell upper layer to requeue */
2192 local_irq_restore(flags);
2193 return NETDEV_TX_LOCKED;
2194 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002195
2196 if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
2197 netif_stop_queue(dev);
2198 spin_unlock_irqrestore(&skge->tx_lock, flags);
2199
2200 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
2201 dev->name);
2202 return NETDEV_TX_BUSY;
2203 }
2204
2205 e = ring->to_use;
2206 td = e->desc;
2207 e->skb = skb;
2208 len = skb_headlen(skb);
2209 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2210 pci_unmap_addr_set(e, mapaddr, map);
2211 pci_unmap_len_set(e, maplen, len);
2212
2213 td->dma_lo = map;
2214 td->dma_hi = map >> 32;
2215
2216 if (skb->ip_summed == CHECKSUM_HW) {
2217 const struct iphdr *ip
2218 = (const struct iphdr *) (skb->data + ETH_HLEN);
2219 int offset = skb->h.raw - skb->data;
2220
2221 /* This seems backwards, but it is what the sk98lin
2222 * does. Looks like hardware is wrong?
2223 */
2224 if (ip->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002225 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002226 control = BMU_TCP_CHECK;
2227 else
2228 control = BMU_UDP_CHECK;
2229
2230 td->csum_offs = 0;
2231 td->csum_start = offset;
2232 td->csum_write = offset + skb->csum;
2233 } else
2234 control = BMU_CHECK;
2235
2236 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2237 control |= BMU_EOF| BMU_IRQ_EOF;
2238 else {
2239 struct skge_tx_desc *tf = td;
2240
2241 control |= BMU_STFWD;
2242 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2243 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2244
2245 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2246 frag->size, PCI_DMA_TODEVICE);
2247
2248 e = e->next;
2249 e->skb = NULL;
2250 tf = e->desc;
2251 tf->dma_lo = map;
2252 tf->dma_hi = (u64) map >> 32;
2253 pci_unmap_addr_set(e, mapaddr, map);
2254 pci_unmap_len_set(e, maplen, frag->size);
2255
2256 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2257 }
2258 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2259 }
2260 /* Make sure all the descriptors written */
2261 wmb();
2262 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2263 wmb();
2264
2265 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2266
2267 if (netif_msg_tx_queued(skge))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002268 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002269 dev->name, e - ring->start, skb->len);
2270
2271 ring->to_use = e->next;
2272 skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
2273 if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
2274 pr_debug("%s: transmit queue full\n", dev->name);
2275 netif_stop_queue(dev);
2276 }
2277
2278 dev->trans_start = jiffies;
2279 spin_unlock_irqrestore(&skge->tx_lock, flags);
2280
2281 return NETDEV_TX_OK;
2282}
2283
2284static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
2285{
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002286 /* This ring element can be skb or fragment */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002287 if (e->skb) {
2288 pci_unmap_single(hw->pdev,
2289 pci_unmap_addr(e, mapaddr),
2290 pci_unmap_len(e, maplen),
2291 PCI_DMA_TODEVICE);
2292 dev_kfree_skb_any(e->skb);
2293 e->skb = NULL;
2294 } else {
2295 pci_unmap_page(hw->pdev,
2296 pci_unmap_addr(e, mapaddr),
2297 pci_unmap_len(e, maplen),
2298 PCI_DMA_TODEVICE);
2299 }
2300}
2301
2302static void skge_tx_clean(struct skge_port *skge)
2303{
2304 struct skge_ring *ring = &skge->tx_ring;
2305 struct skge_element *e;
2306 unsigned long flags;
2307
2308 spin_lock_irqsave(&skge->tx_lock, flags);
2309 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
2310 ++skge->tx_avail;
2311 skge_tx_free(skge->hw, e);
2312 }
2313 ring->to_clean = e;
2314 spin_unlock_irqrestore(&skge->tx_lock, flags);
2315}
2316
2317static void skge_tx_timeout(struct net_device *dev)
2318{
2319 struct skge_port *skge = netdev_priv(dev);
2320
2321 if (netif_msg_timer(skge))
2322 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2323
2324 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
2325 skge_tx_clean(skge);
2326}
2327
2328static int skge_change_mtu(struct net_device *dev, int new_mtu)
2329{
2330 int err = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002331 int running = netif_running(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002332
Stephen Hemminger95566062005-06-27 11:33:02 -07002333 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002334 return -EINVAL;
2335
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002336
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002337 if (running)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002338 skge_down(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002339 dev->mtu = new_mtu;
2340 if (running)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002341 skge_up(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002342
2343 return err;
2344}
2345
2346static void genesis_set_multicast(struct net_device *dev)
2347{
2348 struct skge_port *skge = netdev_priv(dev);
2349 struct skge_hw *hw = skge->hw;
2350 int port = skge->port;
2351 int i, count = dev->mc_count;
2352 struct dev_mc_list *list = dev->mc_list;
2353 u32 mode;
2354 u8 filter[8];
2355
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002356 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002357 mode |= XM_MD_ENA_HASH;
2358 if (dev->flags & IFF_PROMISC)
2359 mode |= XM_MD_ENA_PROM;
2360 else
2361 mode &= ~XM_MD_ENA_PROM;
2362
2363 if (dev->flags & IFF_ALLMULTI)
2364 memset(filter, 0xff, sizeof(filter));
2365 else {
2366 memset(filter, 0, sizeof(filter));
Stephen Hemminger95566062005-06-27 11:33:02 -07002367 for (i = 0; list && i < count; i++, list = list->next) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07002368 u32 crc, bit;
2369 crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
2370 bit = ~crc & 0x3f;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002371 filter[bit/8] |= 1 << (bit%8);
2372 }
2373 }
2374
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002375 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002376 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002377}
2378
2379static void yukon_set_multicast(struct net_device *dev)
2380{
2381 struct skge_port *skge = netdev_priv(dev);
2382 struct skge_hw *hw = skge->hw;
2383 int port = skge->port;
2384 struct dev_mc_list *list = dev->mc_list;
2385 u16 reg;
2386 u8 filter[8];
2387
2388 memset(filter, 0, sizeof(filter));
2389
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002390 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002391 reg |= GM_RXCR_UCF_ENA;
2392
2393 if (dev->flags & IFF_PROMISC) /* promiscious */
2394 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2395 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2396 memset(filter, 0xff, sizeof(filter));
2397 else if (dev->mc_count == 0) /* no multicast */
2398 reg &= ~GM_RXCR_MCF_ENA;
2399 else {
2400 int i;
2401 reg |= GM_RXCR_MCF_ENA;
2402
Stephen Hemminger95566062005-06-27 11:33:02 -07002403 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002404 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
2405 filter[bit/8] |= 1 << (bit%8);
2406 }
2407 }
2408
2409
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002410 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002411 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002412 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002413 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002414 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002415 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002416 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002417 (u16)filter[6] | ((u16)filter[7] << 8));
2418
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002419 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002420}
2421
Stephen Hemminger383181a2005-09-19 15:37:16 -07002422static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2423{
2424 if (hw->chip_id == CHIP_ID_GENESIS)
2425 return status >> XMR_FS_LEN_SHIFT;
2426 else
2427 return status >> GMR_FS_LEN_SHIFT;
2428}
2429
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002430static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2431{
2432 if (hw->chip_id == CHIP_ID_GENESIS)
2433 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2434 else
2435 return (status & GMR_FS_ANY_ERR) ||
2436 (status & GMR_FS_RX_OK) == 0;
2437}
2438
Stephen Hemminger383181a2005-09-19 15:37:16 -07002439
2440/* Get receive buffer from descriptor.
2441 * Handles copy of small buffers and reallocation failures
2442 */
2443static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
2444 struct skge_element *e,
2445 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002446{
Stephen Hemminger383181a2005-09-19 15:37:16 -07002447 struct sk_buff *skb;
2448 u16 len = control & BMU_BBC;
2449
2450 if (unlikely(netif_msg_rx_status(skge)))
2451 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
2452 skge->netdev->name, e - skge->rx_ring.start,
2453 status, len);
2454
2455 if (len > skge->rx_buf_size)
2456 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002457
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002458 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002459 goto error;
2460
2461 if (bad_phy_status(skge->hw, status))
2462 goto error;
2463
2464 if (phy_length(skge->hw, status) != len)
2465 goto error;
2466
2467 if (len < RX_COPY_THRESHOLD) {
2468 skb = dev_alloc_skb(len + 2);
2469 if (!skb)
2470 goto resubmit;
2471
2472 skb_reserve(skb, 2);
2473 pci_dma_sync_single_for_cpu(skge->hw->pdev,
2474 pci_unmap_addr(e, mapaddr),
2475 len, PCI_DMA_FROMDEVICE);
2476 memcpy(skb->data, e->skb->data, len);
2477 pci_dma_sync_single_for_device(skge->hw->pdev,
2478 pci_unmap_addr(e, mapaddr),
2479 len, PCI_DMA_FROMDEVICE);
2480 skge_rx_reuse(e, skge->rx_buf_size);
2481 } else {
2482 struct sk_buff *nskb;
2483 nskb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
2484 if (!nskb)
2485 goto resubmit;
2486
2487 pci_unmap_single(skge->hw->pdev,
2488 pci_unmap_addr(e, mapaddr),
2489 pci_unmap_len(e, maplen),
2490 PCI_DMA_FROMDEVICE);
2491 skb = e->skb;
2492 prefetch(skb->data);
2493 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2494 }
2495
2496 skb_put(skb, len);
2497 skb->dev = skge->netdev;
2498 if (skge->rx_csum) {
2499 skb->csum = csum;
2500 skb->ip_summed = CHECKSUM_HW;
2501 }
2502
2503 skb->protocol = eth_type_trans(skb, skge->netdev);
2504
2505 return skb;
2506error:
2507
2508 if (netif_msg_rx_err(skge))
2509 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
2510 skge->netdev->name, e - skge->rx_ring.start,
2511 control, status);
2512
2513 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002514 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
2515 skge->net_stats.rx_length_errors++;
2516 if (status & XMR_FS_FRA_ERR)
2517 skge->net_stats.rx_frame_errors++;
2518 if (status & XMR_FS_FCS_ERR)
2519 skge->net_stats.rx_crc_errors++;
2520 } else {
2521 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
2522 skge->net_stats.rx_length_errors++;
2523 if (status & GMR_FS_FRAGMENT)
2524 skge->net_stats.rx_frame_errors++;
2525 if (status & GMR_FS_CRC_ERR)
2526 skge->net_stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002527 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002528
Stephen Hemminger383181a2005-09-19 15:37:16 -07002529resubmit:
2530 skge_rx_reuse(e, skge->rx_buf_size);
2531 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002532}
2533
2534
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002535static int skge_poll(struct net_device *dev, int *budget)
2536{
2537 struct skge_port *skge = netdev_priv(dev);
2538 struct skge_hw *hw = skge->hw;
2539 struct skge_ring *ring = &skge->rx_ring;
2540 struct skge_element *e;
2541 unsigned int to_do = min(dev->quota, *budget);
2542 unsigned int work_done = 0;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002543
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002544 for (e = ring->to_clean; work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002545 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002546 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07002547 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002548
2549 rmb();
2550 control = rd->control;
2551 if (control & BMU_OWN)
2552 break;
2553
Stephen Hemminger383181a2005-09-19 15:37:16 -07002554 skb = skge_rx_get(skge, e, control, rd->status,
2555 le16_to_cpu(rd->csum2));
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002556 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002557 dev->last_rx = jiffies;
2558 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002559
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002560 ++work_done;
2561 } else
2562 skge_rx_reuse(e, skge->rx_buf_size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002563 }
2564 ring->to_clean = e;
2565
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002566 /* restart receiver */
2567 wmb();
2568 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
2569 CSR_START | CSR_IRQ_CL_F);
2570
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002571 *budget -= work_done;
2572 dev->quota -= work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002573
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002574 if (work_done >= to_do)
2575 return 1; /* not done */
2576
2577 local_irq_disable();
2578 __netif_rx_complete(dev);
2579 hw->intr_mask |= portirqmask[skge->port];
2580 skge_write32(hw, B0_IMSK, hw->intr_mask);
2581 local_irq_enable();
2582 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002583}
2584
2585static inline void skge_tx_intr(struct net_device *dev)
2586{
2587 struct skge_port *skge = netdev_priv(dev);
2588 struct skge_hw *hw = skge->hw;
2589 struct skge_ring *ring = &skge->tx_ring;
2590 struct skge_element *e;
2591
2592 spin_lock(&skge->tx_lock);
Stephen Hemminger95566062005-06-27 11:33:02 -07002593 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002594 struct skge_tx_desc *td = e->desc;
2595 u32 control;
2596
2597 rmb();
2598 control = td->control;
2599 if (control & BMU_OWN)
2600 break;
2601
2602 if (unlikely(netif_msg_tx_done(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002603 printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002604 dev->name, e - ring->start, td->status);
2605
2606 skge_tx_free(hw, e);
2607 e->skb = NULL;
2608 ++skge->tx_avail;
2609 }
2610 ring->to_clean = e;
2611 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
2612
2613 if (skge->tx_avail > MAX_SKB_FRAGS + 1)
2614 netif_wake_queue(dev);
2615
2616 spin_unlock(&skge->tx_lock);
2617}
2618
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002619/* Parity errors seem to happen when Genesis is connected to a switch
2620 * with no other ports present. Heartbeat error??
2621 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002622static void skge_mac_parity(struct skge_hw *hw, int port)
2623{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002624 struct net_device *dev = hw->dev[port];
2625
2626 if (dev) {
2627 struct skge_port *skge = netdev_priv(dev);
2628 ++skge->net_stats.tx_heartbeat_errors;
2629 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002630
2631 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002632 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002633 MFF_CLR_PERR);
2634 else
2635 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002636 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07002637 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002638 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
2639}
2640
2641static void skge_pci_clear(struct skge_hw *hw)
2642{
2643 u16 status;
2644
Stephen Hemminger467b3412005-06-27 11:33:05 -07002645 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002646 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger467b3412005-06-27 11:33:05 -07002647 pci_write_config_word(hw->pdev, PCI_STATUS,
2648 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002649 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2650}
2651
2652static void skge_mac_intr(struct skge_hw *hw, int port)
2653{
Stephen Hemminger95566062005-06-27 11:33:02 -07002654 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002655 genesis_mac_intr(hw, port);
2656 else
2657 yukon_mac_intr(hw, port);
2658}
2659
2660/* Handle device specific framing and timeout interrupts */
2661static void skge_error_irq(struct skge_hw *hw)
2662{
2663 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2664
2665 if (hw->chip_id == CHIP_ID_GENESIS) {
2666 /* clear xmac errors */
2667 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002668 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002669 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002670 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002671 } else {
2672 /* Timestamp (unused) overflow */
2673 if (hwstatus & IS_IRQ_TIST_OV)
2674 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002675 }
2676
2677 if (hwstatus & IS_RAM_RD_PAR) {
2678 printk(KERN_ERR PFX "Ram read data parity error\n");
2679 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
2680 }
2681
2682 if (hwstatus & IS_RAM_WR_PAR) {
2683 printk(KERN_ERR PFX "Ram write data parity error\n");
2684 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
2685 }
2686
2687 if (hwstatus & IS_M1_PAR_ERR)
2688 skge_mac_parity(hw, 0);
2689
2690 if (hwstatus & IS_M2_PAR_ERR)
2691 skge_mac_parity(hw, 1);
2692
2693 if (hwstatus & IS_R1_PAR_ERR)
2694 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
2695
2696 if (hwstatus & IS_R2_PAR_ERR)
2697 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
2698
2699 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
2700 printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
2701 hwstatus);
2702
2703 skge_pci_clear(hw);
2704
Stephen Hemminger050ec182005-08-16 14:00:54 -07002705 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002706 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2707 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger050ec182005-08-16 14:00:54 -07002708 pr_debug("IRQ status %x: still set ignoring hardware errors\n",
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002709 hwstatus);
2710 hw->intr_mask &= ~IS_HW_ERR;
2711 }
2712 }
2713}
2714
2715/*
2716 * Interrrupt from PHY are handled in tasklet (soft irq)
2717 * because accessing phy registers requires spin wait which might
2718 * cause excess interrupt latency.
2719 */
2720static void skge_extirq(unsigned long data)
2721{
2722 struct skge_hw *hw = (struct skge_hw *) data;
2723 int port;
2724
2725 spin_lock(&hw->phy_lock);
2726 for (port = 0; port < 2; port++) {
2727 struct net_device *dev = hw->dev[port];
2728
2729 if (dev && netif_running(dev)) {
2730 struct skge_port *skge = netdev_priv(dev);
2731
2732 if (hw->chip_id != CHIP_ID_GENESIS)
2733 yukon_phy_intr(skge);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07002734 else
Stephen Hemminger45bada62005-06-27 11:33:12 -07002735 bcom_phy_intr(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002736 }
2737 }
2738 spin_unlock(&hw->phy_lock);
2739
2740 local_irq_disable();
2741 hw->intr_mask |= IS_EXT_REG;
2742 skge_write32(hw, B0_IMSK, hw->intr_mask);
2743 local_irq_enable();
2744}
2745
2746static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
2747{
2748 struct skge_hw *hw = dev_id;
2749 u32 status = skge_read32(hw, B0_SP_ISRC);
2750
2751 if (status == 0 || status == ~0) /* hotplug or shared irq */
2752 return IRQ_NONE;
2753
2754 status &= hw->intr_mask;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002755 if (status & IS_R1_F) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002756 hw->intr_mask &= ~IS_R1_F;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002757 netif_rx_schedule(hw->dev[0]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002758 }
2759
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002760 if (status & IS_R2_F) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002761 hw->intr_mask &= ~IS_R2_F;
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002762 netif_rx_schedule(hw->dev[1]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002763 }
2764
2765 if (status & IS_XA1_F)
2766 skge_tx_intr(hw->dev[0]);
2767
2768 if (status & IS_XA2_F)
2769 skge_tx_intr(hw->dev[1]);
2770
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07002771 if (status & IS_PA_TO_RX1) {
2772 struct skge_port *skge = netdev_priv(hw->dev[0]);
2773 ++skge->net_stats.rx_over_errors;
2774 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
2775 }
2776
2777 if (status & IS_PA_TO_RX2) {
2778 struct skge_port *skge = netdev_priv(hw->dev[1]);
2779 ++skge->net_stats.rx_over_errors;
2780 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
2781 }
2782
2783 if (status & IS_PA_TO_TX1)
2784 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
2785
2786 if (status & IS_PA_TO_TX2)
2787 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
2788
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002789 if (status & IS_MAC1)
2790 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07002791
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002792 if (status & IS_MAC2)
2793 skge_mac_intr(hw, 1);
2794
2795 if (status & IS_HW_ERR)
2796 skge_error_irq(hw);
2797
2798 if (status & IS_EXT_REG) {
2799 hw->intr_mask &= ~IS_EXT_REG;
2800 tasklet_schedule(&hw->ext_tasklet);
2801 }
2802
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002803 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002804
2805 return IRQ_HANDLED;
2806}
2807
2808#ifdef CONFIG_NET_POLL_CONTROLLER
2809static void skge_netpoll(struct net_device *dev)
2810{
2811 struct skge_port *skge = netdev_priv(dev);
2812
2813 disable_irq(dev->irq);
2814 skge_intr(dev->irq, skge->hw, NULL);
2815 enable_irq(dev->irq);
2816}
2817#endif
2818
2819static int skge_set_mac_address(struct net_device *dev, void *p)
2820{
2821 struct skge_port *skge = netdev_priv(dev);
2822 struct sockaddr *addr = p;
2823 int err = 0;
2824
2825 if (!is_valid_ether_addr(addr->sa_data))
2826 return -EADDRNOTAVAIL;
2827
2828 skge_down(dev);
2829 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
2830 memcpy_toio(skge->hw->regs + B2_MAC_1 + skge->port*8,
2831 dev->dev_addr, ETH_ALEN);
2832 memcpy_toio(skge->hw->regs + B2_MAC_2 + skge->port*8,
2833 dev->dev_addr, ETH_ALEN);
2834 if (dev->flags & IFF_UP)
2835 err = skge_up(dev);
2836 return err;
2837}
2838
2839static const struct {
2840 u8 id;
2841 const char *name;
2842} skge_chips[] = {
2843 { CHIP_ID_GENESIS, "Genesis" },
2844 { CHIP_ID_YUKON, "Yukon" },
2845 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
2846 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002847};
2848
2849static const char *skge_board_name(const struct skge_hw *hw)
2850{
2851 int i;
2852 static char buf[16];
2853
2854 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
2855 if (skge_chips[i].id == hw->chip_id)
2856 return skge_chips[i].name;
2857
2858 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
2859 return buf;
2860}
2861
2862
2863/*
2864 * Setup the board data structure, but don't bring up
2865 * the port(s)
2866 */
2867static int skge_reset(struct skge_hw *hw)
2868{
2869 u16 ctst;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002870 u8 t8, mac_cfg, pmd_type, phy_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07002871 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002872
2873 ctst = skge_read16(hw, B0_CTST);
2874
2875 /* do a SW reset */
2876 skge_write8(hw, B0_CTST, CS_RST_SET);
2877 skge_write8(hw, B0_CTST, CS_RST_CLR);
2878
2879 /* clear PCI errors, if any */
2880 skge_pci_clear(hw);
2881
2882 skge_write8(hw, B0_CTST, CS_MRST_CLR);
2883
2884 /* restore CLK_RUN bits (for Yukon-Lite) */
2885 skge_write16(hw, B0_CTST,
2886 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
2887
2888 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002889 phy_type = skge_read8(hw, B2_E_1) & 0xf;
2890 pmd_type = skge_read8(hw, B2_PMD_TYP);
2891 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002892
Stephen Hemminger95566062005-06-27 11:33:02 -07002893 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002894 case CHIP_ID_GENESIS:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002895 switch (phy_type) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002896 case SK_PHY_BCOM:
2897 hw->phy_addr = PHY_ADDR_BCOM;
2898 break;
2899 default:
2900 printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002901 pci_name(hw->pdev), phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002902 return -EOPNOTSUPP;
2903 }
2904 break;
2905
2906 case CHIP_ID_YUKON:
2907 case CHIP_ID_YUKON_LITE:
2908 case CHIP_ID_YUKON_LP:
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002909 if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
2910 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002911
2912 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002913 break;
2914
2915 default:
2916 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2917 pci_name(hw->pdev), hw->chip_id);
2918 return -EOPNOTSUPP;
2919 }
2920
Stephen Hemminger981d0372005-06-27 11:33:06 -07002921 mac_cfg = skge_read8(hw, B2_MAC_CFG);
2922 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
2923 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002924
2925 /* read the adapters RAM size */
2926 t8 = skge_read8(hw, B2_E_0);
2927 if (hw->chip_id == CHIP_ID_GENESIS) {
2928 if (t8 == 3) {
2929 /* special case: 4 x 64k x 36, offset = 0x80000 */
2930 hw->ram_size = 0x100000;
2931 hw->ram_offset = 0x80000;
2932 } else
2933 hw->ram_size = t8 * 512;
2934 }
2935 else if (t8 == 0)
2936 hw->ram_size = 0x20000;
2937 else
2938 hw->ram_size = t8 * 4096;
2939
Stephen Hemminger050ec182005-08-16 14:00:54 -07002940 hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002941 if (hw->chip_id == CHIP_ID_GENESIS)
2942 genesis_init(hw);
2943 else {
2944 /* switch power to VCC (WA for VAUX problem) */
2945 skge_write8(hw, B0_POWER_CTRL,
2946 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemminger050ec182005-08-16 14:00:54 -07002947 /* avoid boards with stuck Hardware error bits */
2948 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
2949 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
2950 printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
2951 hw->intr_mask &= ~IS_HW_ERR;
2952 }
2953
Stephen Hemminger981d0372005-06-27 11:33:06 -07002954 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002955 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2956 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002957 }
2958 }
2959
2960 /* turn off hardware timer (unused) */
2961 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
2962 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
2963 skge_write8(hw, B0_LED, LED_STAT_ON);
2964
2965 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002966 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002967 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002968
2969 /* Initialize ram interface */
2970 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
2971
2972 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
2973 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
2974 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
2975 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
2976 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
2977 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
2978 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
2979 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
2980 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
2981 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
2982 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
2983 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
2984
2985 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
2986
2987 /* Set interrupt moderation for Transmit only
2988 * Receive interrupts avoided by NAPI
2989 */
2990 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
2991 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
2992 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
2993
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002994 skge_write32(hw, B0_IMSK, hw->intr_mask);
2995
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002996 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger981d0372005-06-27 11:33:06 -07002997 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002998 if (hw->chip_id == CHIP_ID_GENESIS)
2999 genesis_reset(hw, i);
3000 else
3001 yukon_reset(hw, i);
3002 }
3003 spin_unlock_bh(&hw->phy_lock);
3004
3005 return 0;
3006}
3007
3008/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003009static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3010 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003011{
3012 struct skge_port *skge;
3013 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3014
3015 if (!dev) {
3016 printk(KERN_ERR "skge etherdev alloc failed");
3017 return NULL;
3018 }
3019
3020 SET_MODULE_OWNER(dev);
3021 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3022 dev->open = skge_up;
3023 dev->stop = skge_down;
3024 dev->hard_start_xmit = skge_xmit_frame;
3025 dev->get_stats = skge_get_stats;
3026 if (hw->chip_id == CHIP_ID_GENESIS)
3027 dev->set_multicast_list = genesis_set_multicast;
3028 else
3029 dev->set_multicast_list = yukon_set_multicast;
3030
3031 dev->set_mac_address = skge_set_mac_address;
3032 dev->change_mtu = skge_change_mtu;
3033 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3034 dev->tx_timeout = skge_tx_timeout;
3035 dev->watchdog_timeo = TX_WATCHDOG;
3036 dev->poll = skge_poll;
3037 dev->weight = NAPI_WEIGHT;
3038#ifdef CONFIG_NET_POLL_CONTROLLER
3039 dev->poll_controller = skge_netpoll;
3040#endif
3041 dev->irq = hw->pdev->irq;
3042 dev->features = NETIF_F_LLTX;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003043 if (highmem)
3044 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003045
3046 skge = netdev_priv(dev);
3047 skge->netdev = dev;
3048 skge->hw = hw;
3049 skge->msg_enable = netif_msg_init(debug, default_msg);
3050 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3051 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3052
3053 /* Auto speed and flow control */
3054 skge->autoneg = AUTONEG_ENABLE;
3055 skge->flow_control = FLOW_MODE_SYMMETRIC;
3056 skge->duplex = -1;
3057 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003058 skge->advertising = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003059
3060 hw->dev[port] = dev;
3061
3062 skge->port = port;
3063
3064 spin_lock_init(&skge->tx_lock);
3065
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003066 if (hw->chip_id != CHIP_ID_GENESIS) {
3067 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3068 skge->rx_csum = 1;
3069 }
3070
3071 /* read the mac address */
3072 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
3073
3074 /* device is off until link detection */
3075 netif_carrier_off(dev);
3076 netif_stop_queue(dev);
3077
3078 return dev;
3079}
3080
3081static void __devinit skge_show_addr(struct net_device *dev)
3082{
3083 const struct skge_port *skge = netdev_priv(dev);
3084
3085 if (netif_msg_probe(skge))
3086 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3087 dev->name,
3088 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3089 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3090}
3091
3092static int __devinit skge_probe(struct pci_dev *pdev,
3093 const struct pci_device_id *ent)
3094{
3095 struct net_device *dev, *dev1;
3096 struct skge_hw *hw;
3097 int err, using_dac = 0;
3098
3099 if ((err = pci_enable_device(pdev))) {
3100 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3101 pci_name(pdev));
3102 goto err_out;
3103 }
3104
3105 if ((err = pci_request_regions(pdev, DRV_NAME))) {
3106 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3107 pci_name(pdev));
3108 goto err_out_disable_pdev;
3109 }
3110
3111 pci_set_master(pdev);
3112
3113 if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
3114 using_dac = 1;
3115 else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3116 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3117 pci_name(pdev));
3118 goto err_out_free_regions;
3119 }
3120
3121#ifdef __BIG_ENDIAN
3122 /* byte swap decriptors in hardware */
3123 {
3124 u32 reg;
3125
3126 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3127 reg |= PCI_REV_DESC;
3128 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3129 }
3130#endif
3131
3132 err = -ENOMEM;
3133 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
3134 if (!hw) {
3135 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3136 pci_name(pdev));
3137 goto err_out_free_regions;
3138 }
3139
3140 memset(hw, 0, sizeof(*hw));
3141 hw->pdev = pdev;
3142 spin_lock_init(&hw->phy_lock);
3143 tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
3144
3145 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3146 if (!hw->regs) {
3147 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3148 pci_name(pdev));
3149 goto err_out_free_hw;
3150 }
3151
3152 if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
3153 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3154 pci_name(pdev), pdev->irq);
3155 goto err_out_iounmap;
3156 }
3157 pci_set_drvdata(pdev, hw);
3158
3159 err = skge_reset(hw);
3160 if (err)
3161 goto err_out_free_irq;
3162
3163 printk(KERN_INFO PFX "addr 0x%lx irq %d chip %s rev %d\n",
3164 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003165 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003166
Stephen Hemminger981d0372005-06-27 11:33:06 -07003167 if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003168 goto err_out_led_off;
3169
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003170 if ((err = register_netdev(dev))) {
3171 printk(KERN_ERR PFX "%s: cannot register net device\n",
3172 pci_name(pdev));
3173 goto err_out_free_netdev;
3174 }
3175
3176 skge_show_addr(dev);
3177
Stephen Hemminger981d0372005-06-27 11:33:06 -07003178 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003179 if (register_netdev(dev1) == 0)
3180 skge_show_addr(dev1);
3181 else {
3182 /* Failure to register second port need not be fatal */
3183 printk(KERN_WARNING PFX "register of second port failed\n");
3184 hw->dev[1] = NULL;
3185 free_netdev(dev1);
3186 }
3187 }
3188
3189 return 0;
3190
3191err_out_free_netdev:
3192 free_netdev(dev);
3193err_out_led_off:
3194 skge_write16(hw, B0_LED, LED_STAT_OFF);
3195err_out_free_irq:
3196 free_irq(pdev->irq, hw);
3197err_out_iounmap:
3198 iounmap(hw->regs);
3199err_out_free_hw:
3200 kfree(hw);
3201err_out_free_regions:
3202 pci_release_regions(pdev);
3203err_out_disable_pdev:
3204 pci_disable_device(pdev);
3205 pci_set_drvdata(pdev, NULL);
3206err_out:
3207 return err;
3208}
3209
3210static void __devexit skge_remove(struct pci_dev *pdev)
3211{
3212 struct skge_hw *hw = pci_get_drvdata(pdev);
3213 struct net_device *dev0, *dev1;
3214
Stephen Hemminger95566062005-06-27 11:33:02 -07003215 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003216 return;
3217
3218 if ((dev1 = hw->dev[1]))
3219 unregister_netdev(dev1);
3220 dev0 = hw->dev[0];
3221 unregister_netdev(dev0);
3222
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003223 skge_write32(hw, B0_IMSK, 0);
3224 skge_write16(hw, B0_LED, LED_STAT_OFF);
3225 skge_pci_clear(hw);
3226 skge_write8(hw, B0_CTST, CS_RST_SET);
3227
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003228 tasklet_kill(&hw->ext_tasklet);
3229
3230 free_irq(pdev->irq, hw);
3231 pci_release_regions(pdev);
3232 pci_disable_device(pdev);
3233 if (dev1)
3234 free_netdev(dev1);
3235 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003236
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003237 iounmap(hw->regs);
3238 kfree(hw);
3239 pci_set_drvdata(pdev, NULL);
3240}
3241
3242#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003243static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003244{
3245 struct skge_hw *hw = pci_get_drvdata(pdev);
3246 int i, wol = 0;
3247
Stephen Hemminger95566062005-06-27 11:33:02 -07003248 for (i = 0; i < 2; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003249 struct net_device *dev = hw->dev[i];
3250
3251 if (dev) {
3252 struct skge_port *skge = netdev_priv(dev);
3253 if (netif_running(dev)) {
3254 netif_carrier_off(dev);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003255 if (skge->wol)
3256 netif_stop_queue(dev);
3257 else
3258 skge_down(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003259 }
3260 netif_device_detach(dev);
3261 wol |= skge->wol;
3262 }
3263 }
3264
3265 pci_save_state(pdev);
Pavel Machek2a569572005-07-07 17:56:40 -07003266 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003267 pci_disable_device(pdev);
3268 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3269
3270 return 0;
3271}
3272
3273static int skge_resume(struct pci_dev *pdev)
3274{
3275 struct skge_hw *hw = pci_get_drvdata(pdev);
3276 int i;
3277
3278 pci_set_power_state(pdev, PCI_D0);
3279 pci_restore_state(pdev);
3280 pci_enable_wake(pdev, PCI_D0, 0);
3281
3282 skge_reset(hw);
3283
Stephen Hemminger95566062005-06-27 11:33:02 -07003284 for (i = 0; i < 2; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003285 struct net_device *dev = hw->dev[i];
3286 if (dev) {
3287 netif_device_attach(dev);
Stephen Hemminger95566062005-06-27 11:33:02 -07003288 if (netif_running(dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003289 skge_up(dev);
3290 }
3291 }
3292 return 0;
3293}
3294#endif
3295
3296static struct pci_driver skge_driver = {
3297 .name = DRV_NAME,
3298 .id_table = skge_id_table,
3299 .probe = skge_probe,
3300 .remove = __devexit_p(skge_remove),
3301#ifdef CONFIG_PM
3302 .suspend = skge_suspend,
3303 .resume = skge_resume,
3304#endif
3305};
3306
3307static int __init skge_init_module(void)
3308{
3309 return pci_module_init(&skge_driver);
3310}
3311
3312static void __exit skge_cleanup_module(void)
3313{
3314 pci_unregister_driver(&skge_driver);
3315}
3316
3317module_init(skge_init_module);
3318module_exit(skge_cleanup_module);