blob: 8c38f6ca935b9f70e22cc865737e0cc6438bf777 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Nicolas Kaiser9611c182010-10-06 14:23:22 +020012 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030024#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030026#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027
Avi Kivity3eeb3282010-01-21 15:31:48 +020028#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020029#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020030
Avi Kivity6aa8b732006-12-10 02:21:36 -080031/*
32 * Opcode effective-address decode tables.
33 * Note that we only emulate instructions that have at least one memory
34 * operand (excluding implicit stack references). We assume that stack
35 * references and instruction fetches will never occur in special memory
36 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
37 * not be handled.
38 */
39
40/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b122010-07-29 15:11:49 +030041#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080042/* Destination operand type. */
Avi Kivityab85b122010-07-29 15:11:49 +030043#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
44#define DstReg (2<<1) /* Register operand. */
45#define DstMem (3<<1) /* Memory operand. */
46#define DstAcc (4<<1) /* Destination Accumulator */
47#define DstDI (5<<1) /* Destination is in ES:(E)DI */
48#define DstMem64 (6<<1) /* 64bit memory operand */
Wei Yongjun943858e2010-08-06 11:36:51 +080049#define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
Avi Kivityab85b122010-07-29 15:11:49 +030050#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080051/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020052#define SrcNone (0<<4) /* No source operand. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020053#define SrcReg (1<<4) /* Register operand. */
54#define SrcMem (2<<4) /* Memory operand. */
55#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
57#define SrcImm (5<<4) /* Immediate operand. */
58#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010059#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030060#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf202009-05-18 16:13:45 +030061#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020062#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030063#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
64#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080065#define SrcAcc (0xd<<4) /* Source Accumulator */
Avi Kivityb250e602010-08-18 15:11:24 +030066#define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
Gleb Natapov341de7e2009-04-12 13:36:41 +030067#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080068/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030069#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080070/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030071#define Mov (1<<9)
72#define BitOp (1<<10)
73#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020074#define String (1<<12) /* String instruction (rep capable) */
75#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020076#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
77#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity0d7cdee2011-03-29 11:34:38 +020078#define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
Avi Kivity12537912011-03-29 11:41:27 +020079#define Sse (1<<17) /* SSE Vector instruction */
Joerg Roedel01de8b02011-04-04 12:39:31 +020080#define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030081/* Misc flags */
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +020082#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
Avi Kivityd8671622011-02-01 16:32:03 +020083#define VendorSpecific (1<<22) /* Vendor specific instruction */
Avi Kivity5a506b12010-08-01 15:10:29 +030084#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +030085#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +030086#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020087#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020088#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030089#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010090/* Source 2 operand type */
91#define Src2None (0<<29)
92#define Src2CL (1<<29)
93#define Src2ImmByte (2<<29)
94#define Src2One (3<<29)
Avi Kivity7db41eb2010-08-18 19:25:28 +030095#define Src2Imm (4<<29)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010096#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivityd0e53322010-07-29 15:11:54 +030098#define X2(x...) x, x
99#define X3(x...) X2(x), x
100#define X4(x...) X2(x), X2(x)
101#define X5(x...) X4(x), x
102#define X6(x...) X4(x), X2(x)
103#define X7(x...) X4(x), X3(x)
104#define X8(x...) X4(x), X4(x)
105#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300106
Avi Kivityd65b1de2010-07-29 15:11:35 +0300107struct opcode {
108 u32 flags;
Avi Kivityc4f035c2011-04-04 12:39:22 +0200109 u8 intercept;
Avi Kivity120df892010-07-29 15:11:39 +0300110 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300111 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300112 struct opcode *group;
113 struct group_dual *gdual;
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200114 struct gprefix *gprefix;
Avi Kivity120df892010-07-29 15:11:39 +0300115 } u;
Joerg Roedeld09beab2011-04-04 12:39:25 +0200116 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300117};
118
119struct group_dual {
120 struct opcode mod012[8];
121 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300122};
123
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200124struct gprefix {
125 struct opcode pfx_no;
126 struct opcode pfx_66;
127 struct opcode pfx_f2;
128 struct opcode pfx_f3;
129};
130
Avi Kivity6aa8b732006-12-10 02:21:36 -0800131/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200132#define EFLG_ID (1<<21)
133#define EFLG_VIP (1<<20)
134#define EFLG_VIF (1<<19)
135#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200136#define EFLG_VM (1<<17)
137#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200138#define EFLG_IOPL (3<<12)
139#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800140#define EFLG_OF (1<<11)
141#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200142#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200143#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144#define EFLG_SF (1<<7)
145#define EFLG_ZF (1<<6)
146#define EFLG_AF (1<<4)
147#define EFLG_PF (1<<2)
148#define EFLG_CF (1<<0)
149
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300150#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
151#define EFLG_RESERVED_ONE_MASK 2
152
Avi Kivity6aa8b732006-12-10 02:21:36 -0800153/*
154 * Instruction emulation:
155 * Most instructions are emulated directly via a fragment of inline assembly
156 * code. This allows us to save/restore EFLAGS and thus very easily pick up
157 * any modified flags.
158 */
159
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800160#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800161#define _LO32 "k" /* force 32-bit operand */
162#define _STK "%%rsp" /* stack pointer */
163#elif defined(__i386__)
164#define _LO32 "" /* force 32-bit operand */
165#define _STK "%%esp" /* stack pointer */
166#endif
167
168/*
169 * These EFLAGS bits are restored from saved value during emulation, and
170 * any changes are written back to the saved value after emulation.
171 */
172#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
173
174/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200175#define _PRE_EFLAGS(_sav, _msk, _tmp) \
176 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
177 "movl %"_sav",%"_LO32 _tmp"; " \
178 "push %"_tmp"; " \
179 "push %"_tmp"; " \
180 "movl %"_msk",%"_LO32 _tmp"; " \
181 "andl %"_LO32 _tmp",("_STK"); " \
182 "pushf; " \
183 "notl %"_LO32 _tmp"; " \
184 "andl %"_LO32 _tmp",("_STK"); " \
185 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
186 "pop %"_tmp"; " \
187 "orl %"_LO32 _tmp",("_STK"); " \
188 "popf; " \
189 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800190
191/* After executing instruction: write-back necessary bits in EFLAGS. */
192#define _POST_EFLAGS(_sav, _msk, _tmp) \
193 /* _sav |= EFLAGS & _msk; */ \
194 "pushf; " \
195 "pop %"_tmp"; " \
196 "andl %"_msk",%"_LO32 _tmp"; " \
197 "orl %"_LO32 _tmp",%"_sav"; "
198
Avi Kivitydda96d82008-11-26 15:14:10 +0200199#ifdef CONFIG_X86_64
200#define ON64(x) x
201#else
202#define ON64(x)
203#endif
204
Avi Kivityb3b3d252010-08-16 17:49:52 +0300205#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200206 do { \
207 __asm__ __volatile__ ( \
208 _PRE_EFLAGS("0", "4", "2") \
209 _op _suffix " %"_x"3,%1; " \
210 _POST_EFLAGS("0", "4", "2") \
Avi Kivityfb2c2642010-08-16 17:50:56 +0300211 : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200212 "=&r" (_tmp) \
213 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200214 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200215
216
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217/* Raw emulation: instruction has two explicit operands. */
218#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200219 do { \
220 unsigned long _tmp; \
221 \
222 switch ((_dst).bytes) { \
223 case 2: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300224 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200225 break; \
226 case 4: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300227 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200228 break; \
229 case 8: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300230 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200231 break; \
232 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800233 } while (0)
234
235#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
236 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200237 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400238 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800239 case 1: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300240 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800241 break; \
242 default: \
243 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
244 _wx, _wy, _lx, _ly, _qx, _qy); \
245 break; \
246 } \
247 } while (0)
248
249/* Source operand is byte-sized and may be restricted to just %cl. */
250#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
251 __emulate_2op(_op, _src, _dst, _eflags, \
252 "b", "c", "b", "c", "b", "c", "b", "c")
253
254/* Source operand is byte, word, long or quad sized. */
255#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
256 __emulate_2op(_op, _src, _dst, _eflags, \
257 "b", "q", "w", "r", _LO32, "r", "", "r")
258
259/* Source operand is word, long or quad sized. */
260#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
261 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
262 "w", "r", _LO32, "r", "", "r")
263
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100264/* Instruction has three operands and one operand is stored in ECX register */
265#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
266 do { \
267 unsigned long _tmp; \
268 _type _clv = (_cl).val; \
269 _type _srcv = (_src).val; \
270 _type _dstv = (_dst).val; \
271 \
272 __asm__ __volatile__ ( \
273 _PRE_EFLAGS("0", "5", "2") \
274 _op _suffix " %4,%1 \n" \
275 _POST_EFLAGS("0", "5", "2") \
276 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
277 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
278 ); \
279 \
280 (_cl).val = (unsigned long) _clv; \
281 (_src).val = (unsigned long) _srcv; \
282 (_dst).val = (unsigned long) _dstv; \
283 } while (0)
284
285#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
286 do { \
287 switch ((_dst).bytes) { \
288 case 2: \
289 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
290 "w", unsigned short); \
291 break; \
292 case 4: \
293 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
294 "l", unsigned int); \
295 break; \
296 case 8: \
297 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
298 "q", unsigned long)); \
299 break; \
300 } \
301 } while (0)
302
Avi Kivitydda96d82008-11-26 15:14:10 +0200303#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800304 do { \
305 unsigned long _tmp; \
306 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200307 __asm__ __volatile__ ( \
308 _PRE_EFLAGS("0", "3", "2") \
309 _op _suffix " %1; " \
310 _POST_EFLAGS("0", "3", "2") \
311 : "=m" (_eflags), "+m" ((_dst).val), \
312 "=&r" (_tmp) \
313 : "i" (EFLAGS_MASK)); \
314 } while (0)
315
316/* Instruction has only one explicit operand (no source operand). */
317#define emulate_1op(_op, _dst, _eflags) \
318 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400319 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200320 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
321 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
322 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
323 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800324 } \
325 } while (0)
326
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300327#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
328 do { \
329 unsigned long _tmp; \
330 \
331 __asm__ __volatile__ ( \
332 _PRE_EFLAGS("0", "4", "1") \
333 _op _suffix " %5; " \
334 _POST_EFLAGS("0", "4", "1") \
335 : "=m" (_eflags), "=&r" (_tmp), \
336 "+a" (_rax), "+d" (_rdx) \
337 : "i" (EFLAGS_MASK), "m" ((_src).val), \
338 "a" (_rax), "d" (_rdx)); \
339 } while (0)
340
Avi Kivityf6b35972010-08-26 11:59:00 +0300341#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
342 do { \
343 unsigned long _tmp; \
344 \
345 __asm__ __volatile__ ( \
346 _PRE_EFLAGS("0", "5", "1") \
347 "1: \n\t" \
348 _op _suffix " %6; " \
349 "2: \n\t" \
350 _POST_EFLAGS("0", "5", "1") \
351 ".pushsection .fixup,\"ax\" \n\t" \
352 "3: movb $1, %4 \n\t" \
353 "jmp 2b \n\t" \
354 ".popsection \n\t" \
355 _ASM_EXTABLE(1b, 3b) \
356 : "=m" (_eflags), "=&r" (_tmp), \
357 "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
358 : "i" (EFLAGS_MASK), "m" ((_src).val), \
359 "a" (_rax), "d" (_rdx)); \
360 } while (0)
361
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300362/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
363#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
364 do { \
365 switch((_src).bytes) { \
366 case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
367 case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
368 case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
369 case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
370 } \
371 } while (0)
372
Avi Kivityf6b35972010-08-26 11:59:00 +0300373#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
374 do { \
375 switch((_src).bytes) { \
376 case 1: \
377 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
378 _eflags, "b", _ex); \
379 break; \
380 case 2: \
381 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
382 _eflags, "w", _ex); \
383 break; \
384 case 4: \
385 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
386 _eflags, "l", _ex); \
387 break; \
388 case 8: ON64( \
389 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
390 _eflags, "q", _ex)); \
391 break; \
392 } \
393 } while (0)
394
Avi Kivity6aa8b732006-12-10 02:21:36 -0800395/* Fetch next part of the instruction being emulated. */
396#define insn_fetch(_type, _size, _eip) \
397({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200398 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200399 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400 goto done; \
401 (_eip) += (_size); \
402 (_type)_x; \
403})
404
Gleb Natapov414e6272010-04-28 19:15:26 +0300405#define insn_fetch_arr(_arr, _size, _eip) \
406({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
407 if (rc != X86EMUL_CONTINUE) \
408 goto done; \
409 (_eip) += (_size); \
410})
411
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200412static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
413 enum x86_intercept intercept,
414 enum x86_intercept_stage stage)
415{
416 struct x86_instruction_info info = {
417 .intercept = intercept,
418 .rep_prefix = ctxt->decode.rep_prefix,
419 .modrm_mod = ctxt->decode.modrm_mod,
420 .modrm_reg = ctxt->decode.modrm_reg,
421 .modrm_rm = ctxt->decode.modrm_rm,
422 .src_val = ctxt->decode.src.val64,
423 .src_bytes = ctxt->decode.src.bytes,
424 .dst_bytes = ctxt->decode.dst.bytes,
425 .ad_bytes = ctxt->decode.ad_bytes,
426 .next_rip = ctxt->eip,
427 };
428
429 return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
430}
431
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800432static inline unsigned long ad_mask(struct decode_cache *c)
433{
434 return (1UL << (c->ad_bytes << 3)) - 1;
435}
436
Avi Kivity6aa8b732006-12-10 02:21:36 -0800437/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800438static inline unsigned long
439address_mask(struct decode_cache *c, unsigned long reg)
440{
441 if (c->ad_bytes == sizeof(unsigned long))
442 return reg;
443 else
444 return reg & ad_mask(c);
445}
446
447static inline unsigned long
Avi Kivity90de84f2010-11-17 15:28:21 +0200448register_address(struct decode_cache *c, unsigned long reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800449{
Avi Kivity90de84f2010-11-17 15:28:21 +0200450 return address_mask(c, reg);
Harvey Harrisone4706772008-02-19 07:40:38 -0800451}
452
Harvey Harrison7a9572752008-02-19 07:40:41 -0800453static inline void
454register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
455{
456 if (c->ad_bytes == sizeof(unsigned long))
457 *reg += inc;
458 else
459 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
460}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800461
Harvey Harrison7a9572752008-02-19 07:40:41 -0800462static inline void jmp_rel(struct decode_cache *c, int rel)
463{
464 register_address_increment(c, &c->eip, rel);
465}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300466
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300467static void set_seg_override(struct decode_cache *c, int seg)
468{
469 c->has_seg_override = true;
470 c->seg_override = seg;
471}
472
Gleb Natapov79168fd2010-04-28 19:15:30 +0300473static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
474 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300475{
476 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
477 return 0;
478
Gleb Natapov79168fd2010-04-28 19:15:30 +0300479 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300480}
481
Avi Kivity90de84f2010-11-17 15:28:21 +0200482static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
483 struct x86_emulate_ops *ops,
484 struct decode_cache *c)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300485{
486 if (!c->has_seg_override)
487 return 0;
488
Avi Kivity90de84f2010-11-17 15:28:21 +0200489 return c->seg_override;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300490}
491
Avi Kivity90de84f2010-11-17 15:28:21 +0200492static ulong linear(struct x86_emulate_ctxt *ctxt,
493 struct segmented_address addr)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300494{
Avi Kivity90de84f2010-11-17 15:28:21 +0200495 struct decode_cache *c = &ctxt->decode;
496 ulong la;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300497
Avi Kivity90de84f2010-11-17 15:28:21 +0200498 la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
499 if (c->ad_bytes != 8)
500 la &= (u32)-1;
501 return la;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300502}
503
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200504static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
505 u32 error, bool valid)
Gleb Natapov54b84862010-04-28 19:15:44 +0300506{
Avi Kivityda9cb572010-11-22 17:53:21 +0200507 ctxt->exception.vector = vec;
508 ctxt->exception.error_code = error;
509 ctxt->exception.error_code_valid = valid;
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200510 return X86EMUL_PROPAGATE_FAULT;
Gleb Natapov54b84862010-04-28 19:15:44 +0300511}
512
Joerg Roedel3b88e412011-04-04 12:39:29 +0200513static int emulate_db(struct x86_emulate_ctxt *ctxt)
514{
515 return emulate_exception(ctxt, DB_VECTOR, 0, false);
516}
517
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200518static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300519{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200520 return emulate_exception(ctxt, GP_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300521}
522
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200523static int emulate_ud(struct x86_emulate_ctxt *ctxt)
Gleb Natapov54b84862010-04-28 19:15:44 +0300524{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200525 return emulate_exception(ctxt, UD_VECTOR, 0, false);
Gleb Natapov54b84862010-04-28 19:15:44 +0300526}
527
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200528static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300529{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200530 return emulate_exception(ctxt, TS_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300531}
532
Avi Kivity34d1f492010-08-26 11:59:01 +0300533static int emulate_de(struct x86_emulate_ctxt *ctxt)
534{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200535 return emulate_exception(ctxt, DE_VECTOR, 0, false);
Avi Kivity34d1f492010-08-26 11:59:01 +0300536}
537
Avi Kivity12537912011-03-29 11:41:27 +0200538static int emulate_nm(struct x86_emulate_ctxt *ctxt)
539{
540 return emulate_exception(ctxt, NM_VECTOR, 0, false);
541}
542
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200543static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
544 struct segmented_address addr,
545 void *data,
546 unsigned size)
547{
548 return ctxt->ops->read_std(linear(ctxt, addr), data, size, ctxt->vcpu,
549 &ctxt->exception);
550}
551
Avi Kivity62266862007-11-20 13:15:52 +0200552static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
553 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300554 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200555{
556 struct fetch_cache *fc = &ctxt->decode.fetch;
557 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300558 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200559
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300560 if (eip == fc->end) {
561 cur_size = fc->end - fc->start;
562 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
563 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
Avi Kivitybcc55cb2010-11-22 17:53:22 +0200564 size, ctxt->vcpu, &ctxt->exception);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900565 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200566 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300567 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200568 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300569 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900570 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200571}
572
573static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
574 struct x86_emulate_ops *ops,
575 unsigned long eip, void *dest, unsigned size)
576{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900577 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200578
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200579 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200580 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200581 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200582 while (size--) {
583 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900584 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200585 return rc;
586 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900587 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200588}
589
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000590/*
591 * Given the 'reg' portion of a ModRM byte, and a register block, return a
592 * pointer into the block that addresses the relevant register.
593 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
594 */
595static void *decode_register(u8 modrm_reg, unsigned long *regs,
596 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800597{
598 void *p;
599
600 p = &regs[modrm_reg];
601 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
602 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
603 return p;
604}
605
606static int read_descriptor(struct x86_emulate_ctxt *ctxt,
607 struct x86_emulate_ops *ops,
Avi Kivity90de84f2010-11-17 15:28:21 +0200608 struct segmented_address addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800609 u16 *size, unsigned long *address, int op_bytes)
610{
611 int rc;
612
613 if (op_bytes == 2)
614 op_bytes = 3;
615 *address = 0;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200616 rc = segmented_read_std(ctxt, addr, size, 2);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900617 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800618 return rc;
Avi Kivity30b31ab2010-11-17 15:28:22 +0200619 addr.ea += 2;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200620 rc = segmented_read_std(ctxt, addr, address, op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800621 return rc;
622}
623
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300624static int test_cc(unsigned int condition, unsigned int flags)
625{
626 int rc = 0;
627
628 switch ((condition & 15) >> 1) {
629 case 0: /* o */
630 rc |= (flags & EFLG_OF);
631 break;
632 case 1: /* b/c/nae */
633 rc |= (flags & EFLG_CF);
634 break;
635 case 2: /* z/e */
636 rc |= (flags & EFLG_ZF);
637 break;
638 case 3: /* be/na */
639 rc |= (flags & (EFLG_CF|EFLG_ZF));
640 break;
641 case 4: /* s */
642 rc |= (flags & EFLG_SF);
643 break;
644 case 5: /* p/pe */
645 rc |= (flags & EFLG_PF);
646 break;
647 case 7: /* le/ng */
648 rc |= (flags & EFLG_ZF);
649 /* fall through */
650 case 6: /* l/nge */
651 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
652 break;
653 }
654
655 /* Odd condition identifiers (lsb == 1) have inverted sense. */
656 return (!!rc ^ (condition & 1));
657}
658
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300659static void fetch_register_operand(struct operand *op)
660{
661 switch (op->bytes) {
662 case 1:
663 op->val = *(u8 *)op->addr.reg;
664 break;
665 case 2:
666 op->val = *(u16 *)op->addr.reg;
667 break;
668 case 4:
669 op->val = *(u32 *)op->addr.reg;
670 break;
671 case 8:
672 op->val = *(u64 *)op->addr.reg;
673 break;
674 }
675}
676
Avi Kivity12537912011-03-29 11:41:27 +0200677static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
678{
679 ctxt->ops->get_fpu(ctxt);
680 switch (reg) {
681 case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
682 case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
683 case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
684 case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
685 case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
686 case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
687 case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
688 case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
689#ifdef CONFIG_X86_64
690 case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
691 case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
692 case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
693 case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
694 case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
695 case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
696 case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
697 case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
698#endif
699 default: BUG();
700 }
701 ctxt->ops->put_fpu(ctxt);
702}
703
704static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
705 int reg)
706{
707 ctxt->ops->get_fpu(ctxt);
708 switch (reg) {
709 case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
710 case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
711 case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
712 case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
713 case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
714 case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
715 case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
716 case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
717#ifdef CONFIG_X86_64
718 case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
719 case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
720 case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
721 case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
722 case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
723 case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
724 case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
725 case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
726#endif
727 default: BUG();
728 }
729 ctxt->ops->put_fpu(ctxt);
730}
731
732static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
733 struct operand *op,
Avi Kivity3c118e22007-10-31 10:27:04 +0200734 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200735 int inhibit_bytereg)
736{
Avi Kivity33615aa2007-10-31 11:15:56 +0200737 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200738 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200739
740 if (!(c->d & ModRM))
741 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity12537912011-03-29 11:41:27 +0200742
743 if (c->d & Sse) {
744 op->type = OP_XMM;
745 op->bytes = 16;
746 op->addr.xmm = reg;
747 read_sse_reg(ctxt, &op->vec_val, reg);
748 return;
749 }
750
Avi Kivity3c118e22007-10-31 10:27:04 +0200751 op->type = OP_REG;
752 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity1a6440a2010-08-01 12:35:10 +0300753 op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200754 op->bytes = 1;
755 } else {
Avi Kivity1a6440a2010-08-01 12:35:10 +0300756 op->addr.reg = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200757 op->bytes = c->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200758 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300759 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200760 op->orig_val = op->val;
761}
762
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200763static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300764 struct x86_emulate_ops *ops,
765 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200766{
767 struct decode_cache *c = &ctxt->decode;
768 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700769 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900770 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300771 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200772
773 if (c->rex_prefix) {
774 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
775 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
776 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
777 }
778
779 c->modrm = insn_fetch(u8, 1, c->eip);
780 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
781 c->modrm_reg |= (c->modrm & 0x38) >> 3;
782 c->modrm_rm |= (c->modrm & 0x07);
Avi Kivity09ee57c2010-08-01 12:07:29 +0300783 c->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200784
785 if (c->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300786 op->type = OP_REG;
787 op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
788 op->addr.reg = decode_register(c->modrm_rm,
Avi Kivity107d6d22008-05-05 14:58:26 +0300789 c->regs, c->d & ByteOp);
Avi Kivity12537912011-03-29 11:41:27 +0200790 if (c->d & Sse) {
791 op->type = OP_XMM;
792 op->bytes = 16;
793 op->addr.xmm = c->modrm_rm;
794 read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
795 return rc;
796 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300797 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200798 return rc;
799 }
800
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300801 op->type = OP_MEM;
802
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200803 if (c->ad_bytes == 2) {
804 unsigned bx = c->regs[VCPU_REGS_RBX];
805 unsigned bp = c->regs[VCPU_REGS_RBP];
806 unsigned si = c->regs[VCPU_REGS_RSI];
807 unsigned di = c->regs[VCPU_REGS_RDI];
808
809 /* 16-bit ModR/M decode. */
810 switch (c->modrm_mod) {
811 case 0:
812 if (c->modrm_rm == 6)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300813 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200814 break;
815 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300816 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200817 break;
818 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300819 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200820 break;
821 }
822 switch (c->modrm_rm) {
823 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300824 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200825 break;
826 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300827 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200828 break;
829 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300830 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200831 break;
832 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300833 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200834 break;
835 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300836 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200837 break;
838 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300839 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200840 break;
841 case 6:
842 if (c->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300843 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200844 break;
845 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300846 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200847 break;
848 }
849 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
850 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity09ee57c2010-08-01 12:07:29 +0300851 c->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300852 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200853 } else {
854 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700855 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200856 sib = insn_fetch(u8, 1, c->eip);
857 index_reg |= (sib >> 3) & 7;
858 base_reg |= sib & 7;
859 scale = sib >> 6;
860
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700861 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300862 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700863 else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300864 modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700865 if (index_reg != 4)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300866 modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700867 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
868 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700869 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700870 } else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300871 modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200872 switch (c->modrm_mod) {
873 case 0:
874 if (c->modrm_rm == 5)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300875 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200876 break;
877 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300878 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200879 break;
880 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300881 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200882 break;
883 }
884 }
Avi Kivity90de84f2010-11-17 15:28:21 +0200885 op->addr.mem.ea = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200886done:
887 return rc;
888}
889
890static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300891 struct x86_emulate_ops *ops,
892 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200893{
894 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900895 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200896
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300897 op->type = OP_MEM;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200898 switch (c->ad_bytes) {
899 case 2:
Avi Kivity90de84f2010-11-17 15:28:21 +0200900 op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200901 break;
902 case 4:
Avi Kivity90de84f2010-11-17 15:28:21 +0200903 op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200904 break;
905 case 8:
Avi Kivity90de84f2010-11-17 15:28:21 +0200906 op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200907 break;
908 }
909done:
910 return rc;
911}
912
Wei Yongjun35c843c2010-08-09 11:34:56 +0800913static void fetch_bit_operand(struct decode_cache *c)
914{
Sheng Yang7129eec2010-09-28 16:33:32 +0800915 long sv = 0, mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +0800916
Wei Yongjun3885f182010-08-09 11:37:37 +0800917 if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
Wei Yongjun35c843c2010-08-09 11:34:56 +0800918 mask = ~(c->dst.bytes * 8 - 1);
919
920 if (c->src.bytes == 2)
921 sv = (s16)c->src.val & (s16)mask;
922 else if (c->src.bytes == 4)
923 sv = (s32)c->src.val & (s32)mask;
924
Avi Kivity90de84f2010-11-17 15:28:21 +0200925 c->dst.addr.mem.ea += (sv >> 3);
Wei Yongjun35c843c2010-08-09 11:34:56 +0800926 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +0800927
928 /* only subword offset */
929 c->src.val &= (c->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +0800930}
931
Gleb Natapov9de41572010-04-28 19:15:22 +0300932static int read_emulated(struct x86_emulate_ctxt *ctxt,
933 struct x86_emulate_ops *ops,
934 unsigned long addr, void *dest, unsigned size)
935{
936 int rc;
937 struct read_cache *mc = &ctxt->decode.mem_read;
938
939 while (size) {
940 int n = min(size, 8u);
941 size -= n;
942 if (mc->pos < mc->end)
943 goto read_cached;
944
Avi Kivitybcc55cb2010-11-22 17:53:22 +0200945 rc = ops->read_emulated(addr, mc->data + mc->end, n,
946 &ctxt->exception, ctxt->vcpu);
Gleb Natapov9de41572010-04-28 19:15:22 +0300947 if (rc != X86EMUL_CONTINUE)
948 return rc;
949 mc->end += n;
950
951 read_cached:
952 memcpy(dest, mc->data + mc->pos, n);
953 mc->pos += n;
954 dest += n;
955 addr += n;
956 }
957 return X86EMUL_CONTINUE;
958}
959
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200960static int segmented_read(struct x86_emulate_ctxt *ctxt,
961 struct segmented_address addr,
962 void *data,
963 unsigned size)
964{
965 return read_emulated(ctxt, ctxt->ops, linear(ctxt, addr), data, size);
966}
967
968static int segmented_write(struct x86_emulate_ctxt *ctxt,
969 struct segmented_address addr,
970 const void *data,
971 unsigned size)
972{
973 return ctxt->ops->write_emulated(linear(ctxt, addr), data, size,
974 &ctxt->exception, ctxt->vcpu);
975}
976
977static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
978 struct segmented_address addr,
979 const void *orig_data, const void *data,
980 unsigned size)
981{
982 return ctxt->ops->cmpxchg_emulated(linear(ctxt, addr), orig_data, data,
983 size, &ctxt->exception, ctxt->vcpu);
984}
985
Gleb Natapov7b262e92010-03-18 15:20:27 +0200986static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
987 struct x86_emulate_ops *ops,
988 unsigned int size, unsigned short port,
989 void *dest)
990{
991 struct read_cache *rc = &ctxt->decode.io_read;
992
993 if (rc->pos == rc->end) { /* refill pio read ahead */
994 struct decode_cache *c = &ctxt->decode;
995 unsigned int in_page, n;
996 unsigned int count = c->rep_prefix ?
997 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
998 in_page = (ctxt->eflags & EFLG_DF) ?
999 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1000 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1001 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1002 count);
1003 if (n == 0)
1004 n = 1;
1005 rc->pos = rc->end = 0;
1006 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1007 return 0;
1008 rc->end = n * size;
1009 }
1010
1011 memcpy(dest, rc->data + rc->pos, size);
1012 rc->pos += size;
1013 return 1;
1014}
1015
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001016static u32 desc_limit_scaled(struct desc_struct *desc)
1017{
1018 u32 limit = get_desc_limit(desc);
1019
1020 return desc->g ? (limit << 12) | 0xfff : limit;
1021}
1022
1023static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1024 struct x86_emulate_ops *ops,
1025 u16 selector, struct desc_ptr *dt)
1026{
1027 if (selector & 1 << 2) {
1028 struct desc_struct desc;
1029 memset (dt, 0, sizeof *dt);
Gleb Natapov5601d052011-03-07 14:55:06 +02001030 if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
1031 ctxt->vcpu))
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001032 return;
1033
1034 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1035 dt->address = get_desc_base(&desc);
1036 } else
1037 ops->get_gdt(dt, ctxt->vcpu);
1038}
1039
1040/* allowed just for 8 bytes segments */
1041static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1042 struct x86_emulate_ops *ops,
1043 u16 selector, struct desc_struct *desc)
1044{
1045 struct desc_ptr dt;
1046 u16 index = selector >> 3;
1047 int ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001048 ulong addr;
1049
1050 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1051
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001052 if (dt.size < index * 8 + 7)
1053 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001054 addr = dt.address + index * 8;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001055 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
1056 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001057
1058 return ret;
1059}
1060
1061/* allowed just for 8 bytes segments */
1062static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1063 struct x86_emulate_ops *ops,
1064 u16 selector, struct desc_struct *desc)
1065{
1066 struct desc_ptr dt;
1067 u16 index = selector >> 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001068 ulong addr;
1069 int ret;
1070
1071 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1072
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001073 if (dt.size < index * 8 + 7)
1074 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001075
1076 addr = dt.address + index * 8;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001077 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
1078 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001079
1080 return ret;
1081}
1082
Gleb Natapov5601d052011-03-07 14:55:06 +02001083/* Does not support long mode */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001084static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1085 struct x86_emulate_ops *ops,
1086 u16 selector, int seg)
1087{
1088 struct desc_struct seg_desc;
1089 u8 dpl, rpl, cpl;
1090 unsigned err_vec = GP_VECTOR;
1091 u32 err_code = 0;
1092 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1093 int ret;
1094
1095 memset(&seg_desc, 0, sizeof seg_desc);
1096
1097 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1098 || ctxt->mode == X86EMUL_MODE_REAL) {
1099 /* set real mode segment descriptor */
1100 set_desc_base(&seg_desc, selector << 4);
1101 set_desc_limit(&seg_desc, 0xffff);
1102 seg_desc.type = 3;
1103 seg_desc.p = 1;
1104 seg_desc.s = 1;
1105 goto load;
1106 }
1107
1108 /* NULL selector is not valid for TR, CS and SS */
1109 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1110 && null_selector)
1111 goto exception;
1112
1113 /* TR should be in GDT only */
1114 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1115 goto exception;
1116
1117 if (null_selector) /* for NULL selector skip all following checks */
1118 goto load;
1119
1120 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1121 if (ret != X86EMUL_CONTINUE)
1122 return ret;
1123
1124 err_code = selector & 0xfffc;
1125 err_vec = GP_VECTOR;
1126
1127 /* can't load system descriptor into segment selecor */
1128 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1129 goto exception;
1130
1131 if (!seg_desc.p) {
1132 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1133 goto exception;
1134 }
1135
1136 rpl = selector & 3;
1137 dpl = seg_desc.dpl;
1138 cpl = ops->cpl(ctxt->vcpu);
1139
1140 switch (seg) {
1141 case VCPU_SREG_SS:
1142 /*
1143 * segment is not a writable data segment or segment
1144 * selector's RPL != CPL or segment selector's RPL != CPL
1145 */
1146 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1147 goto exception;
1148 break;
1149 case VCPU_SREG_CS:
1150 if (!(seg_desc.type & 8))
1151 goto exception;
1152
1153 if (seg_desc.type & 4) {
1154 /* conforming */
1155 if (dpl > cpl)
1156 goto exception;
1157 } else {
1158 /* nonconforming */
1159 if (rpl > cpl || dpl != cpl)
1160 goto exception;
1161 }
1162 /* CS(RPL) <- CPL */
1163 selector = (selector & 0xfffc) | cpl;
1164 break;
1165 case VCPU_SREG_TR:
1166 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1167 goto exception;
1168 break;
1169 case VCPU_SREG_LDTR:
1170 if (seg_desc.s || seg_desc.type != 2)
1171 goto exception;
1172 break;
1173 default: /* DS, ES, FS, or GS */
1174 /*
1175 * segment is not a data or readable code segment or
1176 * ((segment is a data or nonconforming code segment)
1177 * and (both RPL and CPL > DPL))
1178 */
1179 if ((seg_desc.type & 0xa) == 0x8 ||
1180 (((seg_desc.type & 0xc) != 0xc) &&
1181 (rpl > dpl && cpl > dpl)))
1182 goto exception;
1183 break;
1184 }
1185
1186 if (seg_desc.s) {
1187 /* mark segment as accessed */
1188 seg_desc.type |= 1;
1189 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1190 if (ret != X86EMUL_CONTINUE)
1191 return ret;
1192 }
1193load:
1194 ops->set_segment_selector(selector, seg, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001195 ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001196 return X86EMUL_CONTINUE;
1197exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001198 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001199 return X86EMUL_PROPAGATE_FAULT;
1200}
1201
Wei Yongjun31be40b2010-08-17 09:17:30 +08001202static void write_register_operand(struct operand *op)
1203{
1204 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1205 switch (op->bytes) {
1206 case 1:
1207 *(u8 *)op->addr.reg = (u8)op->val;
1208 break;
1209 case 2:
1210 *(u16 *)op->addr.reg = (u16)op->val;
1211 break;
1212 case 4:
1213 *op->addr.reg = (u32)op->val;
1214 break; /* 64b: zero-extend */
1215 case 8:
1216 *op->addr.reg = op->val;
1217 break;
1218 }
1219}
1220
Wei Yongjunc37eda12010-06-15 09:03:33 +08001221static inline int writeback(struct x86_emulate_ctxt *ctxt,
1222 struct x86_emulate_ops *ops)
1223{
1224 int rc;
1225 struct decode_cache *c = &ctxt->decode;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001226
1227 switch (c->dst.type) {
1228 case OP_REG:
Wei Yongjun31be40b2010-08-17 09:17:30 +08001229 write_register_operand(&c->dst);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001230 break;
1231 case OP_MEM:
1232 if (c->lock_prefix)
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001233 rc = segmented_cmpxchg(ctxt,
1234 c->dst.addr.mem,
1235 &c->dst.orig_val,
1236 &c->dst.val,
1237 c->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001238 else
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001239 rc = segmented_write(ctxt,
1240 c->dst.addr.mem,
1241 &c->dst.val,
1242 c->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001243 if (rc != X86EMUL_CONTINUE)
1244 return rc;
1245 break;
Avi Kivity12537912011-03-29 11:41:27 +02001246 case OP_XMM:
1247 write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
1248 break;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001249 case OP_NONE:
1250 /* no writeback */
1251 break;
1252 default:
1253 break;
1254 }
1255 return X86EMUL_CONTINUE;
1256}
1257
Gleb Natapov79168fd2010-04-28 19:15:30 +03001258static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1259 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001260{
1261 struct decode_cache *c = &ctxt->decode;
1262
1263 c->dst.type = OP_MEM;
1264 c->dst.bytes = c->op_bytes;
1265 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001266 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Avi Kivity90de84f2010-11-17 15:28:21 +02001267 c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
1268 c->dst.addr.mem.seg = VCPU_SREG_SS;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001269}
1270
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001271static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001272 struct x86_emulate_ops *ops,
1273 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001274{
1275 struct decode_cache *c = &ctxt->decode;
1276 int rc;
Avi Kivity90de84f2010-11-17 15:28:21 +02001277 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001278
Avi Kivity90de84f2010-11-17 15:28:21 +02001279 addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
1280 addr.seg = VCPU_SREG_SS;
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001281 rc = segmented_read(ctxt, addr, dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001282 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001283 return rc;
1284
Avi Kivity350f69d2009-01-05 11:12:40 +02001285 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001286 return rc;
1287}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001288
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001289static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1290 struct x86_emulate_ops *ops,
1291 void *dest, int len)
1292{
1293 int rc;
1294 unsigned long val, change_mask;
1295 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001296 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001297
1298 rc = emulate_pop(ctxt, ops, &val, len);
1299 if (rc != X86EMUL_CONTINUE)
1300 return rc;
1301
1302 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1303 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1304
1305 switch(ctxt->mode) {
1306 case X86EMUL_MODE_PROT64:
1307 case X86EMUL_MODE_PROT32:
1308 case X86EMUL_MODE_PROT16:
1309 if (cpl == 0)
1310 change_mask |= EFLG_IOPL;
1311 if (cpl <= iopl)
1312 change_mask |= EFLG_IF;
1313 break;
1314 case X86EMUL_MODE_VM86:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001315 if (iopl < 3)
1316 return emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001317 change_mask |= EFLG_IF;
1318 break;
1319 default: /* real mode */
1320 change_mask |= (EFLG_IOPL | EFLG_IF);
1321 break;
1322 }
1323
1324 *(unsigned long *)dest =
1325 (ctxt->eflags & ~change_mask) | (val & change_mask);
1326
1327 return rc;
1328}
1329
Gleb Natapov79168fd2010-04-28 19:15:30 +03001330static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1331 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001332{
1333 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001334
Gleb Natapov79168fd2010-04-28 19:15:30 +03001335 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001336
Gleb Natapov79168fd2010-04-28 19:15:30 +03001337 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001338}
1339
1340static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1341 struct x86_emulate_ops *ops, int seg)
1342{
1343 struct decode_cache *c = &ctxt->decode;
1344 unsigned long selector;
1345 int rc;
1346
1347 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001348 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001349 return rc;
1350
Gleb Natapov2e873022010-03-18 15:20:18 +02001351 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001352 return rc;
1353}
1354
Wei Yongjunc37eda12010-06-15 09:03:33 +08001355static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001356 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001357{
1358 struct decode_cache *c = &ctxt->decode;
1359 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001360 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001361 int reg = VCPU_REGS_RAX;
1362
1363 while (reg <= VCPU_REGS_RDI) {
1364 (reg == VCPU_REGS_RSP) ?
1365 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1366
Gleb Natapov79168fd2010-04-28 19:15:30 +03001367 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001368
1369 rc = writeback(ctxt, ops);
1370 if (rc != X86EMUL_CONTINUE)
1371 return rc;
1372
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001373 ++reg;
1374 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001375
1376 /* Disable writeback. */
1377 c->dst.type = OP_NONE;
1378
1379 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001380}
1381
1382static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1383 struct x86_emulate_ops *ops)
1384{
1385 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001386 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001387 int reg = VCPU_REGS_RDI;
1388
1389 while (reg >= VCPU_REGS_RAX) {
1390 if (reg == VCPU_REGS_RSP) {
1391 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1392 c->op_bytes);
1393 --reg;
1394 }
1395
1396 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001397 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001398 break;
1399 --reg;
1400 }
1401 return rc;
1402}
1403
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001404int emulate_int_real(struct x86_emulate_ctxt *ctxt,
1405 struct x86_emulate_ops *ops, int irq)
1406{
1407 struct decode_cache *c = &ctxt->decode;
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001408 int rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001409 struct desc_ptr dt;
1410 gva_t cs_addr;
1411 gva_t eip_addr;
1412 u16 cs, eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001413
1414 /* TODO: Add limit checks */
1415 c->src.val = ctxt->eflags;
1416 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001417 rc = writeback(ctxt, ops);
1418 if (rc != X86EMUL_CONTINUE)
1419 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001420
1421 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1422
1423 c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1424 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001425 rc = writeback(ctxt, ops);
1426 if (rc != X86EMUL_CONTINUE)
1427 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001428
1429 c->src.val = c->eip;
1430 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001431 rc = writeback(ctxt, ops);
1432 if (rc != X86EMUL_CONTINUE)
1433 return rc;
1434
1435 c->dst.type = OP_NONE;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001436
1437 ops->get_idt(&dt, ctxt->vcpu);
1438
1439 eip_addr = dt.address + (irq << 2);
1440 cs_addr = dt.address + (irq << 2) + 2;
1441
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001442 rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001443 if (rc != X86EMUL_CONTINUE)
1444 return rc;
1445
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001446 rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001447 if (rc != X86EMUL_CONTINUE)
1448 return rc;
1449
1450 rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
1451 if (rc != X86EMUL_CONTINUE)
1452 return rc;
1453
1454 c->eip = eip;
1455
1456 return rc;
1457}
1458
1459static int emulate_int(struct x86_emulate_ctxt *ctxt,
1460 struct x86_emulate_ops *ops, int irq)
1461{
1462 switch(ctxt->mode) {
1463 case X86EMUL_MODE_REAL:
1464 return emulate_int_real(ctxt, ops, irq);
1465 case X86EMUL_MODE_VM86:
1466 case X86EMUL_MODE_PROT16:
1467 case X86EMUL_MODE_PROT32:
1468 case X86EMUL_MODE_PROT64:
1469 default:
1470 /* Protected mode interrupts unimplemented yet */
1471 return X86EMUL_UNHANDLEABLE;
1472 }
1473}
1474
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001475static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1476 struct x86_emulate_ops *ops)
1477{
1478 struct decode_cache *c = &ctxt->decode;
1479 int rc = X86EMUL_CONTINUE;
1480 unsigned long temp_eip = 0;
1481 unsigned long temp_eflags = 0;
1482 unsigned long cs = 0;
1483 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1484 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1485 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1486 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1487
1488 /* TODO: Add stack limit check */
1489
1490 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1491
1492 if (rc != X86EMUL_CONTINUE)
1493 return rc;
1494
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001495 if (temp_eip & ~0xffff)
1496 return emulate_gp(ctxt, 0);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001497
1498 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1499
1500 if (rc != X86EMUL_CONTINUE)
1501 return rc;
1502
1503 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1504
1505 if (rc != X86EMUL_CONTINUE)
1506 return rc;
1507
1508 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1509
1510 if (rc != X86EMUL_CONTINUE)
1511 return rc;
1512
1513 c->eip = temp_eip;
1514
1515
1516 if (c->op_bytes == 4)
1517 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1518 else if (c->op_bytes == 2) {
1519 ctxt->eflags &= ~0xffff;
1520 ctxt->eflags |= temp_eflags;
1521 }
1522
1523 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1524 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1525
1526 return rc;
1527}
1528
1529static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1530 struct x86_emulate_ops* ops)
1531{
1532 switch(ctxt->mode) {
1533 case X86EMUL_MODE_REAL:
1534 return emulate_iret_real(ctxt, ops);
1535 case X86EMUL_MODE_VM86:
1536 case X86EMUL_MODE_PROT16:
1537 case X86EMUL_MODE_PROT32:
1538 case X86EMUL_MODE_PROT64:
1539 default:
1540 /* iret from protected mode unimplemented yet */
1541 return X86EMUL_UNHANDLEABLE;
1542 }
1543}
1544
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001545static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1546 struct x86_emulate_ops *ops)
1547{
1548 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001549
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001550 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001551}
1552
Laurent Vivier05f086f2007-09-24 11:10:55 +02001553static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001554{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001555 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001556 switch (c->modrm_reg) {
1557 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001558 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001559 break;
1560 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001561 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001562 break;
1563 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001564 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001565 break;
1566 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001567 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001568 break;
1569 case 4: /* sal/shl */
1570 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001571 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001572 break;
1573 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001574 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001575 break;
1576 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001577 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001578 break;
1579 }
1580}
1581
1582static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001583 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001584{
1585 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001586 unsigned long *rax = &c->regs[VCPU_REGS_RAX];
1587 unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
Avi Kivity34d1f492010-08-26 11:59:01 +03001588 u8 de = 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001589
1590 switch (c->modrm_reg) {
1591 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001592 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001593 break;
1594 case 2: /* not */
1595 c->dst.val = ~c->dst.val;
1596 break;
1597 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001598 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001599 break;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001600 case 4: /* mul */
1601 emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
1602 break;
1603 case 5: /* imul */
1604 emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
1605 break;
1606 case 6: /* div */
Avi Kivity34d1f492010-08-26 11:59:01 +03001607 emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
1608 ctxt->eflags, de);
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001609 break;
1610 case 7: /* idiv */
Avi Kivity34d1f492010-08-26 11:59:01 +03001611 emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
1612 ctxt->eflags, de);
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001613 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001614 default:
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001615 return X86EMUL_UNHANDLEABLE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001616 }
Avi Kivity34d1f492010-08-26 11:59:01 +03001617 if (de)
1618 return emulate_de(ctxt);
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001619 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001620}
1621
1622static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001623 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001624{
1625 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001626
1627 switch (c->modrm_reg) {
1628 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001629 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001630 break;
1631 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001632 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001633 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001634 case 2: /* call near abs */ {
1635 long int old_eip;
1636 old_eip = c->eip;
1637 c->eip = c->src.val;
1638 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001639 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001640 break;
1641 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001642 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001643 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001644 break;
1645 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001646 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001647 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001648 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001649 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001650}
1651
1652static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001653 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001654{
1655 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001656 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001657
1658 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1659 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001660 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1661 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001662 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001663 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001664 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1665 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001666
Laurent Vivier05f086f2007-09-24 11:10:55 +02001667 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001668 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001669 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001670}
1671
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001672static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1673 struct x86_emulate_ops *ops)
1674{
1675 struct decode_cache *c = &ctxt->decode;
1676 int rc;
1677 unsigned long cs;
1678
1679 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001680 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001681 return rc;
1682 if (c->op_bytes == 4)
1683 c->eip = (u32)c->eip;
1684 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001685 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001686 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001687 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001688 return rc;
1689}
1690
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001691static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
1692 struct x86_emulate_ops *ops, int seg)
1693{
1694 struct decode_cache *c = &ctxt->decode;
1695 unsigned short sel;
1696 int rc;
1697
1698 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
1699
1700 rc = load_segment_descriptor(ctxt, ops, sel, seg);
1701 if (rc != X86EMUL_CONTINUE)
1702 return rc;
1703
1704 c->dst.val = c->src.val;
1705 return rc;
1706}
1707
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001708static inline void
1709setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001710 struct x86_emulate_ops *ops, struct desc_struct *cs,
1711 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001712{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001713 memset(cs, 0, sizeof(struct desc_struct));
Gleb Natapov5601d052011-03-07 14:55:06 +02001714 ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001715 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001716
1717 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001718 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001719 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001720 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001721 cs->type = 0x0b; /* Read, Execute, Accessed */
1722 cs->s = 1;
1723 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001724 cs->p = 1;
1725 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001726
Gleb Natapov79168fd2010-04-28 19:15:30 +03001727 set_desc_base(ss, 0); /* flat segment */
1728 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001729 ss->g = 1; /* 4kb granularity */
1730 ss->s = 1;
1731 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001732 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001733 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001734 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001735}
1736
1737static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001738emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001739{
1740 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001741 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001742 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001743 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001744
1745 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001746 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001747 ctxt->mode == X86EMUL_MODE_VM86)
1748 return emulate_ud(ctxt);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001749
Gleb Natapov79168fd2010-04-28 19:15:30 +03001750 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001751
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001752 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001753 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001754 cs_sel = (u16)(msr_data & 0xfffc);
1755 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001756
1757 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001758 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001759 cs.l = 1;
1760 }
Gleb Natapov5601d052011-03-07 14:55:06 +02001761 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001762 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001763 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001764 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001765
1766 c->regs[VCPU_REGS_RCX] = c->eip;
1767 if (is_long_mode(ctxt->vcpu)) {
1768#ifdef CONFIG_X86_64
1769 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1770
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001771 ops->get_msr(ctxt->vcpu,
1772 ctxt->mode == X86EMUL_MODE_PROT64 ?
1773 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001774 c->eip = msr_data;
1775
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001776 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001777 ctxt->eflags &= ~(msr_data | EFLG_RF);
1778#endif
1779 } else {
1780 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001781 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001782 c->eip = (u32)msr_data;
1783
1784 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1785 }
1786
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001787 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001788}
1789
Andre Przywara8c604352009-06-18 12:56:01 +02001790static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001791emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001792{
1793 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001794 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001795 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001796 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001797
Gleb Natapova0044752010-02-10 14:21:31 +02001798 /* inject #GP if in real mode */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001799 if (ctxt->mode == X86EMUL_MODE_REAL)
1800 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001801
1802 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1803 * Therefore, we inject an #UD.
1804 */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001805 if (ctxt->mode == X86EMUL_MODE_PROT64)
1806 return emulate_ud(ctxt);
Andre Przywara8c604352009-06-18 12:56:01 +02001807
Gleb Natapov79168fd2010-04-28 19:15:30 +03001808 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001809
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001810 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001811 switch (ctxt->mode) {
1812 case X86EMUL_MODE_PROT32:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001813 if ((msr_data & 0xfffc) == 0x0)
1814 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001815 break;
1816 case X86EMUL_MODE_PROT64:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001817 if (msr_data == 0x0)
1818 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001819 break;
1820 }
1821
1822 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001823 cs_sel = (u16)msr_data;
1824 cs_sel &= ~SELECTOR_RPL_MASK;
1825 ss_sel = cs_sel + 8;
1826 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001827 if (ctxt->mode == X86EMUL_MODE_PROT64
1828 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001829 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001830 cs.l = 1;
1831 }
1832
Gleb Natapov5601d052011-03-07 14:55:06 +02001833 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001834 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001835 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001836 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001837
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001838 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001839 c->eip = msr_data;
1840
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001841 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001842 c->regs[VCPU_REGS_RSP] = msr_data;
1843
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001844 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02001845}
1846
Andre Przywara4668f052009-06-18 12:56:02 +02001847static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001848emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02001849{
1850 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001851 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02001852 u64 msr_data;
1853 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001854 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02001855
Gleb Natapova0044752010-02-10 14:21:31 +02001856 /* inject #GP if in real mode or Virtual 8086 mode */
1857 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001858 ctxt->mode == X86EMUL_MODE_VM86)
1859 return emulate_gp(ctxt, 0);
Andre Przywara4668f052009-06-18 12:56:02 +02001860
Gleb Natapov79168fd2010-04-28 19:15:30 +03001861 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02001862
1863 if ((c->rex_prefix & 0x8) != 0x0)
1864 usermode = X86EMUL_MODE_PROT64;
1865 else
1866 usermode = X86EMUL_MODE_PROT32;
1867
1868 cs.dpl = 3;
1869 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001870 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02001871 switch (usermode) {
1872 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001873 cs_sel = (u16)(msr_data + 16);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001874 if ((msr_data & 0xfffc) == 0x0)
1875 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001876 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02001877 break;
1878 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001879 cs_sel = (u16)(msr_data + 32);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001880 if (msr_data == 0x0)
1881 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001882 ss_sel = cs_sel + 8;
1883 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02001884 cs.l = 1;
1885 break;
1886 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001887 cs_sel |= SELECTOR_RPL_MASK;
1888 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02001889
Gleb Natapov5601d052011-03-07 14:55:06 +02001890 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001891 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001892 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001893 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02001894
Gleb Natapovbdb475a2010-04-28 19:15:41 +03001895 c->eip = c->regs[VCPU_REGS_RDX];
1896 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02001897
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001898 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02001899}
1900
Gleb Natapov9c537242010-03-18 15:20:05 +02001901static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
1902 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001903{
1904 int iopl;
1905 if (ctxt->mode == X86EMUL_MODE_REAL)
1906 return false;
1907 if (ctxt->mode == X86EMUL_MODE_VM86)
1908 return true;
1909 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001910 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001911}
1912
1913static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
1914 struct x86_emulate_ops *ops,
1915 u16 port, u16 len)
1916{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001917 struct desc_struct tr_seg;
Gleb Natapov5601d052011-03-07 14:55:06 +02001918 u32 base3;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001919 int r;
Gleb Natapov399a40c2011-03-07 14:55:07 +02001920 u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001921 unsigned mask = (1 << len) - 1;
Gleb Natapov5601d052011-03-07 14:55:06 +02001922 unsigned long base;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001923
Gleb Natapov5601d052011-03-07 14:55:06 +02001924 ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001925 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001926 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001927 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001928 return false;
Gleb Natapov5601d052011-03-07 14:55:06 +02001929 base = get_desc_base(&tr_seg);
1930#ifdef CONFIG_X86_64
1931 base |= ((u64)base3) << 32;
1932#endif
1933 r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001934 if (r != X86EMUL_CONTINUE)
1935 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001936 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001937 return false;
Gleb Natapov399a40c2011-03-07 14:55:07 +02001938 r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
Gleb Natapov5601d052011-03-07 14:55:06 +02001939 NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001940 if (r != X86EMUL_CONTINUE)
1941 return false;
1942 if ((perm >> bit_idx) & mask)
1943 return false;
1944 return true;
1945}
1946
1947static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
1948 struct x86_emulate_ops *ops,
1949 u16 port, u16 len)
1950{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001951 if (ctxt->perm_ok)
1952 return true;
1953
Gleb Natapov9c537242010-03-18 15:20:05 +02001954 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001955 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
1956 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001957
1958 ctxt->perm_ok = true;
1959
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001960 return true;
1961}
1962
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001963static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
1964 struct x86_emulate_ops *ops,
1965 struct tss_segment_16 *tss)
1966{
1967 struct decode_cache *c = &ctxt->decode;
1968
1969 tss->ip = c->eip;
1970 tss->flag = ctxt->eflags;
1971 tss->ax = c->regs[VCPU_REGS_RAX];
1972 tss->cx = c->regs[VCPU_REGS_RCX];
1973 tss->dx = c->regs[VCPU_REGS_RDX];
1974 tss->bx = c->regs[VCPU_REGS_RBX];
1975 tss->sp = c->regs[VCPU_REGS_RSP];
1976 tss->bp = c->regs[VCPU_REGS_RBP];
1977 tss->si = c->regs[VCPU_REGS_RSI];
1978 tss->di = c->regs[VCPU_REGS_RDI];
1979
1980 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1981 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1982 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1983 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1984 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1985}
1986
1987static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
1988 struct x86_emulate_ops *ops,
1989 struct tss_segment_16 *tss)
1990{
1991 struct decode_cache *c = &ctxt->decode;
1992 int ret;
1993
1994 c->eip = tss->ip;
1995 ctxt->eflags = tss->flag | 2;
1996 c->regs[VCPU_REGS_RAX] = tss->ax;
1997 c->regs[VCPU_REGS_RCX] = tss->cx;
1998 c->regs[VCPU_REGS_RDX] = tss->dx;
1999 c->regs[VCPU_REGS_RBX] = tss->bx;
2000 c->regs[VCPU_REGS_RSP] = tss->sp;
2001 c->regs[VCPU_REGS_RBP] = tss->bp;
2002 c->regs[VCPU_REGS_RSI] = tss->si;
2003 c->regs[VCPU_REGS_RDI] = tss->di;
2004
2005 /*
2006 * SDM says that segment selectors are loaded before segment
2007 * descriptors
2008 */
2009 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2010 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2011 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2012 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2013 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2014
2015 /*
2016 * Now load segment descriptors. If fault happenes at this stage
2017 * it is handled in a context of new task
2018 */
2019 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2020 if (ret != X86EMUL_CONTINUE)
2021 return ret;
2022 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2023 if (ret != X86EMUL_CONTINUE)
2024 return ret;
2025 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2026 if (ret != X86EMUL_CONTINUE)
2027 return ret;
2028 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2029 if (ret != X86EMUL_CONTINUE)
2030 return ret;
2031 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2032 if (ret != X86EMUL_CONTINUE)
2033 return ret;
2034
2035 return X86EMUL_CONTINUE;
2036}
2037
2038static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2039 struct x86_emulate_ops *ops,
2040 u16 tss_selector, u16 old_tss_sel,
2041 ulong old_tss_base, struct desc_struct *new_desc)
2042{
2043 struct tss_segment_16 tss_seg;
2044 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002045 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002046
2047 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002048 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002049 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002050 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002051 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002052
2053 save_state_to_tss16(ctxt, ops, &tss_seg);
2054
2055 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002056 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002057 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002058 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002059 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002060
2061 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002062 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002063 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002064 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002065 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002066
2067 if (old_tss_sel != 0xffff) {
2068 tss_seg.prev_task_link = old_tss_sel;
2069
2070 ret = ops->write_std(new_tss_base,
2071 &tss_seg.prev_task_link,
2072 sizeof tss_seg.prev_task_link,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002073 ctxt->vcpu, &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002074 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002075 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002076 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002077 }
2078
2079 return load_state_from_tss16(ctxt, ops, &tss_seg);
2080}
2081
2082static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2083 struct x86_emulate_ops *ops,
2084 struct tss_segment_32 *tss)
2085{
2086 struct decode_cache *c = &ctxt->decode;
2087
2088 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2089 tss->eip = c->eip;
2090 tss->eflags = ctxt->eflags;
2091 tss->eax = c->regs[VCPU_REGS_RAX];
2092 tss->ecx = c->regs[VCPU_REGS_RCX];
2093 tss->edx = c->regs[VCPU_REGS_RDX];
2094 tss->ebx = c->regs[VCPU_REGS_RBX];
2095 tss->esp = c->regs[VCPU_REGS_RSP];
2096 tss->ebp = c->regs[VCPU_REGS_RBP];
2097 tss->esi = c->regs[VCPU_REGS_RSI];
2098 tss->edi = c->regs[VCPU_REGS_RDI];
2099
2100 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2101 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2102 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2103 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2104 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2105 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2106 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2107}
2108
2109static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2110 struct x86_emulate_ops *ops,
2111 struct tss_segment_32 *tss)
2112{
2113 struct decode_cache *c = &ctxt->decode;
2114 int ret;
2115
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002116 if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
2117 return emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002118 c->eip = tss->eip;
2119 ctxt->eflags = tss->eflags | 2;
2120 c->regs[VCPU_REGS_RAX] = tss->eax;
2121 c->regs[VCPU_REGS_RCX] = tss->ecx;
2122 c->regs[VCPU_REGS_RDX] = tss->edx;
2123 c->regs[VCPU_REGS_RBX] = tss->ebx;
2124 c->regs[VCPU_REGS_RSP] = tss->esp;
2125 c->regs[VCPU_REGS_RBP] = tss->ebp;
2126 c->regs[VCPU_REGS_RSI] = tss->esi;
2127 c->regs[VCPU_REGS_RDI] = tss->edi;
2128
2129 /*
2130 * SDM says that segment selectors are loaded before segment
2131 * descriptors
2132 */
2133 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2134 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2135 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2136 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2137 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2138 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2139 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2140
2141 /*
2142 * Now load segment descriptors. If fault happenes at this stage
2143 * it is handled in a context of new task
2144 */
2145 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2146 if (ret != X86EMUL_CONTINUE)
2147 return ret;
2148 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2149 if (ret != X86EMUL_CONTINUE)
2150 return ret;
2151 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2152 if (ret != X86EMUL_CONTINUE)
2153 return ret;
2154 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2155 if (ret != X86EMUL_CONTINUE)
2156 return ret;
2157 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2158 if (ret != X86EMUL_CONTINUE)
2159 return ret;
2160 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2161 if (ret != X86EMUL_CONTINUE)
2162 return ret;
2163 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2164 if (ret != X86EMUL_CONTINUE)
2165 return ret;
2166
2167 return X86EMUL_CONTINUE;
2168}
2169
2170static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2171 struct x86_emulate_ops *ops,
2172 u16 tss_selector, u16 old_tss_sel,
2173 ulong old_tss_base, struct desc_struct *new_desc)
2174{
2175 struct tss_segment_32 tss_seg;
2176 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002177 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002178
2179 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002180 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002181 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002182 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002183 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002184
2185 save_state_to_tss32(ctxt, ops, &tss_seg);
2186
2187 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002188 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002189 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002190 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002191 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002192
2193 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002194 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002195 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002196 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002197 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002198
2199 if (old_tss_sel != 0xffff) {
2200 tss_seg.prev_task_link = old_tss_sel;
2201
2202 ret = ops->write_std(new_tss_base,
2203 &tss_seg.prev_task_link,
2204 sizeof tss_seg.prev_task_link,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002205 ctxt->vcpu, &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002206 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002207 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002208 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002209 }
2210
2211 return load_state_from_tss32(ctxt, ops, &tss_seg);
2212}
2213
2214static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002215 struct x86_emulate_ops *ops,
2216 u16 tss_selector, int reason,
2217 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002218{
2219 struct desc_struct curr_tss_desc, next_tss_desc;
2220 int ret;
2221 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2222 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002223 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002224 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002225
2226 /* FIXME: old_tss_base == ~0 ? */
2227
2228 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2229 if (ret != X86EMUL_CONTINUE)
2230 return ret;
2231 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2232 if (ret != X86EMUL_CONTINUE)
2233 return ret;
2234
2235 /* FIXME: check that next_tss_desc is tss */
2236
2237 if (reason != TASK_SWITCH_IRET) {
2238 if ((tss_selector & 3) > next_tss_desc.dpl ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002239 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
2240 return emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002241 }
2242
Gleb Natapovceffb452010-03-18 15:20:19 +02002243 desc_limit = desc_limit_scaled(&next_tss_desc);
2244 if (!next_tss_desc.p ||
2245 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2246 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002247 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002248 return X86EMUL_PROPAGATE_FAULT;
2249 }
2250
2251 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2252 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2253 write_segment_descriptor(ctxt, ops, old_tss_sel,
2254 &curr_tss_desc);
2255 }
2256
2257 if (reason == TASK_SWITCH_IRET)
2258 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2259
2260 /* set back link to prev task only if NT bit is set in eflags
2261 note that old_tss_sel is not used afetr this point */
2262 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2263 old_tss_sel = 0xffff;
2264
2265 if (next_tss_desc.type & 8)
2266 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2267 old_tss_base, &next_tss_desc);
2268 else
2269 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2270 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002271 if (ret != X86EMUL_CONTINUE)
2272 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002273
2274 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2275 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2276
2277 if (reason != TASK_SWITCH_IRET) {
2278 next_tss_desc.type |= (1 << 1); /* set busy flag */
2279 write_segment_descriptor(ctxt, ops, tss_selector,
2280 &next_tss_desc);
2281 }
2282
2283 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02002284 ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002285 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2286
Jan Kiszkae269fb22010-04-14 15:51:09 +02002287 if (has_error_code) {
2288 struct decode_cache *c = &ctxt->decode;
2289
2290 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2291 c->lock_prefix = 0;
2292 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002293 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002294 }
2295
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002296 return ret;
2297}
2298
2299int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002300 u16 tss_selector, int reason,
2301 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002302{
Avi Kivity9aabc882010-07-29 15:11:50 +03002303 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002304 struct decode_cache *c = &ctxt->decode;
2305 int rc;
2306
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002307 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002308 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002309
Jan Kiszkae269fb22010-04-14 15:51:09 +02002310 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2311 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002312
2313 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002314 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002315 if (rc == X86EMUL_CONTINUE)
2316 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002317 }
2318
Gleb Natapova0c0ab22011-03-28 16:57:49 +02002319 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002320}
2321
Avi Kivity90de84f2010-11-17 15:28:21 +02002322static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
Gleb Natapovd9271122010-03-18 15:20:22 +02002323 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002324{
2325 struct decode_cache *c = &ctxt->decode;
2326 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2327
Gleb Natapovd9271122010-03-18 15:20:22 +02002328 register_address_increment(c, &c->regs[reg], df * op->bytes);
Avi Kivity90de84f2010-11-17 15:28:21 +02002329 op->addr.mem.ea = register_address(c, c->regs[reg]);
2330 op->addr.mem.seg = seg;
Gleb Natapova682e352010-03-18 15:20:21 +02002331}
2332
Avi Kivity63540382010-07-29 15:11:55 +03002333static int em_push(struct x86_emulate_ctxt *ctxt)
2334{
2335 emulate_push(ctxt, ctxt->ops);
2336 return X86EMUL_CONTINUE;
2337}
2338
Avi Kivity7af04fc2010-08-18 14:16:35 +03002339static int em_das(struct x86_emulate_ctxt *ctxt)
2340{
2341 struct decode_cache *c = &ctxt->decode;
2342 u8 al, old_al;
2343 bool af, cf, old_cf;
2344
2345 cf = ctxt->eflags & X86_EFLAGS_CF;
2346 al = c->dst.val;
2347
2348 old_al = al;
2349 old_cf = cf;
2350 cf = false;
2351 af = ctxt->eflags & X86_EFLAGS_AF;
2352 if ((al & 0x0f) > 9 || af) {
2353 al -= 6;
2354 cf = old_cf | (al >= 250);
2355 af = true;
2356 } else {
2357 af = false;
2358 }
2359 if (old_al > 0x99 || old_cf) {
2360 al -= 0x60;
2361 cf = true;
2362 }
2363
2364 c->dst.val = al;
2365 /* Set PF, ZF, SF */
2366 c->src.type = OP_IMM;
2367 c->src.val = 0;
2368 c->src.bytes = 1;
2369 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
2370 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2371 if (cf)
2372 ctxt->eflags |= X86_EFLAGS_CF;
2373 if (af)
2374 ctxt->eflags |= X86_EFLAGS_AF;
2375 return X86EMUL_CONTINUE;
2376}
2377
Avi Kivity0ef753b2010-08-18 14:51:45 +03002378static int em_call_far(struct x86_emulate_ctxt *ctxt)
2379{
2380 struct decode_cache *c = &ctxt->decode;
2381 u16 sel, old_cs;
2382 ulong old_eip;
2383 int rc;
2384
2385 old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2386 old_eip = c->eip;
2387
2388 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2389 if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
2390 return X86EMUL_CONTINUE;
2391
2392 c->eip = 0;
2393 memcpy(&c->eip, c->src.valptr, c->op_bytes);
2394
2395 c->src.val = old_cs;
2396 emulate_push(ctxt, ctxt->ops);
2397 rc = writeback(ctxt, ctxt->ops);
2398 if (rc != X86EMUL_CONTINUE)
2399 return rc;
2400
2401 c->src.val = old_eip;
2402 emulate_push(ctxt, ctxt->ops);
2403 rc = writeback(ctxt, ctxt->ops);
2404 if (rc != X86EMUL_CONTINUE)
2405 return rc;
2406
2407 c->dst.type = OP_NONE;
2408
2409 return X86EMUL_CONTINUE;
2410}
2411
Avi Kivity40ece7c2010-08-18 15:12:09 +03002412static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2413{
2414 struct decode_cache *c = &ctxt->decode;
2415 int rc;
2416
2417 c->dst.type = OP_REG;
2418 c->dst.addr.reg = &c->eip;
2419 c->dst.bytes = c->op_bytes;
2420 rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
2421 if (rc != X86EMUL_CONTINUE)
2422 return rc;
2423 register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
2424 return X86EMUL_CONTINUE;
2425}
2426
Avi Kivity5c82aa22010-08-18 18:31:43 +03002427static int em_imul(struct x86_emulate_ctxt *ctxt)
2428{
2429 struct decode_cache *c = &ctxt->decode;
2430
2431 emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
2432 return X86EMUL_CONTINUE;
2433}
2434
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002435static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2436{
2437 struct decode_cache *c = &ctxt->decode;
2438
2439 c->dst.val = c->src2.val;
Avi Kivity5c82aa22010-08-18 18:31:43 +03002440 return em_imul(ctxt);
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002441}
2442
Avi Kivity61429142010-08-19 15:13:00 +03002443static int em_cwd(struct x86_emulate_ctxt *ctxt)
2444{
2445 struct decode_cache *c = &ctxt->decode;
2446
2447 c->dst.type = OP_REG;
2448 c->dst.bytes = c->src.bytes;
2449 c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
2450 c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
2451
2452 return X86EMUL_CONTINUE;
2453}
2454
Avi Kivity48bb5d32010-08-18 18:54:34 +03002455static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2456{
Avi Kivity48bb5d32010-08-18 18:54:34 +03002457 struct decode_cache *c = &ctxt->decode;
2458 u64 tsc = 0;
2459
Avi Kivity48bb5d32010-08-18 18:54:34 +03002460 ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
2461 c->regs[VCPU_REGS_RAX] = (u32)tsc;
2462 c->regs[VCPU_REGS_RDX] = tsc >> 32;
2463 return X86EMUL_CONTINUE;
2464}
2465
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002466static int em_mov(struct x86_emulate_ctxt *ctxt)
2467{
2468 struct decode_cache *c = &ctxt->decode;
2469 c->dst.val = c->src.val;
2470 return X86EMUL_CONTINUE;
2471}
2472
Avi Kivityaa97bb42010-01-20 18:09:23 +02002473static int em_movdqu(struct x86_emulate_ctxt *ctxt)
2474{
2475 struct decode_cache *c = &ctxt->decode;
2476 memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
2477 return X86EMUL_CONTINUE;
2478}
2479
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002480static bool valid_cr(int nr)
2481{
2482 switch (nr) {
2483 case 0:
2484 case 2 ... 4:
2485 case 8:
2486 return true;
2487 default:
2488 return false;
2489 }
2490}
2491
2492static int check_cr_read(struct x86_emulate_ctxt *ctxt)
2493{
2494 struct decode_cache *c = &ctxt->decode;
2495
2496 if (!valid_cr(c->modrm_reg))
2497 return emulate_ud(ctxt);
2498
2499 return X86EMUL_CONTINUE;
2500}
2501
2502static int check_cr_write(struct x86_emulate_ctxt *ctxt)
2503{
2504 struct decode_cache *c = &ctxt->decode;
2505 u64 new_val = c->src.val64;
2506 int cr = c->modrm_reg;
2507
2508 static u64 cr_reserved_bits[] = {
2509 0xffffffff00000000ULL,
2510 0, 0, 0, /* CR3 checked later */
2511 CR4_RESERVED_BITS,
2512 0, 0, 0,
2513 CR8_RESERVED_BITS,
2514 };
2515
2516 if (!valid_cr(cr))
2517 return emulate_ud(ctxt);
2518
2519 if (new_val & cr_reserved_bits[cr])
2520 return emulate_gp(ctxt, 0);
2521
2522 switch (cr) {
2523 case 0: {
2524 u64 cr4, efer;
2525 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
2526 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
2527 return emulate_gp(ctxt, 0);
2528
2529 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2530 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2531
2532 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
2533 !(cr4 & X86_CR4_PAE))
2534 return emulate_gp(ctxt, 0);
2535
2536 break;
2537 }
2538 case 3: {
2539 u64 rsvd = 0;
2540
2541 if (is_long_mode(ctxt->vcpu))
2542 rsvd = CR3_L_MODE_RESERVED_BITS;
2543 else if (is_pae(ctxt->vcpu))
2544 rsvd = CR3_PAE_RESERVED_BITS;
2545 else if (is_paging(ctxt->vcpu))
2546 rsvd = CR3_NONPAE_RESERVED_BITS;
2547
2548 if (new_val & rsvd)
2549 return emulate_gp(ctxt, 0);
2550
2551 break;
2552 }
2553 case 4: {
2554 u64 cr4, efer;
2555
2556 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2557 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2558
2559 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
2560 return emulate_gp(ctxt, 0);
2561
2562 break;
2563 }
2564 }
2565
2566 return X86EMUL_CONTINUE;
2567}
2568
Joerg Roedel3b88e412011-04-04 12:39:29 +02002569static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
2570{
2571 unsigned long dr7;
2572
2573 ctxt->ops->get_dr(7, &dr7, ctxt->vcpu);
2574
2575 /* Check if DR7.Global_Enable is set */
2576 return dr7 & (1 << 13);
2577}
2578
2579static int check_dr_read(struct x86_emulate_ctxt *ctxt)
2580{
2581 struct decode_cache *c = &ctxt->decode;
2582 int dr = c->modrm_reg;
2583 u64 cr4;
2584
2585 if (dr > 7)
2586 return emulate_ud(ctxt);
2587
2588 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2589 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
2590 return emulate_ud(ctxt);
2591
2592 if (check_dr7_gd(ctxt))
2593 return emulate_db(ctxt);
2594
2595 return X86EMUL_CONTINUE;
2596}
2597
2598static int check_dr_write(struct x86_emulate_ctxt *ctxt)
2599{
2600 struct decode_cache *c = &ctxt->decode;
2601 u64 new_val = c->src.val64;
2602 int dr = c->modrm_reg;
2603
2604 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
2605 return emulate_gp(ctxt, 0);
2606
2607 return check_dr_read(ctxt);
2608}
2609
Joerg Roedel01de8b02011-04-04 12:39:31 +02002610static int check_svme(struct x86_emulate_ctxt *ctxt)
2611{
2612 u64 efer;
2613
2614 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2615
2616 if (!(efer & EFER_SVME))
2617 return emulate_ud(ctxt);
2618
2619 return X86EMUL_CONTINUE;
2620}
2621
2622static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
2623{
2624 u64 rax = kvm_register_read(ctxt->vcpu, VCPU_REGS_RAX);
2625
2626 /* Valid physical address? */
2627 if (rax & 0xffff000000000000)
2628 return emulate_gp(ctxt, 0);
2629
2630 return check_svme(ctxt);
2631}
2632
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002633static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
2634{
2635 u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2636
2637 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt->vcpu))
2638 return emulate_ud(ctxt);
2639
2640 return X86EMUL_CONTINUE;
2641}
2642
Joerg Roedel80612522011-04-04 12:39:33 +02002643static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
2644{
2645 u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2646 u64 rcx = kvm_register_read(ctxt->vcpu, VCPU_REGS_RCX);
2647
2648 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt->vcpu)) ||
2649 (rcx > 3))
2650 return emulate_gp(ctxt, 0);
2651
2652 return X86EMUL_CONTINUE;
2653}
2654
Joerg Roedelf6511932011-04-04 12:39:35 +02002655static int check_perm_in(struct x86_emulate_ctxt *ctxt)
2656{
2657 struct decode_cache *c = &ctxt->decode;
2658
2659 c->dst.bytes = min(c->dst.bytes, 4u);
2660 if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
2661 return emulate_gp(ctxt, 0);
2662
2663 return X86EMUL_CONTINUE;
2664}
2665
2666static int check_perm_out(struct x86_emulate_ctxt *ctxt)
2667{
2668 struct decode_cache *c = &ctxt->decode;
2669
2670 c->src.bytes = min(c->src.bytes, 4u);
2671 if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
2672 return emulate_gp(ctxt, 0);
2673
2674 return X86EMUL_CONTINUE;
2675}
2676
Avi Kivity73fba5f2010-07-29 15:11:53 +03002677#define D(_y) { .flags = (_y) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02002678#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02002679#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
2680 .check_perm = (_p) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002681#define N D(0)
Joerg Roedel01de8b02011-04-04 12:39:31 +02002682#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002683#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2684#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
2685#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02002686#define II(_f, _e, _i) \
2687 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02002688#define IIP(_f, _e, _i, _p) \
2689 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
2690 .check_perm = (_p) }
Avi Kivityaa97bb42010-01-20 18:09:23 +02002691#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002692
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002693#define D2bv(_f) D((_f) | ByteOp), D(_f)
Joerg Roedelf6511932011-04-04 12:39:35 +02002694#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002695#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
2696
Avi Kivity6230f7f2010-08-26 18:34:55 +03002697#define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
2698 D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
2699 D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
2700
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002701static struct opcode group7_rm1[] = {
2702 DI(SrcNone | ModRM | Priv, monitor),
2703 DI(SrcNone | ModRM | Priv, mwait),
2704 N, N, N, N, N, N,
2705};
2706
Joerg Roedel01de8b02011-04-04 12:39:31 +02002707static struct opcode group7_rm3[] = {
2708 DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
Avi Kivitybfeed292011-04-05 16:25:20 +03002709 DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
Joerg Roedel01de8b02011-04-04 12:39:31 +02002710 DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
2711 DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
2712 DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
2713 DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
2714 DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
2715 DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
2716};
Avi Kivity6230f7f2010-08-26 18:34:55 +03002717
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002718static struct opcode group7_rm7[] = {
2719 N,
2720 DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
2721 N, N, N, N, N, N,
2722};
Avi Kivity73fba5f2010-07-29 15:11:53 +03002723static struct opcode group1[] = {
2724 X7(D(Lock)), N
2725};
2726
2727static struct opcode group1A[] = {
2728 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
2729};
2730
2731static struct opcode group3[] = {
2732 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
2733 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03002734 X4(D(SrcMem | ModRM)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002735};
2736
2737static struct opcode group4[] = {
2738 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
2739 N, N, N, N, N, N,
2740};
2741
2742static struct opcode group5[] = {
2743 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Avi Kivity0ef753b2010-08-18 14:51:45 +03002744 D(SrcMem | ModRM | Stack),
2745 I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002746 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
2747 D(SrcMem | ModRM | Stack), N,
2748};
2749
Joerg Roedeldee6bb72011-04-04 12:39:30 +02002750static struct opcode group6[] = {
2751 DI(ModRM | Prot, sldt),
2752 DI(ModRM | Prot, str),
2753 DI(ModRM | Prot | Priv, lldt),
2754 DI(ModRM | Prot | Priv, ltr),
2755 N, N, N, N,
2756};
2757
Avi Kivity73fba5f2010-07-29 15:11:53 +03002758static struct group_dual group7 = { {
Joerg Roedeldee6bb72011-04-04 12:39:30 +02002759 DI(ModRM | Mov | DstMem | Priv, sgdt),
2760 DI(ModRM | Mov | DstMem | Priv, sidt),
2761 DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002762 DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
2763 DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
2764 DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002765}, {
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002766 D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
Joerg Roedel01de8b02011-04-04 12:39:31 +02002767 N, EXT(0, group7_rm3),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002768 DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002769 DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002770} };
2771
2772static struct opcode group8[] = {
2773 N, N, N, N,
2774 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
2775 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
2776};
2777
2778static struct group_dual group9 = { {
2779 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
2780}, {
2781 N, N, N, N, N, N, N, N,
2782} };
2783
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03002784static struct opcode group11[] = {
2785 I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
2786};
2787
Avi Kivityaa97bb42010-01-20 18:09:23 +02002788static struct gprefix pfx_0f_6f_0f_7f = {
2789 N, N, N, I(Sse, em_movdqu),
2790};
2791
Avi Kivity73fba5f2010-07-29 15:11:53 +03002792static struct opcode opcode_table[256] = {
2793 /* 0x00 - 0x07 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002794 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002795 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2796 /* 0x08 - 0x0F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002797 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002798 D(ImplicitOps | Stack | No64), N,
2799 /* 0x10 - 0x17 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002800 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002801 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2802 /* 0x18 - 0x1F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002803 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002804 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2805 /* 0x20 - 0x27 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002806 D6ALU(Lock), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002807 /* 0x28 - 0x2F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002808 D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002809 /* 0x30 - 0x37 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002810 D6ALU(Lock), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002811 /* 0x38 - 0x3F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002812 D6ALU(0), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002813 /* 0x40 - 0x4F */
2814 X16(D(DstReg)),
2815 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03002816 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002817 /* 0x58 - 0x5F */
2818 X8(D(DstReg | Stack)),
2819 /* 0x60 - 0x67 */
2820 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2821 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
2822 N, N, N, N,
2823 /* 0x68 - 0x6F */
Avi Kivityd46164d2010-08-18 19:29:33 +03002824 I(SrcImm | Mov | Stack, em_push),
2825 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002826 I(SrcImmByte | Mov | Stack, em_push),
2827 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
Joerg Roedelf6511932011-04-04 12:39:35 +02002828 D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
2829 D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
Avi Kivity73fba5f2010-07-29 15:11:53 +03002830 /* 0x70 - 0x7F */
2831 X16(D(SrcImmByte)),
2832 /* 0x80 - 0x87 */
2833 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
2834 G(DstMem | SrcImm | ModRM | Group, group1),
2835 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
2836 G(DstMem | SrcImmByte | ModRM | Group, group1),
Avi Kivity76e8e682010-08-26 11:56:09 +03002837 D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002838 /* 0x88 - 0x8F */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002839 I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
2840 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
Avi Kivity342fc632010-08-01 15:13:22 +03002841 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002842 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
2843 /* 0x90 - 0x97 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02002844 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002845 /* 0x98 - 0x9F */
Avi Kivity61429142010-08-19 15:13:00 +03002846 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
Wei Yongjuncc4feed2010-08-25 14:10:53 +08002847 I(SrcImmFAddr | No64, em_call_far), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02002848 DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002849 /* 0xA0 - 0xA7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002850 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
2851 I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
2852 I2bv(SrcSI | DstDI | Mov | String, em_mov),
2853 D2bv(SrcSI | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002854 /* 0xA8 - 0xAF */
Avi Kivity50748612010-08-26 11:56:10 +03002855 D2bv(DstAcc | SrcImm),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002856 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
2857 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
Avi Kivity48fe67b2010-08-26 11:56:08 +03002858 D2bv(SrcAcc | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002859 /* 0xB0 - 0xB7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002860 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002861 /* 0xB8 - 0xBF */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002862 X8(I(DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002863 /* 0xC0 - 0xC7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03002864 D2bv(DstMem | SrcImmByte | ModRM),
Avi Kivity40ece7c2010-08-18 15:12:09 +03002865 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
2866 D(ImplicitOps | Stack),
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002867 D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03002868 G(ByteOp, group11), G(0, group11),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002869 /* 0xC8 - 0xCF */
2870 N, N, N, D(ImplicitOps | Stack),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002871 D(ImplicitOps), DI(SrcImmByte, intn),
2872 D(ImplicitOps | No64), DI(ImplicitOps, iret),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002873 /* 0xD0 - 0xD7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03002874 D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002875 N, N, N, N,
2876 /* 0xD8 - 0xDF */
2877 N, N, N, N, N, N, N, N,
2878 /* 0xE0 - 0xE7 */
Wei Yongjune4abac62010-08-19 14:25:48 +08002879 X4(D(SrcImmByte)),
Joerg Roedelf6511932011-04-04 12:39:35 +02002880 D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
2881 D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002882 /* 0xE8 - 0xEF */
2883 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
2884 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
Joerg Roedelf6511932011-04-04 12:39:35 +02002885 D2bvIP(SrcNone | DstAcc, in, check_perm_in),
2886 D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002887 /* 0xF0 - 0xF7 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02002888 N, DI(ImplicitOps, icebp), N, N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02002889 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
2890 G(ByteOp, group3), G(0, group3),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002891 /* 0xF8 - 0xFF */
Mohammed Gamal8744aa92010-08-05 15:42:49 +03002892 D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002893 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
2894};
2895
2896static struct opcode twobyte_table[256] = {
2897 /* 0x00 - 0x0F */
Joerg Roedeldee6bb72011-04-04 12:39:30 +02002898 G(0, group6), GD(0, &group7), N, N,
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002899 N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02002900 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002901 N, D(ImplicitOps | ModRM), N, N,
2902 /* 0x10 - 0x1F */
2903 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
2904 /* 0x20 - 0x2F */
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002905 DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
Joerg Roedel3b88e412011-04-04 12:39:29 +02002906 DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002907 DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
Joerg Roedel3b88e412011-04-04 12:39:29 +02002908 DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002909 N, N, N, N,
2910 N, N, N, N, N, N, N, N,
2911 /* 0x30 - 0x3F */
Joerg Roedel80612522011-04-04 12:39:33 +02002912 DI(ImplicitOps | Priv, wrmsr),
2913 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
2914 DI(ImplicitOps | Priv, rdmsr),
2915 DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
Avi Kivityd8671622011-02-01 16:32:03 +02002916 D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
2917 N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002918 N, N, N, N, N, N, N, N,
2919 /* 0x40 - 0x4F */
2920 X16(D(DstReg | SrcMem | ModRM | Mov)),
2921 /* 0x50 - 0x5F */
2922 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2923 /* 0x60 - 0x6F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02002924 N, N, N, N,
2925 N, N, N, N,
2926 N, N, N, N,
2927 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002928 /* 0x70 - 0x7F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02002929 N, N, N, N,
2930 N, N, N, N,
2931 N, N, N, N,
2932 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002933 /* 0x80 - 0x8F */
2934 X16(D(SrcImm)),
2935 /* 0x90 - 0x9F */
Wei Yongjunee45b582010-08-06 17:10:07 +08002936 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002937 /* 0xA0 - 0xA7 */
2938 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
Joerg Roedel80612522011-04-04 12:39:33 +02002939 DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002940 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2941 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
2942 /* 0xA8 - 0xAF */
2943 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
Joerg Roedel80612522011-04-04 12:39:33 +02002944 DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002945 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2946 D(DstMem | SrcReg | Src2CL | ModRM),
Avi Kivity5c82aa22010-08-18 18:31:43 +03002947 D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002948 /* 0xB0 - 0xB7 */
Avi Kivity739ae402010-08-26 11:56:13 +03002949 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002950 D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
2951 D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
2952 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002953 /* 0xB8 - 0xBF */
2954 N, N,
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08002955 G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Wei Yongjund9574a22010-08-10 13:48:22 +08002956 D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2957 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002958 /* 0xC0 - 0xCF */
Avi Kivity739ae402010-08-26 11:56:13 +03002959 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun92f738a2010-08-17 09:19:34 +08002960 N, D(DstMem | SrcReg | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002961 N, N, N, GD(0, &group9),
2962 N, N, N, N, N, N, N, N,
2963 /* 0xD0 - 0xDF */
2964 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2965 /* 0xE0 - 0xEF */
2966 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2967 /* 0xF0 - 0xFF */
2968 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
2969};
2970
2971#undef D
2972#undef N
2973#undef G
2974#undef GD
2975#undef I
Avi Kivityaa97bb42010-01-20 18:09:23 +02002976#undef GP
Joerg Roedel01de8b02011-04-04 12:39:31 +02002977#undef EXT
Avi Kivity73fba5f2010-07-29 15:11:53 +03002978
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002979#undef D2bv
Joerg Roedelf6511932011-04-04 12:39:35 +02002980#undef D2bvIP
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002981#undef I2bv
Avi Kivity6230f7f2010-08-26 18:34:55 +03002982#undef D6ALU
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002983
Avi Kivity39f21ee2010-08-18 19:20:21 +03002984static unsigned imm_size(struct decode_cache *c)
2985{
2986 unsigned size;
2987
2988 size = (c->d & ByteOp) ? 1 : c->op_bytes;
2989 if (size == 8)
2990 size = 4;
2991 return size;
2992}
2993
2994static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
2995 unsigned size, bool sign_extension)
2996{
2997 struct decode_cache *c = &ctxt->decode;
2998 struct x86_emulate_ops *ops = ctxt->ops;
2999 int rc = X86EMUL_CONTINUE;
3000
3001 op->type = OP_IMM;
3002 op->bytes = size;
Avi Kivity90de84f2010-11-17 15:28:21 +02003003 op->addr.mem.ea = c->eip;
Avi Kivity39f21ee2010-08-18 19:20:21 +03003004 /* NB. Immediates are sign-extended as necessary. */
3005 switch (op->bytes) {
3006 case 1:
3007 op->val = insn_fetch(s8, 1, c->eip);
3008 break;
3009 case 2:
3010 op->val = insn_fetch(s16, 2, c->eip);
3011 break;
3012 case 4:
3013 op->val = insn_fetch(s32, 4, c->eip);
3014 break;
3015 }
3016 if (!sign_extension) {
3017 switch (op->bytes) {
3018 case 1:
3019 op->val &= 0xff;
3020 break;
3021 case 2:
3022 op->val &= 0xffff;
3023 break;
3024 case 4:
3025 op->val &= 0xffffffff;
3026 break;
3027 }
3028 }
3029done:
3030 return rc;
3031}
3032
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003033int
Andre Przywaradc25e892010-12-21 11:12:07 +01003034x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003035{
3036 struct x86_emulate_ops *ops = ctxt->ops;
3037 struct decode_cache *c = &ctxt->decode;
3038 int rc = X86EMUL_CONTINUE;
3039 int mode = ctxt->mode;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003040 int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
3041 bool op_prefix = false;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003042 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003043 struct operand memop = { .type = OP_NONE };
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003044
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003045 c->eip = ctxt->eip;
Andre Przywaradc25e892010-12-21 11:12:07 +01003046 c->fetch.start = c->eip;
3047 c->fetch.end = c->fetch.start + insn_len;
3048 if (insn_len > 0)
3049 memcpy(c->fetch.data, insn, insn_len);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003050 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
3051
3052 switch (mode) {
3053 case X86EMUL_MODE_REAL:
3054 case X86EMUL_MODE_VM86:
3055 case X86EMUL_MODE_PROT16:
3056 def_op_bytes = def_ad_bytes = 2;
3057 break;
3058 case X86EMUL_MODE_PROT32:
3059 def_op_bytes = def_ad_bytes = 4;
3060 break;
3061#ifdef CONFIG_X86_64
3062 case X86EMUL_MODE_PROT64:
3063 def_op_bytes = 4;
3064 def_ad_bytes = 8;
3065 break;
3066#endif
3067 default:
3068 return -1;
3069 }
3070
3071 c->op_bytes = def_op_bytes;
3072 c->ad_bytes = def_ad_bytes;
3073
3074 /* Legacy prefixes. */
3075 for (;;) {
3076 switch (c->b = insn_fetch(u8, 1, c->eip)) {
3077 case 0x66: /* operand-size override */
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003078 op_prefix = true;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003079 /* switch between 2/4 bytes */
3080 c->op_bytes = def_op_bytes ^ 6;
3081 break;
3082 case 0x67: /* address-size override */
3083 if (mode == X86EMUL_MODE_PROT64)
3084 /* switch between 4/8 bytes */
3085 c->ad_bytes = def_ad_bytes ^ 12;
3086 else
3087 /* switch between 2/4 bytes */
3088 c->ad_bytes = def_ad_bytes ^ 6;
3089 break;
3090 case 0x26: /* ES override */
3091 case 0x2e: /* CS override */
3092 case 0x36: /* SS override */
3093 case 0x3e: /* DS override */
3094 set_seg_override(c, (c->b >> 3) & 3);
3095 break;
3096 case 0x64: /* FS override */
3097 case 0x65: /* GS override */
3098 set_seg_override(c, c->b & 7);
3099 break;
3100 case 0x40 ... 0x4f: /* REX */
3101 if (mode != X86EMUL_MODE_PROT64)
3102 goto done_prefixes;
3103 c->rex_prefix = c->b;
3104 continue;
3105 case 0xf0: /* LOCK */
3106 c->lock_prefix = 1;
3107 break;
3108 case 0xf2: /* REPNE/REPNZ */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003109 case 0xf3: /* REP/REPE/REPZ */
Avi Kivity1d6b1142010-01-20 16:00:35 +02003110 c->rep_prefix = c->b;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003111 break;
3112 default:
3113 goto done_prefixes;
3114 }
3115
3116 /* Any legacy prefix after a REX prefix nullifies its effect. */
3117
3118 c->rex_prefix = 0;
3119 }
3120
3121done_prefixes:
3122
3123 /* REX prefix. */
Avi Kivity1e87e3e2010-08-01 14:42:51 +03003124 if (c->rex_prefix & 8)
3125 c->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003126
3127 /* Opcode byte(s). */
3128 opcode = opcode_table[c->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08003129 /* Two-byte opcode? */
3130 if (c->b == 0x0f) {
3131 c->twobyte = 1;
3132 c->b = insn_fetch(u8, 1, c->eip);
3133 opcode = twobyte_table[c->b];
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003134 }
3135 c->d = opcode.flags;
3136
3137 if (c->d & Group) {
3138 dual = c->d & GroupDual;
3139 c->modrm = insn_fetch(u8, 1, c->eip);
3140 --c->eip;
3141
3142 if (c->d & GroupDual) {
3143 g_mod012 = opcode.u.gdual->mod012;
3144 g_mod3 = opcode.u.gdual->mod3;
3145 } else
3146 g_mod012 = g_mod3 = opcode.u.group;
3147
3148 c->d &= ~(Group | GroupDual);
3149
3150 goffset = (c->modrm >> 3) & 7;
3151
3152 if ((c->modrm >> 6) == 3)
3153 opcode = g_mod3[goffset];
3154 else
3155 opcode = g_mod012[goffset];
Joerg Roedel01de8b02011-04-04 12:39:31 +02003156
3157 if (opcode.flags & RMExt) {
3158 goffset = c->modrm & 7;
3159 opcode = opcode.u.group[goffset];
3160 }
3161
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003162 c->d |= opcode.flags;
3163 }
3164
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003165 if (c->d & Prefix) {
3166 if (c->rep_prefix && op_prefix)
3167 return X86EMUL_UNHANDLEABLE;
3168 simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
3169 switch (simd_prefix) {
3170 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
3171 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
3172 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
3173 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
3174 }
3175 c->d |= opcode.flags;
3176 }
3177
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003178 c->execute = opcode.u.execute;
Joerg Roedeld09beab2011-04-04 12:39:25 +02003179 c->check_perm = opcode.check_perm;
Avi Kivityc4f035c2011-04-04 12:39:22 +02003180 c->intercept = opcode.intercept;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003181
3182 /* Unrecognised? */
Avi Kivityd53db5e2010-11-17 13:40:51 +02003183 if (c->d == 0 || (c->d & Undefined))
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003184 return -1;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003185
Avi Kivityd8671622011-02-01 16:32:03 +02003186 if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
3187 return -1;
3188
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003189 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
3190 c->op_bytes = 8;
3191
Avi Kivity7f9b4b72010-08-01 14:46:54 +03003192 if (c->d & Op3264) {
3193 if (mode == X86EMUL_MODE_PROT64)
3194 c->op_bytes = 8;
3195 else
3196 c->op_bytes = 4;
3197 }
3198
Avi Kivity12537912011-03-29 11:41:27 +02003199 if (c->d & Sse)
3200 c->op_bytes = 16;
3201
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003202 /* ModRM and SIB bytes. */
Avi Kivity09ee57c2010-08-01 12:07:29 +03003203 if (c->d & ModRM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003204 rc = decode_modrm(ctxt, ops, &memop);
Avi Kivity09ee57c2010-08-01 12:07:29 +03003205 if (!c->has_seg_override)
3206 set_seg_override(c, c->modrm_seg);
3207 } else if (c->d & MemAbs)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003208 rc = decode_abs(ctxt, ops, &memop);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003209 if (rc != X86EMUL_CONTINUE)
3210 goto done;
3211
3212 if (!c->has_seg_override)
3213 set_seg_override(c, VCPU_SREG_DS);
3214
Avi Kivity90de84f2010-11-17 15:28:21 +02003215 memop.addr.mem.seg = seg_override(ctxt, ops, c);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003216
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003217 if (memop.type == OP_MEM && c->ad_bytes != 8)
Avi Kivity90de84f2010-11-17 15:28:21 +02003218 memop.addr.mem.ea = (u32)memop.addr.mem.ea;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003219
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003220 if (memop.type == OP_MEM && c->rip_relative)
Avi Kivity90de84f2010-11-17 15:28:21 +02003221 memop.addr.mem.ea += c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003222
3223 /*
3224 * Decode and fetch the source operand: register, memory
3225 * or immediate.
3226 */
3227 switch (c->d & SrcMask) {
3228 case SrcNone:
3229 break;
3230 case SrcReg:
Avi Kivity12537912011-03-29 11:41:27 +02003231 decode_register_operand(ctxt, &c->src, c, 0);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003232 break;
3233 case SrcMem16:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003234 memop.bytes = 2;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003235 goto srcmem_common;
3236 case SrcMem32:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003237 memop.bytes = 4;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003238 goto srcmem_common;
3239 case SrcMem:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003240 memop.bytes = (c->d & ByteOp) ? 1 :
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003241 c->op_bytes;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003242 srcmem_common:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003243 c->src = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003244 break;
Avi Kivityb250e602010-08-18 15:11:24 +03003245 case SrcImmU16:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003246 rc = decode_imm(ctxt, &c->src, 2, false);
3247 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003248 case SrcImm:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003249 rc = decode_imm(ctxt, &c->src, imm_size(c), true);
3250 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003251 case SrcImmU:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003252 rc = decode_imm(ctxt, &c->src, imm_size(c), false);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003253 break;
3254 case SrcImmByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003255 rc = decode_imm(ctxt, &c->src, 1, true);
3256 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003257 case SrcImmUByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003258 rc = decode_imm(ctxt, &c->src, 1, false);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003259 break;
3260 case SrcAcc:
3261 c->src.type = OP_REG;
3262 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440a2010-08-01 12:35:10 +03003263 c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03003264 fetch_register_operand(&c->src);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003265 break;
3266 case SrcOne:
3267 c->src.bytes = 1;
3268 c->src.val = 1;
3269 break;
3270 case SrcSI:
3271 c->src.type = OP_MEM;
3272 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity90de84f2010-11-17 15:28:21 +02003273 c->src.addr.mem.ea =
3274 register_address(c, c->regs[VCPU_REGS_RSI]);
3275 c->src.addr.mem.seg = seg_override(ctxt, ops, c),
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003276 c->src.val = 0;
3277 break;
3278 case SrcImmFAddr:
3279 c->src.type = OP_IMM;
Avi Kivity90de84f2010-11-17 15:28:21 +02003280 c->src.addr.mem.ea = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003281 c->src.bytes = c->op_bytes + 2;
3282 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
3283 break;
3284 case SrcMemFAddr:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003285 memop.bytes = c->op_bytes + 2;
3286 goto srcmem_common;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003287 break;
3288 }
3289
Avi Kivity39f21ee2010-08-18 19:20:21 +03003290 if (rc != X86EMUL_CONTINUE)
3291 goto done;
3292
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003293 /*
3294 * Decode and fetch the second source operand: register, memory
3295 * or immediate.
3296 */
3297 switch (c->d & Src2Mask) {
3298 case Src2None:
3299 break;
3300 case Src2CL:
3301 c->src2.bytes = 1;
3302 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
3303 break;
3304 case Src2ImmByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003305 rc = decode_imm(ctxt, &c->src2, 1, true);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003306 break;
3307 case Src2One:
3308 c->src2.bytes = 1;
3309 c->src2.val = 1;
3310 break;
Avi Kivity7db41eb2010-08-18 19:25:28 +03003311 case Src2Imm:
3312 rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
3313 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003314 }
3315
Avi Kivity39f21ee2010-08-18 19:20:21 +03003316 if (rc != X86EMUL_CONTINUE)
3317 goto done;
3318
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003319 /* Decode and fetch the destination operand: register or memory. */
3320 switch (c->d & DstMask) {
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003321 case DstReg:
Avi Kivity12537912011-03-29 11:41:27 +02003322 decode_register_operand(ctxt, &c->dst, c,
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003323 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
3324 break;
Wei Yongjun943858e2010-08-06 11:36:51 +08003325 case DstImmUByte:
3326 c->dst.type = OP_IMM;
Avi Kivity90de84f2010-11-17 15:28:21 +02003327 c->dst.addr.mem.ea = c->eip;
Wei Yongjun943858e2010-08-06 11:36:51 +08003328 c->dst.bytes = 1;
3329 c->dst.val = insn_fetch(u8, 1, c->eip);
3330 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003331 case DstMem:
3332 case DstMem64:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003333 c->dst = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003334 if ((c->d & DstMask) == DstMem64)
3335 c->dst.bytes = 8;
3336 else
3337 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Wei Yongjun35c843c2010-08-09 11:34:56 +08003338 if (c->d & BitOp)
3339 fetch_bit_operand(c);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003340 c->dst.orig_val = c->dst.val;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003341 break;
3342 case DstAcc:
3343 c->dst.type = OP_REG;
3344 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440a2010-08-01 12:35:10 +03003345 c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03003346 fetch_register_operand(&c->dst);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003347 c->dst.orig_val = c->dst.val;
3348 break;
3349 case DstDI:
3350 c->dst.type = OP_MEM;
3351 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity90de84f2010-11-17 15:28:21 +02003352 c->dst.addr.mem.ea =
3353 register_address(c, c->regs[VCPU_REGS_RDI]);
3354 c->dst.addr.mem.seg = VCPU_SREG_ES;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003355 c->dst.val = 0;
3356 break;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003357 case ImplicitOps:
3358 /* Special instructions do their own operand decoding. */
3359 default:
3360 c->dst.type = OP_NONE; /* Disable writeback. */
3361 return 0;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003362 }
3363
3364done:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02003365 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003366}
3367
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03003368static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
3369{
3370 struct decode_cache *c = &ctxt->decode;
3371
3372 /* The second termination condition only applies for REPE
3373 * and REPNE. Test if the repeat string operation prefix is
3374 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
3375 * corresponding termination condition according to:
3376 * - if REPE/REPZ and ZF = 0 then done
3377 * - if REPNE/REPNZ and ZF = 1 then done
3378 */
3379 if (((c->b == 0xa6) || (c->b == 0xa7) ||
3380 (c->b == 0xae) || (c->b == 0xaf))
3381 && (((c->rep_prefix == REPE_PREFIX) &&
3382 ((ctxt->eflags & EFLG_ZF) == 0))
3383 || ((c->rep_prefix == REPNE_PREFIX) &&
3384 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
3385 return true;
3386
3387 return false;
3388}
3389
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003390int
Avi Kivity9aabc882010-07-29 15:11:50 +03003391x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003392{
Avi Kivity9aabc882010-07-29 15:11:50 +03003393 struct x86_emulate_ops *ops = ctxt->ops;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003394 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003395 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003396 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02003397 int saved_dst_type = c->dst.type;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003398 int irq; /* Used for int 3, int, and into */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003399
Gleb Natapov9de41572010-04-28 19:15:22 +03003400 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04003401
Gleb Natapov11616242010-02-11 14:43:14 +02003402 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003403 rc = emulate_ud(ctxt);
Gleb Natapov11616242010-02-11 14:43:14 +02003404 goto done;
3405 }
3406
Gleb Natapovd380a5e2010-02-10 14:21:36 +02003407 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02003408 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003409 rc = emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02003410 goto done;
3411 }
3412
Avi Kivity081bca02010-08-26 11:06:15 +03003413 if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003414 rc = emulate_ud(ctxt);
Avi Kivity081bca02010-08-26 11:06:15 +03003415 goto done;
3416 }
3417
Avi Kivity12537912011-03-29 11:41:27 +02003418 if ((c->d & Sse)
3419 && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
3420 || !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
3421 rc = emulate_ud(ctxt);
3422 goto done;
3423 }
3424
3425 if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
3426 rc = emulate_nm(ctxt);
3427 goto done;
3428 }
3429
Avi Kivityc4f035c2011-04-04 12:39:22 +02003430 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003431 rc = emulator_check_intercept(ctxt, c->intercept,
3432 X86_ICPT_PRE_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003433 if (rc != X86EMUL_CONTINUE)
3434 goto done;
3435 }
3436
Gleb Natapove92805a2010-02-10 14:21:35 +02003437 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02003438 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003439 rc = emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02003440 goto done;
3441 }
3442
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +02003443 /* Instruction can only be executed in protected mode */
3444 if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
3445 rc = emulate_ud(ctxt);
3446 goto done;
3447 }
3448
Joerg Roedeld09beab2011-04-04 12:39:25 +02003449 /* Do instruction specific permission checks */
3450 if (c->check_perm) {
3451 rc = c->check_perm(ctxt);
3452 if (rc != X86EMUL_CONTINUE)
3453 goto done;
3454 }
3455
Avi Kivityc4f035c2011-04-04 12:39:22 +02003456 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003457 rc = emulator_check_intercept(ctxt, c->intercept,
3458 X86_ICPT_POST_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003459 if (rc != X86EMUL_CONTINUE)
3460 goto done;
3461 }
3462
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003463 if (c->rep_prefix && (c->d & String)) {
3464 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02003465 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov95c55882010-04-28 19:15:39 +03003466 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003467 goto done;
3468 }
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003469 }
3470
Wei Yongjunc483c022010-08-06 15:36:36 +08003471 if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003472 rc = segmented_read(ctxt, c->src.addr.mem,
3473 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09003474 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003475 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03003476 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003477 }
3478
Gleb Natapove35b7b92010-02-25 16:36:42 +02003479 if (c->src2.type == OP_MEM) {
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003480 rc = segmented_read(ctxt, c->src2.addr.mem,
3481 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02003482 if (rc != X86EMUL_CONTINUE)
3483 goto done;
3484 }
3485
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003486 if ((c->d & DstMask) == ImplicitOps)
3487 goto special_insn;
3488
3489
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003490 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
3491 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003492 rc = segmented_read(ctxt, c->dst.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03003493 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003494 if (rc != X86EMUL_CONTINUE)
3495 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08003496 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02003497 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08003498
Avi Kivity018a98d2007-11-27 19:30:56 +02003499special_insn:
3500
Avi Kivityc4f035c2011-04-04 12:39:22 +02003501 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003502 rc = emulator_check_intercept(ctxt, c->intercept,
3503 X86_ICPT_POST_MEMACCESS);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003504 if (rc != X86EMUL_CONTINUE)
3505 goto done;
3506 }
3507
Avi Kivityef65c882010-07-29 15:11:51 +03003508 if (c->execute) {
3509 rc = c->execute(ctxt);
3510 if (rc != X86EMUL_CONTINUE)
3511 goto done;
3512 goto writeback;
3513 }
3514
Laurent Viviere4e03de2007-09-18 11:52:50 +02003515 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003516 goto twobyte_insn;
3517
Laurent Viviere4e03de2007-09-18 11:52:50 +02003518 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003519 case 0x00 ... 0x05:
3520 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003521 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003523 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003524 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003525 break;
3526 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003527 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003528 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003529 case 0x08 ... 0x0d:
3530 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003531 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003532 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003533 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003534 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003535 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003536 case 0x10 ... 0x15:
3537 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003538 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003539 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003540 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003541 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003542 break;
3543 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003544 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003545 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546 case 0x18 ... 0x1d:
3547 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003548 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003550 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003551 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003552 break;
3553 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003554 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003555 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02003556 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003557 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003558 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003559 break;
3560 case 0x28 ... 0x2d:
3561 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003562 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563 break;
3564 case 0x30 ... 0x35:
3565 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003566 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003567 break;
3568 case 0x38 ... 0x3d:
3569 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003570 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003571 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02003572 case 0x40 ... 0x47: /* inc r16/r32 */
3573 emulate_1op("inc", c->dst, ctxt->eflags);
3574 break;
3575 case 0x48 ... 0x4f: /* dec r16/r32 */
3576 emulate_1op("dec", c->dst, ctxt->eflags);
3577 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02003578 case 0x58 ... 0x5f: /* pop reg */
3579 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02003580 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Avi Kivity33615aa2007-10-31 11:15:56 +02003581 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003582 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08003583 rc = emulate_pusha(ctxt, ops);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003584 break;
3585 case 0x61: /* popa */
3586 rc = emulate_popa(ctxt, ops);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003587 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003588 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003589 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003590 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003591 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003592 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003593 case 0x6c: /* insb */
3594 case 0x6d: /* insw/insd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08003595 c->src.val = c->regs[VCPU_REGS_RDX];
3596 goto do_io_in;
Avi Kivity018a98d2007-11-27 19:30:56 +02003597 case 0x6e: /* outsb */
3598 case 0x6f: /* outsw/outsd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08003599 c->dst.val = c->regs[VCPU_REGS_RDX];
3600 goto do_io_out;
Gleb Natapov79729952010-03-18 15:20:24 +02003601 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003602 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003603 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003604 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003605 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003606 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003607 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003608 case 0:
3609 goto add;
3610 case 1:
3611 goto or;
3612 case 2:
3613 goto adc;
3614 case 3:
3615 goto sbb;
3616 case 4:
3617 goto and;
3618 case 5:
3619 goto sub;
3620 case 6:
3621 goto xor;
3622 case 7:
3623 goto cmp;
3624 }
3625 break;
3626 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003627 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02003628 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003629 break;
3630 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003631 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003632 /* Write back the register source. */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003633 c->src.val = c->dst.val;
3634 write_register_operand(&c->src);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003635 /*
3636 * Write back the memory destination with implicit LOCK
3637 * prefix.
3638 */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003639 c->dst.val = c->src.orig_val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003640 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003641 break;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003642 case 0x8c: /* mov r/m, sreg */
3643 if (c->modrm_reg > VCPU_SREG_GS) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003644 rc = emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02003645 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003646 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03003647 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003648 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003649 case 0x8d: /* lea r16/r32, m */
Avi Kivity90de84f2010-11-17 15:28:21 +02003650 c->dst.val = c->src.addr.mem.ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003651 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003652 case 0x8e: { /* mov seg, r/m16 */
3653 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003654
3655 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003656
Gleb Natapovc6975182010-02-18 12:15:01 +02003657 if (c->modrm_reg == VCPU_SREG_CS ||
3658 c->modrm_reg > VCPU_SREG_GS) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003659 rc = emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003660 goto done;
3661 }
3662
Glauber Costa310b5d32009-05-12 16:21:06 -04003663 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03003664 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04003665
Gleb Natapov2e873022010-03-18 15:20:18 +02003666 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003667
3668 c->dst.type = OP_NONE; /* Disable writeback. */
3669 break;
3670 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003671 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003672 rc = emulate_grp1a(ctxt, ops);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003673 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03003674 case 0x90 ... 0x97: /* nop / xchg reg, rax */
3675 if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03003676 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003677 goto xchg;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08003678 case 0x98: /* cbw/cwde/cdqe */
3679 switch (c->op_bytes) {
3680 case 2: c->dst.val = (s8)c->dst.val; break;
3681 case 4: c->dst.val = (s16)c->dst.val; break;
3682 case 8: c->dst.val = (s32)c->dst.val; break;
3683 }
3684 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07003685 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003686 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003687 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003688 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03003689 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02003690 c->dst.type = OP_REG;
Avi Kivity1a6440a2010-08-01 12:35:10 +03003691 c->dst.addr.reg = &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02003692 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003693 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003694 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003695 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01003696 c->dst.type = OP_NONE; /* Disable writeback. */
Gleb Natapova682e352010-03-18 15:20:21 +02003697 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003698 case 0xa8 ... 0xa9: /* test ax, imm */
3699 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003700 case 0xae ... 0xaf: /* scas */
Avi Kivityf6b33fc2010-08-17 11:20:37 +03003701 goto cmp;
Avi Kivity018a98d2007-11-27 19:30:56 +02003702 case 0xc0 ... 0xc1:
3703 emulate_grp2(ctxt);
3704 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003705 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003706 c->dst.type = OP_REG;
Avi Kivity1a6440a2010-08-01 12:35:10 +03003707 c->dst.addr.reg = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003708 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02003709 goto pop_instruction;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003710 case 0xc4: /* les */
3711 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003712 break;
3713 case 0xc5: /* lds */
3714 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003715 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003716 case 0xcb: /* ret far */
3717 rc = emulate_ret_far(ctxt, ops);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003718 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003719 case 0xcc: /* int3 */
3720 irq = 3;
3721 goto do_interrupt;
3722 case 0xcd: /* int n */
3723 irq = c->src.val;
3724 do_interrupt:
3725 rc = emulate_int(ctxt, ops, irq);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003726 break;
3727 case 0xce: /* into */
3728 if (ctxt->eflags & EFLG_OF) {
3729 irq = 4;
3730 goto do_interrupt;
3731 }
3732 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003733 case 0xcf: /* iret */
3734 rc = emulate_iret(ctxt, ops);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003735 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003736 case 0xd0 ... 0xd1: /* Grp2 */
Avi Kivity018a98d2007-11-27 19:30:56 +02003737 emulate_grp2(ctxt);
3738 break;
3739 case 0xd2 ... 0xd3: /* Grp2 */
3740 c->src.val = c->regs[VCPU_REGS_RCX];
3741 emulate_grp2(ctxt);
3742 break;
Wei Yongjunf2f31842010-08-18 16:38:21 +08003743 case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
3744 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3745 if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
3746 (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
3747 jmp_rel(c, c->src.val);
3748 break;
Wei Yongjune4abac62010-08-19 14:25:48 +08003749 case 0xe3: /* jcxz/jecxz/jrcxz */
3750 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
3751 jmp_rel(c, c->src.val);
3752 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003753 case 0xe4: /* inb */
3754 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003755 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003756 case 0xe6: /* outb */
3757 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003758 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003759 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003760 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003761 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003762 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003763 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003764 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003765 }
3766 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003767 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003768 case 0xea: { /* jmp far */
3769 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003770 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003771 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3772
3773 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003774 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003775
Gleb Natapov414e6272010-04-28 19:15:26 +03003776 c->eip = 0;
3777 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003778 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003779 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003780 case 0xeb:
3781 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003782 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003783 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003784 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003785 case 0xec: /* in al,dx */
3786 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003787 c->src.val = c->regs[VCPU_REGS_RDX];
3788 do_io_in:
Gleb Natapov7b262e92010-03-18 15:20:27 +02003789 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3790 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003791 goto done; /* IO is needed */
3792 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003793 case 0xee: /* out dx,al */
3794 case 0xef: /* out dx,(e/r)ax */
Wei Yongjun41167be2010-08-06 11:45:12 +08003795 c->dst.val = c->regs[VCPU_REGS_RDX];
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003796 do_io_out:
Wei Yongjun41167be2010-08-06 11:45:12 +08003797 ops->pio_out_emulated(c->src.bytes, c->dst.val,
3798 &c->src.val, 1, ctxt->vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003799 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003800 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003801 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003802 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003803 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003804 case 0xf5: /* cmc */
3805 /* complement carry flag from eflags reg */
3806 ctxt->eflags ^= EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003807 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003808 case 0xf6 ... 0xf7: /* Grp3 */
Avi Kivity34d1f492010-08-26 11:59:01 +03003809 rc = emulate_grp3(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02003810 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003811 case 0xf8: /* clc */
3812 ctxt->eflags &= ~EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003813 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03003814 case 0xf9: /* stc */
3815 ctxt->eflags |= EFLG_CF;
3816 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003817 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003818 if (emulator_bad_iopl(ctxt, ops)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003819 rc = emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003820 goto done;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003821 } else
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003822 ctxt->eflags &= ~X86_EFLAGS_IF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003823 break;
3824 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003825 if (emulator_bad_iopl(ctxt, ops)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003826 rc = emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003827 goto done;
3828 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003829 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003830 ctxt->eflags |= X86_EFLAGS_IF;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003831 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003832 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003833 case 0xfc: /* cld */
3834 ctxt->eflags &= ~EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003835 break;
3836 case 0xfd: /* std */
3837 ctxt->eflags |= EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003838 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003839 case 0xfe: /* Grp4 */
3840 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003841 rc = emulate_grp45(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02003842 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003843 case 0xff: /* Grp5 */
3844 if (c->modrm_reg == 5)
3845 goto jump_far;
3846 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003847 default:
3848 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003849 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003850
Avi Kivity7d9ddae2010-08-30 17:12:28 +03003851 if (rc != X86EMUL_CONTINUE)
3852 goto done;
3853
Avi Kivity018a98d2007-11-27 19:30:56 +02003854writeback:
3855 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003856 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003857 goto done;
3858
Gleb Natapov5cd21912010-03-18 15:20:26 +02003859 /*
3860 * restore dst type in case the decoding will be reused
3861 * (happens for string instruction )
3862 */
3863 c->dst.type = saved_dst_type;
3864
Gleb Natapova682e352010-03-18 15:20:21 +02003865 if ((c->d & SrcMask) == SrcSI)
Avi Kivity90de84f2010-11-17 15:28:21 +02003866 string_addr_inc(ctxt, seg_override(ctxt, ops, c),
Gleb Natapov79168fd2010-04-28 19:15:30 +03003867 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003868
3869 if ((c->d & DstMask) == DstDI)
Avi Kivity90de84f2010-11-17 15:28:21 +02003870 string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
Gleb Natapov79168fd2010-04-28 19:15:30 +03003871 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003872
Gleb Natapov5cd21912010-03-18 15:20:26 +02003873 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov6e2fb2c2010-08-25 12:47:41 +03003874 struct read_cache *r = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003875 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03003876
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003877 if (!string_insn_completed(ctxt)) {
3878 /*
3879 * Re-enter guest when pio read ahead buffer is empty
3880 * or, if it is not used, after each 1024 iteration.
3881 */
3882 if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
3883 (r->end == 0 || r->end != r->pos)) {
3884 /*
3885 * Reset read cache. Usually happens before
3886 * decode, but since instruction is restarted
3887 * we have to do it here.
3888 */
3889 ctxt->decode.mem_read.end = 0;
3890 return EMULATION_RESTART;
3891 }
3892 goto done; /* skip rip writeback */
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03003893 }
Gleb Natapov5cd21912010-03-18 15:20:26 +02003894 }
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003895
3896 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003897
3898done:
Avi Kivityda9cb572010-11-22 17:53:21 +02003899 if (rc == X86EMUL_PROPAGATE_FAULT)
3900 ctxt->have_exception = true;
Joerg Roedel775fde82011-04-04 12:39:24 +02003901 if (rc == X86EMUL_INTERCEPTED)
3902 return EMULATION_INTERCEPTED;
3903
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003904 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003905
3906twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003907 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003908 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003909 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003910 u16 size;
3911 unsigned long address;
3912
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003913 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003914 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003915 goto cannot_emulate;
3916
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003917 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003918 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003919 goto done;
3920
Avi Kivity33e38852008-05-21 15:34:25 +03003921 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003922 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003923 /* Disable writeback. */
3924 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003925 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926 case 2: /* lgdt */
Avi Kivity1a6440a2010-08-01 12:35:10 +03003927 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003928 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003929 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930 goto done;
3931 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003932 /* Disable writeback. */
3933 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003934 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003935 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003936 if (c->modrm_mod == 3) {
3937 switch (c->modrm_rm) {
3938 case 1:
3939 rc = kvm_fix_hypercall(ctxt->vcpu);
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003940 break;
3941 default:
3942 goto cannot_emulate;
3943 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003944 } else {
Avi Kivity1a6440a2010-08-01 12:35:10 +03003945 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003946 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003947 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003948 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003949 goto done;
3950 realmode_lidt(ctxt->vcpu, size, address);
3951 }
Avi Kivity16286d02008-04-14 14:40:50 +03003952 /* Disable writeback. */
3953 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003954 break;
3955 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003956 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003957 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003958 break;
3959 case 6: /* lmsw */
Avi Kivity9928ff62010-08-01 18:35:24 +03003960 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
Gleb Natapov93a152b2010-03-18 15:20:04 +02003961 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003962 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003963 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003964 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003965 emulate_ud(ctxt);
Avi Kivityda9cb572010-11-22 17:53:21 +02003966 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003967 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003968 case 7: /* invlpg*/
Avi Kivity90de84f2010-11-17 15:28:21 +02003969 emulate_invlpg(ctxt->vcpu,
3970 linear(ctxt, c->src.addr.mem));
Avi Kivity16286d02008-04-14 14:40:50 +03003971 /* Disable writeback. */
3972 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003973 break;
3974 default:
3975 goto cannot_emulate;
3976 }
3977 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003978 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003979 rc = emulate_syscall(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02003980 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003981 case 0x06:
3982 emulate_clts(ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003983 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003984 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003985 kvm_emulate_wbinvd(ctxt->vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003986 break;
3987 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003988 case 0x0d: /* GrpP (prefetch) */
3989 case 0x18: /* Grp16 (prefetch/nop) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003990 break;
3991 case 0x20: /* mov cr, reg */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003992 c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003993 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003994 case 0x21: /* mov from dr to reg */
Avi Kivityb27f3852010-08-01 14:25:22 +03003995 ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003996 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003997 case 0x22: /* mov reg, cr */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003998 if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003999 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004000 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov0f122442010-04-28 19:15:31 +03004001 goto done;
4002 }
Avi Kivity018a98d2007-11-27 19:30:56 +02004003 c->dst.type = OP_NONE;
4004 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004005 case 0x23: /* mov from reg to dr */
Avi Kivityb27f3852010-08-01 14:25:22 +03004006 if (ops->set_dr(c->modrm_reg, c->src.val &
Gleb Natapov338dbc92010-04-28 19:15:32 +03004007 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
4008 ~0ULL : ~0U), ctxt->vcpu) < 0) {
4009 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03004010 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004011 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov338dbc92010-04-28 19:15:32 +03004012 goto done;
4013 }
4014
Laurent Viviera01af5e2007-09-24 11:10:56 +02004015 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004016 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004017 case 0x30:
4018 /* wrmsr */
4019 msr_data = (u32)c->regs[VCPU_REGS_RAX]
4020 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004021 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03004022 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004023 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapovfd525362010-03-18 15:20:13 +02004024 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02004025 }
4026 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02004027 break;
4028 case 0x32:
4029 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004030 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03004031 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004032 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapovfd525362010-03-18 15:20:13 +02004033 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02004034 } else {
4035 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
4036 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
4037 }
4038 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02004039 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02004040 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004041 rc = emulate_sysenter(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02004042 break;
4043 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004044 rc = emulate_sysexit(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02004045 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004046 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004047 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02004048 if (!test_cc(c->b, ctxt->eflags))
4049 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03004051 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02004052 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03004053 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02004054 break;
Wei Yongjunee45b582010-08-06 17:10:07 +08004055 case 0x90 ... 0x9f: /* setcc r/m8 */
4056 c->dst.val = test_cc(c->b, ctxt->eflags);
4057 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004058 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03004059 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004060 break;
4061 case 0xa1: /* pop fs */
4062 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004063 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004064 case 0xa3:
4065 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08004066 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02004067 /* only subword offset */
4068 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02004069 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004070 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004071 case 0xa4: /* shld imm8, r, r/m */
4072 case 0xa5: /* shld cl, r, r/m */
4073 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
4074 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004075 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03004076 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004077 break;
4078 case 0xa9: /* pop gs */
4079 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004080 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004081 case 0xab:
4082 bts: /* bts */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004083 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004084 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004085 case 0xac: /* shrd imm8, r, r/m */
4086 case 0xad: /* shrd cl, r, r/m */
4087 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
4088 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03004089 case 0xae: /* clflush */
4090 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004091 case 0xb0 ... 0xb1: /* cmpxchg */
4092 /*
4093 * Save real source value, then compare EAX against
4094 * destination.
4095 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004096 c->src.orig_val = c->src.val;
4097 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02004098 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
4099 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004100 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004101 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004102 } else {
4103 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004104 c->dst.type = OP_REG;
Avi Kivity1a6440a2010-08-01 12:35:10 +03004105 c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004106 }
4107 break;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004108 case 0xb2: /* lss */
4109 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004110 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004111 case 0xb3:
4112 btr: /* btr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004113 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004114 break;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004115 case 0xb4: /* lfs */
4116 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004117 break;
4118 case 0xb5: /* lgs */
4119 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004120 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004121 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004122 c->dst.bytes = c->op_bytes;
4123 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
4124 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004125 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004126 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004127 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004128 case 0:
4129 goto bt;
4130 case 1:
4131 goto bts;
4132 case 2:
4133 goto btr;
4134 case 3:
4135 goto btc;
4136 }
4137 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004138 case 0xbb:
4139 btc: /* btc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004140 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004141 break;
Wei Yongjund9574a22010-08-10 13:48:22 +08004142 case 0xbc: { /* bsf */
4143 u8 zf;
4144 __asm__ ("bsf %2, %0; setz %1"
4145 : "=r"(c->dst.val), "=q"(zf)
4146 : "r"(c->src.val));
4147 ctxt->eflags &= ~X86_EFLAGS_ZF;
4148 if (zf) {
4149 ctxt->eflags |= X86_EFLAGS_ZF;
4150 c->dst.type = OP_NONE; /* Disable writeback. */
4151 }
4152 break;
4153 }
4154 case 0xbd: { /* bsr */
4155 u8 zf;
4156 __asm__ ("bsr %2, %0; setz %1"
4157 : "=r"(c->dst.val), "=q"(zf)
4158 : "r"(c->src.val));
4159 ctxt->eflags &= ~X86_EFLAGS_ZF;
4160 if (zf) {
4161 ctxt->eflags |= X86_EFLAGS_ZF;
4162 c->dst.type = OP_NONE; /* Disable writeback. */
4163 }
4164 break;
4165 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004166 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004167 c->dst.bytes = c->op_bytes;
4168 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
4169 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004170 break;
Wei Yongjun92f738a2010-08-17 09:19:34 +08004171 case 0xc0 ... 0xc1: /* xadd */
4172 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
4173 /* Write back the register source. */
4174 c->src.val = c->dst.orig_val;
4175 write_register_operand(&c->src);
4176 break;
Sheng Yanga012e652007-10-15 14:24:20 +08004177 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004178 c->dst.bytes = c->op_bytes;
4179 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
4180 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08004181 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02004183 rc = emulate_grp9(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02004184 break;
Avi Kivity91269b82010-07-25 14:51:16 +03004185 default:
4186 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004187 }
Avi Kivity7d9ddae2010-08-30 17:12:28 +03004188
4189 if (rc != X86EMUL_CONTINUE)
4190 goto done;
4191
Avi Kivity6aa8b732006-12-10 02:21:36 -08004192 goto writeback;
4193
4194cannot_emulate:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02004195 return EMULATION_FAILED;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004196}