blob: 4d9fed00e1d0ecd671af290015566e8d82e23b9e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Standard Hot Plug Controller Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29#ifndef _SHPCHP_H
30#define _SHPCHP_H
31
32#include <linux/types.h>
33#include <linux/pci.h>
Greg Kroah-Hartman7a54f252006-10-13 20:05:19 -070034#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <linux/delay.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080036#include <linux/sched.h> /* signal_pending(), struct timer_list */
Ingo Molnar6aa4cdd2006-01-13 16:02:15 +010037#include <linux/mutex.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080038
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#if !defined(MODULE)
40 #define MY_NAME "shpchp"
41#else
42 #define MY_NAME THIS_MODULE->name
43#endif
44
45extern int shpchp_poll_mode;
46extern int shpchp_poll_time;
47extern int shpchp_debug;
Kenji Kaneshigef7391f52006-02-21 15:45:45 -080048extern struct workqueue_struct *shpchp_wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Kenji Kaneshige8352e042006-12-16 15:25:57 -080050#define dbg(format, arg...) \
51 do { \
52 if (shpchp_debug) \
53 printk("%s: " format, MY_NAME , ## arg); \
54 } while (0)
55#define err(format, arg...) \
56 printk(KERN_ERR "%s: " format, MY_NAME , ## arg)
57#define info(format, arg...) \
58 printk(KERN_INFO "%s: " format, MY_NAME , ## arg)
59#define warn(format, arg...) \
60 printk(KERN_WARNING "%s: " format, MY_NAME , ## arg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Kenji Kaneshigebbe779d2006-01-26 10:04:56 +090062#define SLOT_NAME_SIZE 10
Linus Torvalds1da177e2005-04-16 15:20:36 -070063struct slot {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 u8 bus;
65 u8 device;
rajesh.shah@intel.com2178bfa2005-10-13 12:05:41 -070066 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 u32 number;
68 u8 is_a_board;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 u8 state;
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 u8 presence_save;
rajesh.shah@intel.com2178bfa2005-10-13 12:05:41 -070071 u8 pwr_save;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 struct controller *ctrl;
73 struct hpc_ops *hpc_ops;
74 struct hotplug_slot *hotplug_slot;
75 struct list_head slot_list;
David Howellsc4028952006-11-22 14:57:56 +000076 struct delayed_work work; /* work for button event */
Kenji Kaneshigea246fa42006-02-21 15:45:48 -080077 struct mutex lock;
Alex Chiang66f17052008-10-20 17:41:53 -060078 u8 hp_slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081struct event_info {
82 u32 event_type;
Kenji Kaneshigef7391f52006-02-21 15:45:45 -080083 struct slot *p_slot;
84 struct work_struct work;
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
87struct controller {
Ingo Molnar6aa4cdd2006-01-13 16:02:15 +010088 struct mutex crit_sect; /* critical section mutex */
Kenji Kaneshiged29aadd2006-01-26 09:59:24 +090089 struct mutex cmd_lock; /* command lock */
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 int num_slots; /* Number of slots on ctlr */
91 int slot_num_inc; /* 1 or -1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 struct pci_dev *pci_dev;
Kenji Kaneshige5b1a9602006-01-26 09:57:40 +090093 struct list_head slot_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 struct hpc_ops *hpc_ops;
95 wait_queue_head_t queue; /* sleep & wake process */
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 u8 slot_device_offset;
Keck, David53044f32006-01-16 15:22:36 -060097 u32 pcix_misc2_reg; /* for amd pogo errata */
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 u32 first_slot; /* First physical slot number */
Kenji Kaneshige04559862005-11-24 11:36:59 +090099 u32 cap_offset;
100 unsigned long mmio_base;
101 unsigned long mmio_size;
Kenji Kaneshige0abe68c2006-12-16 15:25:34 -0800102 void __iomem *creg;
103 struct timer_list poll_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106/* Define AMD SHPC ID */
Kenji Kaneshige9f593e32007-01-09 13:03:10 -0800107#define PCI_DEVICE_ID_AMD_GOLAM_7450 0x7450
Keck, David53044f32006-01-16 15:22:36 -0600108#define PCI_DEVICE_ID_AMD_POGO_7458 0x7458
109
110/* AMD PCIX bridge registers */
Keck, David53044f32006-01-16 15:22:36 -0600111#define PCIX_MEM_BASE_LIMIT_OFFSET 0x1C
112#define PCIX_MISCII_OFFSET 0x48
113#define PCIX_MISC_BRIDGE_ERRORS_OFFSET 0x80
114
115/* AMD PCIX_MISCII masks and offsets */
116#define PERRNONFATALENABLE_MASK 0x00040000
117#define PERRFATALENABLE_MASK 0x00080000
118#define PERRFLOODENABLE_MASK 0x00100000
119#define SERRNONFATALENABLE_MASK 0x00200000
120#define SERRFATALENABLE_MASK 0x00400000
121
122/* AMD PCIX_MISC_BRIDGE_ERRORS masks and offsets */
123#define PERR_OBSERVED_MASK 0x00000001
124
125/* AMD PCIX_MEM_BASE_LIMIT masks */
126#define RSE_MASK 0x40000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128#define INT_BUTTON_IGNORE 0
129#define INT_PRESENCE_ON 1
130#define INT_PRESENCE_OFF 2
131#define INT_SWITCH_CLOSE 3
132#define INT_SWITCH_OPEN 4
133#define INT_POWER_FAULT 5
134#define INT_POWER_FAULT_CLEAR 6
135#define INT_BUTTON_PRESS 7
136#define INT_BUTTON_RELEASE 8
137#define INT_BUTTON_CANCEL 9
138
139#define STATIC_STATE 0
140#define BLINKINGON_STATE 1
141#define BLINKINGOFF_STATE 2
142#define POWERON_STATE 3
143#define POWEROFF_STATE 4
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/* Error messages */
146#define INTERLOCK_OPEN 0x00000002
147#define ADD_NOT_SUPPORTED 0x00000003
148#define CARD_FUNCTIONING 0x00000005
149#define ADAPTER_NOT_SAME 0x00000006
150#define NO_ADAPTER_PRESENT 0x00000009
151#define NOT_ENOUGH_RESOURCES 0x0000000B
152#define DEVICE_TYPE_NOT_SUPPORTED 0x0000000C
153#define WRONG_BUS_FREQUENCY 0x0000000D
154#define POWER_FAILURE 0x0000000E
155
Greg Kroah-Hartmane1b95dc2006-08-28 11:43:25 -0700156extern int __must_check shpchp_create_ctrl_files(struct controller *ctrl);
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800157extern void shpchp_remove_ctrl_files(struct controller *ctrl);
158extern int shpchp_sysfs_enable_slot(struct slot *slot);
159extern int shpchp_sysfs_disable_slot(struct slot *slot);
Kenji Kaneshige0abe68c2006-12-16 15:25:34 -0800160extern u8 shpchp_handle_attention_button(u8 hp_slot, struct controller *ctrl);
161extern u8 shpchp_handle_switch_change(u8 hp_slot, struct controller *ctrl);
162extern u8 shpchp_handle_presence_change(u8 hp_slot, struct controller *ctrl);
163extern u8 shpchp_handle_power_fault(u8 hp_slot, struct controller *ctrl);
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800164extern int shpchp_configure_device(struct slot *p_slot);
165extern int shpchp_unconfigure_device(struct slot *p_slot);
166extern void cleanup_slots(struct controller *ctrl);
Kristen Carlson Accardie325e1f2007-03-21 11:45:31 -0700167extern void shpchp_queue_pushbutton_work(struct work_struct *work);
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800168extern int shpc_init( struct controller *ctrl, struct pci_dev *pdev);
Kristen Accardi783c49f2006-03-03 10:16:05 -0800169
Alex Chiang66f17052008-10-20 17:41:53 -0600170static inline const char *slot_name(struct slot *slot)
171{
172 return hotplug_slot_name(slot->hotplug_slot);
173}
174
Kristen Accardi783c49f2006-03-03 10:16:05 -0800175#ifdef CONFIG_ACPI
Kenji Kaneshigeac9c0522008-05-28 15:01:03 +0900176#include <linux/pci-acpi.h>
Kristen Accardi783c49f2006-03-03 10:16:05 -0800177static inline int get_hp_params_from_firmware(struct pci_dev *dev,
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800178 struct hotplug_params *hpp)
Kristen Accardi783c49f2006-03-03 10:16:05 -0800179{
Kenji Kaneshige7430e342006-05-02 10:54:50 +0900180 if (ACPI_FAILURE(acpi_get_hp_params_from_firmware(dev->bus, hpp)))
Kristen Accardi783c49f2006-03-03 10:16:05 -0800181 return -ENODEV;
182 return 0;
183}
Kenji Kaneshigeac9c0522008-05-28 15:01:03 +0900184
185static inline int get_hp_hw_control_from_firmware(struct pci_dev *dev)
186{
187 u32 flags = OSC_SHPC_NATIVE_HP_CONTROL;
188 return acpi_get_hp_hw_control_from_firmware(dev, flags);
189}
Kristen Accardi783c49f2006-03-03 10:16:05 -0800190#else
191#define get_hp_params_from_firmware(dev, hpp) (-ENODEV)
Kenji Kaneshigeac9c0522008-05-28 15:01:03 +0900192#define get_hp_hw_control_from_firmware(dev) (0)
Kristen Accardi783c49f2006-03-03 10:16:05 -0800193#endif
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195struct ctrl_reg {
196 volatile u32 base_offset;
197 volatile u32 slot_avail1;
198 volatile u32 slot_avail2;
199 volatile u32 slot_config;
200 volatile u16 sec_bus_config;
201 volatile u8 msi_ctrl;
202 volatile u8 prog_interface;
203 volatile u16 cmd;
204 volatile u16 cmd_status;
205 volatile u32 intr_loc;
206 volatile u32 serr_loc;
207 volatile u32 serr_intr_enable;
208 volatile u32 slot1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209} __attribute__ ((packed));
210
211/* offsets to the controller registers based on the above structure layout */
212enum ctrl_offsets {
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800213 BASE_OFFSET = offsetof(struct ctrl_reg, base_offset),
214 SLOT_AVAIL1 = offsetof(struct ctrl_reg, slot_avail1),
215 SLOT_AVAIL2 = offsetof(struct ctrl_reg, slot_avail2),
216 SLOT_CONFIG = offsetof(struct ctrl_reg, slot_config),
217 SEC_BUS_CONFIG = offsetof(struct ctrl_reg, sec_bus_config),
218 MSI_CTRL = offsetof(struct ctrl_reg, msi_ctrl),
219 PROG_INTERFACE = offsetof(struct ctrl_reg, prog_interface),
220 CMD = offsetof(struct ctrl_reg, cmd),
221 CMD_STATUS = offsetof(struct ctrl_reg, cmd_status),
222 INTR_LOC = offsetof(struct ctrl_reg, intr_loc),
223 SERR_LOC = offsetof(struct ctrl_reg, serr_loc),
224 SERR_INTR_ENABLE = offsetof(struct ctrl_reg, serr_intr_enable),
225 SLOT1 = offsetof(struct ctrl_reg, slot1),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800228static inline struct slot *get_slot(struct hotplug_slot *hotplug_slot)
Kenji Kaneshige9f593e32007-01-09 13:03:10 -0800229{
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800230 return hotplug_slot->private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231}
232
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800233static inline struct slot *shpchp_find_slot(struct controller *ctrl, u8 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234{
Kenji Kaneshige5b1a9602006-01-26 09:57:40 +0900235 struct slot *slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Kenji Kaneshige5b1a9602006-01-26 09:57:40 +0900237 list_for_each_entry(slot, &ctrl->slot_list, slot_list) {
238 if (slot->device == device)
239 return slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 }
241
Harvey Harrison66bef8c2008-03-03 19:09:46 -0800242 err("%s: slot (device=0x%x) not found\n", __func__, device);
Kenji Kaneshige5b1a9602006-01-26 09:57:40 +0900243 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244}
245
Keck, David53044f32006-01-16 15:22:36 -0600246static inline void amd_pogo_errata_save_misc_reg(struct slot *p_slot)
247{
248 u32 pcix_misc2_temp;
249
250 /* save MiscII register */
251 pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp);
252
253 p_slot->ctrl->pcix_misc2_reg = pcix_misc2_temp;
254
255 /* clear SERR/PERR enable bits */
256 pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
257 pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
258 pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
259 pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
260 pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
261 pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
262}
263
264static inline void amd_pogo_errata_restore_misc_reg(struct slot *p_slot)
265{
266 u32 pcix_misc2_temp;
267 u32 pcix_bridge_errors_reg;
268 u32 pcix_mem_base_reg;
269 u8 perr_set;
270 u8 rse_set;
271
272 /* write-one-to-clear Bridge_Errors[ PERR_OBSERVED ] */
273 pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, &pcix_bridge_errors_reg);
274 perr_set = pcix_bridge_errors_reg & PERR_OBSERVED_MASK;
275 if (perr_set) {
Harvey Harrison66bef8c2008-03-03 19:09:46 -0800276 dbg ("%s W1C: Bridge_Errors[ PERR_OBSERVED = %08X]\n",__func__ , perr_set);
Keck, David53044f32006-01-16 15:22:36 -0600277
278 pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, perr_set);
279 }
280
281 /* write-one-to-clear Memory_Base_Limit[ RSE ] */
282 pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, &pcix_mem_base_reg);
283 rse_set = pcix_mem_base_reg & RSE_MASK;
284 if (rse_set) {
Harvey Harrison66bef8c2008-03-03 19:09:46 -0800285 dbg ("%s W1C: Memory_Base_Limit[ RSE ]\n",__func__ );
Keck, David53044f32006-01-16 15:22:36 -0600286
287 pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, rse_set);
288 }
289 /* restore MiscII register */
290 pci_read_config_dword( p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp );
291
292 if (p_slot->ctrl->pcix_misc2_reg & SERRFATALENABLE_MASK)
293 pcix_misc2_temp |= SERRFATALENABLE_MASK;
294 else
295 pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
296
297 if (p_slot->ctrl->pcix_misc2_reg & SERRNONFATALENABLE_MASK)
298 pcix_misc2_temp |= SERRNONFATALENABLE_MASK;
299 else
300 pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
301
302 if (p_slot->ctrl->pcix_misc2_reg & PERRFLOODENABLE_MASK)
303 pcix_misc2_temp |= PERRFLOODENABLE_MASK;
304 else
305 pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
306
307 if (p_slot->ctrl->pcix_misc2_reg & PERRFATALENABLE_MASK)
308 pcix_misc2_temp |= PERRFATALENABLE_MASK;
309 else
310 pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
311
312 if (p_slot->ctrl->pcix_misc2_reg & PERRNONFATALENABLE_MASK)
313 pcix_misc2_temp |= PERRNONFATALENABLE_MASK;
314 else
315 pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
316 pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
317}
318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319struct hpc_ops {
Kenji Kaneshige8352e042006-12-16 15:25:57 -0800320 int (*power_on_slot)(struct slot *slot);
321 int (*slot_enable)(struct slot *slot);
322 int (*slot_disable)(struct slot *slot);
323 int (*set_bus_speed_mode)(struct slot *slot, enum pci_bus_speed speed);
324 int (*get_power_status)(struct slot *slot, u8 *status);
325 int (*get_attention_status)(struct slot *slot, u8 *status);
326 int (*set_attention_status)(struct slot *slot, u8 status);
327 int (*get_latch_status)(struct slot *slot, u8 *status);
328 int (*get_adapter_status)(struct slot *slot, u8 *status);
329 int (*get_max_bus_speed)(struct slot *slot, enum pci_bus_speed *speed);
330 int (*get_cur_bus_speed)(struct slot *slot, enum pci_bus_speed *speed);
331 int (*get_adapter_speed)(struct slot *slot, enum pci_bus_speed *speed);
332 int (*get_mode1_ECC_cap)(struct slot *slot, u8 *mode);
333 int (*get_prog_int)(struct slot *slot, u8 *prog_int);
334 int (*query_power_fault)(struct slot *slot);
335 void (*green_led_on)(struct slot *slot);
336 void (*green_led_off)(struct slot *slot);
337 void (*green_led_blink)(struct slot *slot);
338 void (*release_ctlr)(struct controller *ctrl);
339 int (*check_cmd_status)(struct controller *ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340};
341
342#endif /* _SHPCHP_H */