Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2003 - 2006 NetXen, Inc. |
| 3 | * All rights reserved. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 4 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License |
| 7 | * as published by the Free Software Foundation; either version 2 |
| 8 | * of the License, or (at your option) any later version. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 9 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 10 | * This program is distributed in the hope that it will be useful, but |
| 11 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 14 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, |
| 18 | * MA 02111-1307, USA. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 19 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 20 | * The full GNU General Public License is included in this distribution |
| 21 | * in the file called LICENSE. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 22 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 23 | * Contact Information: |
| 24 | * info@netxen.com |
| 25 | * NetXen, |
| 26 | * 3965 Freedom Circle, Fourth floor, |
| 27 | * Santa Clara, CA 95054 |
| 28 | */ |
| 29 | |
| 30 | #ifndef _NETXEN_NIC_H_ |
| 31 | #define _NETXEN_NIC_H_ |
| 32 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 33 | #include <linux/module.h> |
| 34 | #include <linux/kernel.h> |
| 35 | #include <linux/types.h> |
| 36 | #include <linux/compiler.h> |
| 37 | #include <linux/slab.h> |
| 38 | #include <linux/delay.h> |
| 39 | #include <linux/init.h> |
| 40 | #include <linux/ioport.h> |
| 41 | #include <linux/pci.h> |
| 42 | #include <linux/netdevice.h> |
| 43 | #include <linux/etherdevice.h> |
| 44 | #include <linux/ip.h> |
| 45 | #include <linux/in.h> |
| 46 | #include <linux/tcp.h> |
| 47 | #include <linux/skbuff.h> |
| 48 | #include <linux/version.h> |
| 49 | |
| 50 | #include <linux/ethtool.h> |
| 51 | #include <linux/mii.h> |
| 52 | #include <linux/interrupt.h> |
| 53 | #include <linux/timer.h> |
| 54 | |
| 55 | #include <linux/mm.h> |
| 56 | #include <linux/mman.h> |
| 57 | |
| 58 | #include <asm/system.h> |
| 59 | #include <asm/io.h> |
| 60 | #include <asm/byteorder.h> |
| 61 | #include <asm/uaccess.h> |
| 62 | #include <asm/pgtable.h> |
| 63 | |
| 64 | #include "netxen_nic_hw.h" |
| 65 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 66 | #define _NETXEN_NIC_LINUX_MAJOR 3 |
Mithlesh Thukral | 6d1495f | 2007-04-20 07:56:42 -0700 | [diff] [blame] | 67 | #define _NETXEN_NIC_LINUX_MINOR 4 |
dhananjay@netxen.com | 001a731 | 2007-12-26 10:23:54 -0800 | [diff] [blame] | 68 | #define _NETXEN_NIC_LINUX_SUBVERSION 18 |
| 69 | #define NETXEN_NIC_LINUX_VERSIONID "3.4.18" |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 70 | |
Mithlesh Thukral | 0d04761 | 2007-06-07 04:36:36 -0700 | [diff] [blame] | 71 | #define NETXEN_NUM_FLASH_SECTORS (64) |
| 72 | #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024) |
| 73 | #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \ |
| 74 | * NETXEN_FLASH_SECTOR_SIZE) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 75 | |
Linsys Contractor Mithlesh Thukral | 0c25cfe | 2007-02-28 05:14:07 -0800 | [diff] [blame] | 76 | #define PHAN_VENDOR_ID 0x4040 |
| 77 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 78 | #define RCV_DESC_RINGSIZE \ |
| 79 | (sizeof(struct rcv_desc) * adapter->max_rx_desc_count) |
| 80 | #define STATUS_DESC_RINGSIZE \ |
| 81 | (sizeof(struct status_desc)* adapter->max_rx_desc_count) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 82 | #define LRO_DESC_RINGSIZE \ |
| 83 | (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 84 | #define TX_RINGSIZE \ |
| 85 | (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count) |
| 86 | #define RCV_BUFFSIZE \ |
| 87 | (sizeof(struct netxen_rx_buffer) * rcv_desc->max_rx_desc_count) |
Dhananjay Phadke | ba53e6b | 2008-03-17 19:59:50 -0700 | [diff] [blame] | 88 | #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a))) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 89 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 90 | #define NETXEN_NETDEV_STATUS 0x1 |
| 91 | #define NETXEN_RCV_PRODUCER_OFFSET 0 |
| 92 | #define NETXEN_RCV_PEG_DB_ID 2 |
| 93 | #define NETXEN_HOST_DUMMY_DMA_SIZE 1024 |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 94 | #define FLASH_SUCCESS 0 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 95 | |
| 96 | #define ADDR_IN_WINDOW1(off) \ |
| 97 | ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0 |
| 98 | |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 99 | /* |
| 100 | * normalize a 64MB crb address to 32MB PCI window |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 101 | * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1 |
| 102 | */ |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 103 | #define NETXEN_CRB_NORMAL(reg) \ |
| 104 | ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST) |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 105 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 106 | #define NETXEN_CRB_NORMALIZE(adapter, reg) \ |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 107 | pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg)) |
| 108 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 109 | #define DB_NORMALIZE(adapter, off) \ |
| 110 | (adapter->ahw.db_base + (off)) |
| 111 | |
| 112 | #define NX_P2_C0 0x24 |
| 113 | #define NX_P2_C1 0x25 |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 114 | #define NX_P3_A0 0x30 |
| 115 | #define NX_P3_A2 0x30 |
| 116 | #define NX_P3_B0 0x40 |
| 117 | #define NX_P3_B1 0x41 |
| 118 | |
| 119 | #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1) |
| 120 | #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 121 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 122 | #define FIRST_PAGE_GROUP_START 0 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 123 | #define FIRST_PAGE_GROUP_END 0x100000 |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 124 | |
Mithlesh Thukral | 78403a9 | 2007-04-20 07:57:26 -0700 | [diff] [blame] | 125 | #define SECOND_PAGE_GROUP_START 0x6000000 |
| 126 | #define SECOND_PAGE_GROUP_END 0x68BC000 |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 127 | |
| 128 | #define THIRD_PAGE_GROUP_START 0x70E4000 |
| 129 | #define THIRD_PAGE_GROUP_END 0x8000000 |
| 130 | |
| 131 | #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START |
| 132 | #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START |
| 133 | #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 134 | |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 135 | #define P2_MAX_MTU (8000) |
| 136 | #define P3_MAX_MTU (9600) |
| 137 | #define NX_ETHERMTU 1500 |
| 138 | #define NX_MAX_ETHERHDR 32 /* This contains some padding */ |
| 139 | |
| 140 | #define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU) |
| 141 | #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU) |
| 142 | #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU) |
| 143 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 144 | #define MAX_RX_BUFFER_LENGTH 1760 |
Amit S. Kale | bd56c6b | 2006-12-18 05:54:36 -0800 | [diff] [blame] | 145 | #define MAX_RX_JUMBO_BUFFER_LENGTH 8062 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 146 | #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512) |
| 147 | #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 148 | #define RX_JUMBO_DMA_MAP_LEN \ |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 149 | (MAX_RX_JUMBO_BUFFER_LENGTH - 2) |
| 150 | #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 151 | |
| 152 | /* |
| 153 | * Maximum number of ring contexts |
| 154 | */ |
| 155 | #define MAX_RING_CTX 1 |
| 156 | |
| 157 | /* Opcodes to be used with the commands */ |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 158 | #define TX_ETHER_PKT 0x01 |
| 159 | #define TX_TCP_PKT 0x02 |
| 160 | #define TX_UDP_PKT 0x03 |
| 161 | #define TX_IP_PKT 0x04 |
| 162 | #define TX_TCP_LSO 0x05 |
| 163 | #define TX_TCP_LSO6 0x06 |
| 164 | #define TX_IPSEC 0x07 |
| 165 | #define TX_IPSEC_CMD 0x0a |
| 166 | #define TX_TCPV6_PKT 0x0b |
| 167 | #define TX_UDPV6_PKT 0x0c |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 168 | |
| 169 | /* The following opcodes are for internal consumption. */ |
| 170 | #define NETXEN_CONTROL_OP 0x10 |
| 171 | #define PEGNET_REQUEST 0x11 |
| 172 | |
| 173 | #define MAX_NUM_CARDS 4 |
| 174 | |
| 175 | #define MAX_BUFFERS_PER_CMD 32 |
| 176 | |
| 177 | /* |
| 178 | * Following are the states of the Phantom. Phantom will set them and |
| 179 | * Host will read to check if the fields are correct. |
| 180 | */ |
| 181 | #define PHAN_INITIALIZE_START 0xff00 |
| 182 | #define PHAN_INITIALIZE_FAILED 0xffff |
| 183 | #define PHAN_INITIALIZE_COMPLETE 0xff01 |
| 184 | |
| 185 | /* Host writes the following to notify that it has done the init-handshake */ |
| 186 | #define PHAN_INITIALIZE_ACK 0xf00f |
| 187 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 188 | #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 189 | |
| 190 | /* descriptor types */ |
| 191 | #define RCV_DESC_NORMAL 0x01 |
| 192 | #define RCV_DESC_JUMBO 0x02 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 193 | #define RCV_DESC_LRO 0x04 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 194 | #define RCV_DESC_NORMAL_CTXID 0 |
| 195 | #define RCV_DESC_JUMBO_CTXID 1 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 196 | #define RCV_DESC_LRO_CTXID 2 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 197 | |
| 198 | #define RCV_DESC_TYPE(ID) \ |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 199 | ((ID == RCV_DESC_JUMBO_CTXID) \ |
| 200 | ? RCV_DESC_JUMBO \ |
| 201 | : ((ID == RCV_DESC_LRO_CTXID) \ |
| 202 | ? RCV_DESC_LRO : \ |
| 203 | (RCV_DESC_NORMAL))) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 204 | |
Dhananjay Phadke | ba53e6b | 2008-03-17 19:59:50 -0700 | [diff] [blame] | 205 | #define MAX_CMD_DESCRIPTORS 4096 |
Amit S. Kale | bd56c6b | 2006-12-18 05:54:36 -0800 | [diff] [blame] | 206 | #define MAX_RCV_DESCRIPTORS 16384 |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 207 | #define MAX_CMD_DESCRIPTORS_HOST (MAX_CMD_DESCRIPTORS / 4) |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 208 | #define MAX_RCV_DESCRIPTORS_1G (MAX_RCV_DESCRIPTORS / 4) |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 209 | #define MAX_RCV_DESCRIPTORS_10G 8192 |
Amit S. Kale | bd56c6b | 2006-12-18 05:54:36 -0800 | [diff] [blame] | 210 | #define MAX_JUMBO_RCV_DESCRIPTORS 1024 |
| 211 | #define MAX_LRO_RCV_DESCRIPTORS 64 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 212 | #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS |
| 213 | #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS |
| 214 | #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS |
| 215 | #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 216 | #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 217 | #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \ |
| 218 | MAX_LRO_RCV_DESCRIPTORS) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 219 | #define MIN_TX_COUNT 4096 |
| 220 | #define MIN_RX_COUNT 4096 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 221 | #define NETXEN_CTX_SIGNATURE 0xdee0 |
| 222 | #define NETXEN_RCV_PRODUCER(ringid) (ringid) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 223 | #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */ |
| 224 | |
| 225 | #define PHAN_PEG_RCV_INITIALIZED 0xff01 |
| 226 | #define PHAN_PEG_RCV_START_INITIALIZE 0xff00 |
| 227 | |
| 228 | #define get_next_index(index, length) \ |
| 229 | (((index) + 1) & ((length) - 1)) |
| 230 | |
| 231 | #define get_index_range(index,length,count) \ |
| 232 | (((index) + (count)) & ((length) - 1)) |
| 233 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 234 | #define MPORT_SINGLE_FUNCTION_MODE 0x1111 |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 235 | #define MPORT_MULTI_FUNCTION_MODE 0x2222 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 236 | |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 237 | #include "netxen_nic_phan_reg.h" |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 238 | |
| 239 | /* |
| 240 | * NetXen host-peg signal message structure |
| 241 | * |
| 242 | * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx |
| 243 | * Bit 2 : priv_id => must be 1 |
| 244 | * Bit 3-17 : count => for doorbell |
| 245 | * Bit 18-27 : ctx_id => Context id |
| 246 | * Bit 28-31 : opcode |
| 247 | */ |
| 248 | |
| 249 | typedef u32 netxen_ctx_msg; |
| 250 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 251 | #define netxen_set_msg_peg_id(config_word, val) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 252 | ((config_word) &= ~3, (config_word) |= val & 3) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 253 | #define netxen_set_msg_privid(config_word) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 254 | ((config_word) |= 1 << 2) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 255 | #define netxen_set_msg_count(config_word, val) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 256 | ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 257 | #define netxen_set_msg_ctxid(config_word, val) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 258 | ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 259 | #define netxen_set_msg_opcode(config_word, val) \ |
Amit S. Kale | 8258117 | 2007-02-12 04:33:38 -0800 | [diff] [blame] | 260 | ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 261 | |
| 262 | struct netxen_rcv_context { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 263 | __le64 rcv_ring_addr; |
| 264 | __le32 rcv_ring_size; |
| 265 | __le32 rsrvd; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 266 | }; |
| 267 | |
| 268 | struct netxen_ring_ctx { |
| 269 | |
| 270 | /* one command ring */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 271 | __le64 cmd_consumer_offset; |
| 272 | __le64 cmd_ring_addr; |
| 273 | __le32 cmd_ring_size; |
| 274 | __le32 rsrvd; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 275 | |
| 276 | /* three receive rings */ |
| 277 | struct netxen_rcv_context rcv_ctx[3]; |
| 278 | |
| 279 | /* one status ring */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 280 | __le64 sts_ring_addr; |
| 281 | __le32 sts_ring_size; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 282 | |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 283 | __le32 ctx_id; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 284 | } __attribute__ ((aligned(64))); |
| 285 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 286 | /* |
| 287 | * Following data structures describe the descriptors that will be used. |
| 288 | * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when |
| 289 | * we are doing LSO (above the 1500 size packet) only. |
| 290 | */ |
| 291 | |
| 292 | /* |
| 293 | * The size of reference handle been changed to 16 bits to pass the MSS fields |
| 294 | * for the LSO packet |
| 295 | */ |
| 296 | |
| 297 | #define FLAGS_CHECKSUM_ENABLED 0x01 |
| 298 | #define FLAGS_LSO_ENABLED 0x02 |
| 299 | #define FLAGS_IPSEC_SA_ADD 0x04 |
| 300 | #define FLAGS_IPSEC_SA_DELETE 0x08 |
| 301 | #define FLAGS_VLAN_TAGGED 0x10 |
| 302 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 303 | #define netxen_set_cmd_desc_port(cmd_desc, var) \ |
| 304 | ((cmd_desc)->port_ctxid |= ((var) & 0x0F)) |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 305 | #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \ |
| 306 | ((cmd_desc)->port_ctxid |= ((var) & 0xF0)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 307 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 308 | #define netxen_set_cmd_desc_flags(cmd_desc, val) \ |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 309 | (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \ |
| 310 | ~cpu_to_le16(0x7f)) | cpu_to_le16((val) & 0x7f) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 311 | #define netxen_set_cmd_desc_opcode(cmd_desc, val) \ |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 312 | (cmd_desc)->flags_opcode = ((cmd_desc)->flags_opcode & \ |
| 313 | ~cpu_to_le16((u16)0x3f << 7)) | cpu_to_le16(((val) & 0x3f) << 7) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 314 | |
| 315 | #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \ |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 316 | (cmd_desc)->num_of_buffers_total_length = \ |
| 317 | ((cmd_desc)->num_of_buffers_total_length & \ |
| 318 | ~cpu_to_le32(0xff)) | cpu_to_le32((val) & 0xff) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 319 | #define netxen_set_cmd_desc_totallength(cmd_desc, val) \ |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 320 | (cmd_desc)->num_of_buffers_total_length = \ |
| 321 | ((cmd_desc)->num_of_buffers_total_length & \ |
| 322 | ~cpu_to_le32((u32)0xffffff << 8)) | \ |
| 323 | cpu_to_le32(((val) & 0xffffff) << 8) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 324 | |
| 325 | #define netxen_get_cmd_desc_opcode(cmd_desc) \ |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 326 | ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003f) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 327 | #define netxen_get_cmd_desc_totallength(cmd_desc) \ |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 328 | ((le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8) & 0xffffff) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 329 | |
| 330 | struct cmd_desc_type0 { |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 331 | u8 tcp_hdr_offset; /* For LSO only */ |
| 332 | u8 ip_hdr_offset; /* For LSO only */ |
| 333 | /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 334 | __le16 flags_opcode; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 335 | /* Bit pattern: 0-7 total number of segments, |
| 336 | 8-31 Total size of the packet */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 337 | __le32 num_of_buffers_total_length; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 338 | union { |
| 339 | struct { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 340 | __le32 addr_low_part2; |
| 341 | __le32 addr_high_part2; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 342 | }; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 343 | __le64 addr_buffer2; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 344 | }; |
| 345 | |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 346 | __le16 reference_handle; /* changed to u16 to add mss */ |
| 347 | __le16 mss; /* passed by NDIS_PACKET for LSO */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 348 | /* Bit pattern 0-3 port, 0-3 ctx id */ |
| 349 | u8 port_ctxid; |
| 350 | u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 351 | __le16 conn_id; /* IPSec offoad only */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 352 | |
| 353 | union { |
| 354 | struct { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 355 | __le32 addr_low_part3; |
| 356 | __le32 addr_high_part3; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 357 | }; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 358 | __le64 addr_buffer3; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 359 | }; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 360 | union { |
| 361 | struct { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 362 | __le32 addr_low_part1; |
| 363 | __le32 addr_high_part1; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 364 | }; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 365 | __le64 addr_buffer1; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 366 | }; |
| 367 | |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 368 | __le16 buffer1_length; |
| 369 | __le16 buffer2_length; |
| 370 | __le16 buffer3_length; |
| 371 | __le16 buffer4_length; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 372 | |
| 373 | union { |
| 374 | struct { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 375 | __le32 addr_low_part4; |
| 376 | __le32 addr_high_part4; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 377 | }; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 378 | __le64 addr_buffer4; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 379 | }; |
| 380 | |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 381 | __le64 unused; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 382 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 383 | } __attribute__ ((aligned(64))); |
| 384 | |
| 385 | /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */ |
| 386 | struct rcv_desc { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 387 | __le16 reference_handle; |
| 388 | __le16 reserved; |
| 389 | __le32 buffer_length; /* allocated buffer length (usually 2K) */ |
| 390 | __le64 addr_buffer; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 391 | }; |
| 392 | |
| 393 | /* opcode field in status_desc */ |
| 394 | #define RCV_NIC_PKT (0xA) |
| 395 | #define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12) |
| 396 | |
| 397 | /* for status field in status_desc */ |
| 398 | #define STATUS_NEED_CKSUM (1) |
| 399 | #define STATUS_CKSUM_OK (2) |
| 400 | |
| 401 | /* owner bits of status_desc */ |
| 402 | #define STATUS_OWNER_HOST (0x1) |
| 403 | #define STATUS_OWNER_PHANTOM (0x2) |
| 404 | |
| 405 | #define NETXEN_PROT_IP (1) |
| 406 | #define NETXEN_PROT_UNKNOWN (0) |
| 407 | |
| 408 | /* Note: sizeof(status_desc) should always be a mutliple of 2 */ |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 409 | |
| 410 | #define netxen_get_sts_desc_lro_cnt(status_desc) \ |
| 411 | ((status_desc)->lro & 0x7F) |
| 412 | #define netxen_get_sts_desc_lro_last_frag(status_desc) \ |
| 413 | (((status_desc)->lro & 0x80) >> 7) |
| 414 | |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 415 | #define netxen_get_sts_port(sts_data) \ |
| 416 | ((sts_data) & 0x0F) |
| 417 | #define netxen_get_sts_status(sts_data) \ |
| 418 | (((sts_data) >> 4) & 0x0F) |
| 419 | #define netxen_get_sts_type(sts_data) \ |
| 420 | (((sts_data) >> 8) & 0x0F) |
| 421 | #define netxen_get_sts_totallength(sts_data) \ |
| 422 | (((sts_data) >> 12) & 0xFFFF) |
| 423 | #define netxen_get_sts_refhandle(sts_data) \ |
| 424 | (((sts_data) >> 28) & 0xFFFF) |
| 425 | #define netxen_get_sts_prot(sts_data) \ |
| 426 | (((sts_data) >> 44) & 0x0F) |
| 427 | #define netxen_get_sts_opcode(sts_data) \ |
| 428 | (((sts_data) >> 58) & 0x03F) |
| 429 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 430 | #define netxen_get_sts_owner(status_desc) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 431 | ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03) |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 432 | #define netxen_set_sts_owner(status_desc, val) { \ |
| 433 | (status_desc)->status_desc_data = \ |
| 434 | ((status_desc)->status_desc_data & \ |
| 435 | ~cpu_to_le64(0x3ULL << 56)) | \ |
| 436 | cpu_to_le64((u64)((val) & 0x3) << 56); \ |
| 437 | } |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 438 | |
| 439 | struct status_desc { |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 440 | /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length |
| 441 | 28-43 reference_handle, 44-47 protocol, 48-52 unused |
| 442 | 53-55 desc_cnt, 56-57 owner, 58-63 opcode |
| 443 | */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 444 | __le64 status_desc_data; |
| 445 | __le32 hash_value; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 446 | u8 hash_type; |
| 447 | u8 msg_type; |
| 448 | u8 unused; |
| 449 | /* Bit pattern: 0-6 lro_count indicates frag sequence, |
| 450 | 7 last_frag indicates last frag */ |
| 451 | u8 lro; |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 452 | } __attribute__ ((aligned(16))); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 453 | |
| 454 | enum { |
| 455 | NETXEN_RCV_PEG_0 = 0, |
| 456 | NETXEN_RCV_PEG_1 |
| 457 | }; |
| 458 | /* The version of the main data structure */ |
| 459 | #define NETXEN_BDINFO_VERSION 1 |
| 460 | |
| 461 | /* Magic number to let user know flash is programmed */ |
| 462 | #define NETXEN_BDINFO_MAGIC 0x12345678 |
| 463 | |
| 464 | /* Max number of Gig ports on a Phantom board */ |
| 465 | #define NETXEN_MAX_PORTS 4 |
| 466 | |
| 467 | typedef enum { |
| 468 | NETXEN_BRDTYPE_P1_BD = 0x0000, |
| 469 | NETXEN_BRDTYPE_P1_SB = 0x0001, |
| 470 | NETXEN_BRDTYPE_P1_SMAX = 0x0002, |
| 471 | NETXEN_BRDTYPE_P1_SOCK = 0x0003, |
| 472 | |
| 473 | NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008, |
| 474 | NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009, |
| 475 | NETXEN_BRDTYPE_P2_SB35_4G = 0x000a, |
| 476 | NETXEN_BRDTYPE_P2_SB31_10G = 0x000b, |
| 477 | NETXEN_BRDTYPE_P2_SB31_2G = 0x000c, |
| 478 | |
| 479 | NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d, |
| 480 | NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e, |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 481 | NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f, |
| 482 | |
| 483 | NETXEN_BRDTYPE_P3_REF_QG = 0x0021, |
| 484 | NETXEN_BRDTYPE_P3_HMEZ = 0x0022, |
| 485 | NETXEN_BRDTYPE_P3_10G_CX4_LP = 0x0023, |
| 486 | NETXEN_BRDTYPE_P3_4_GB = 0x0024, |
| 487 | NETXEN_BRDTYPE_P3_IMEZ = 0x0025, |
| 488 | NETXEN_BRDTYPE_P3_10G_SFP_PLUS = 0x0026, |
| 489 | NETXEN_BRDTYPE_P3_10000_BASE_T = 0x0027, |
| 490 | NETXEN_BRDTYPE_P3_XG_LOM = 0x0028, |
| 491 | NETXEN_BRDTYPE_P3_4_GB_MM = 0x0029, |
| 492 | NETXEN_BRDTYPE_P3_10G_CX4 = 0x0031, |
| 493 | NETXEN_BRDTYPE_P3_10G_XFP = 0x0032 |
| 494 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 495 | } netxen_brdtype_t; |
| 496 | |
| 497 | typedef enum { |
| 498 | NETXEN_BRDMFG_INVENTEC = 1 |
| 499 | } netxen_brdmfg; |
| 500 | |
| 501 | typedef enum { |
| 502 | MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */ |
| 503 | MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */ |
| 504 | MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */ |
| 505 | MEM_ORG_256Mbx4 = 0x3, |
| 506 | MEM_ORG_256Mbx8 = 0x4, |
| 507 | MEM_ORG_256Mbx16 = 0x5, |
| 508 | MEM_ORG_512Mbx4 = 0x6, |
| 509 | MEM_ORG_512Mbx8 = 0x7, |
| 510 | MEM_ORG_512Mbx16 = 0x8, |
| 511 | MEM_ORG_1Gbx4 = 0x9, |
| 512 | MEM_ORG_1Gbx8 = 0xa, |
| 513 | MEM_ORG_1Gbx16 = 0xb, |
| 514 | MEM_ORG_2Gbx4 = 0xc, |
| 515 | MEM_ORG_2Gbx8 = 0xd, |
| 516 | MEM_ORG_2Gbx16 = 0xe, |
| 517 | MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */ |
| 518 | MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */ |
| 519 | } netxen_mn_mem_org_t; |
| 520 | |
| 521 | typedef enum { |
| 522 | MEM_ORG_512Kx36 = 0x0, |
| 523 | MEM_ORG_1Mx36 = 0x1, |
| 524 | MEM_ORG_2Mx36 = 0x2 |
| 525 | } netxen_sn_mem_org_t; |
| 526 | |
| 527 | typedef enum { |
| 528 | MEM_DEPTH_4MB = 0x1, |
| 529 | MEM_DEPTH_8MB = 0x2, |
| 530 | MEM_DEPTH_16MB = 0x3, |
| 531 | MEM_DEPTH_32MB = 0x4, |
| 532 | MEM_DEPTH_64MB = 0x5, |
| 533 | MEM_DEPTH_128MB = 0x6, |
| 534 | MEM_DEPTH_256MB = 0x7, |
| 535 | MEM_DEPTH_512MB = 0x8, |
| 536 | MEM_DEPTH_1GB = 0x9, |
| 537 | MEM_DEPTH_2GB = 0xa, |
| 538 | MEM_DEPTH_4GB = 0xb, |
| 539 | MEM_DEPTH_8GB = 0xc, |
| 540 | MEM_DEPTH_16GB = 0xd, |
| 541 | MEM_DEPTH_32GB = 0xe |
| 542 | } netxen_mem_depth_t; |
| 543 | |
| 544 | struct netxen_board_info { |
| 545 | u32 header_version; |
| 546 | |
| 547 | u32 board_mfg; |
| 548 | u32 board_type; |
| 549 | u32 board_num; |
| 550 | u32 chip_id; |
| 551 | u32 chip_minor; |
| 552 | u32 chip_major; |
| 553 | u32 chip_pkg; |
| 554 | u32 chip_lot; |
| 555 | |
| 556 | u32 port_mask; /* available niu ports */ |
| 557 | u32 peg_mask; /* available pegs */ |
| 558 | u32 icache_ok; /* can we run with icache? */ |
| 559 | u32 dcache_ok; /* can we run with dcache? */ |
| 560 | u32 casper_ok; |
| 561 | |
| 562 | u32 mac_addr_lo_0; |
| 563 | u32 mac_addr_lo_1; |
| 564 | u32 mac_addr_lo_2; |
| 565 | u32 mac_addr_lo_3; |
| 566 | |
| 567 | /* MN-related config */ |
| 568 | u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */ |
| 569 | u32 mn_sync_shift_cclk; |
| 570 | u32 mn_sync_shift_mclk; |
| 571 | u32 mn_wb_en; |
| 572 | u32 mn_crystal_freq; /* in MHz */ |
| 573 | u32 mn_speed; /* in MHz */ |
| 574 | u32 mn_org; |
| 575 | u32 mn_depth; |
| 576 | u32 mn_ranks_0; /* ranks per slot */ |
| 577 | u32 mn_ranks_1; /* ranks per slot */ |
| 578 | u32 mn_rd_latency_0; |
| 579 | u32 mn_rd_latency_1; |
| 580 | u32 mn_rd_latency_2; |
| 581 | u32 mn_rd_latency_3; |
| 582 | u32 mn_rd_latency_4; |
| 583 | u32 mn_rd_latency_5; |
| 584 | u32 mn_rd_latency_6; |
| 585 | u32 mn_rd_latency_7; |
| 586 | u32 mn_rd_latency_8; |
| 587 | u32 mn_dll_val[18]; |
| 588 | u32 mn_mode_reg; /* MIU DDR Mode Register */ |
| 589 | u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */ |
| 590 | u32 mn_timing_0; /* MIU Memory Control Timing Rgister */ |
| 591 | u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */ |
| 592 | u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */ |
| 593 | |
| 594 | /* SN-related config */ |
| 595 | u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */ |
| 596 | u32 sn_pt_mode; /* pass through mode */ |
| 597 | u32 sn_ecc_en; |
| 598 | u32 sn_wb_en; |
| 599 | u32 sn_crystal_freq; |
| 600 | u32 sn_speed; |
| 601 | u32 sn_org; |
| 602 | u32 sn_depth; |
| 603 | u32 sn_dll_tap; |
| 604 | u32 sn_rd_latency; |
| 605 | |
| 606 | u32 mac_addr_hi_0; |
| 607 | u32 mac_addr_hi_1; |
| 608 | u32 mac_addr_hi_2; |
| 609 | u32 mac_addr_hi_3; |
| 610 | |
| 611 | u32 magic; /* indicates flash has been initialized */ |
| 612 | |
| 613 | u32 mn_rdimm; |
| 614 | u32 mn_dll_override; |
| 615 | |
| 616 | }; |
| 617 | |
| 618 | #define FLASH_NUM_PORTS (4) |
| 619 | |
| 620 | struct netxen_flash_mac_addr { |
| 621 | u32 flash_addr[32]; |
| 622 | }; |
| 623 | |
| 624 | struct netxen_user_old_info { |
| 625 | u8 flash_md5[16]; |
| 626 | u8 crbinit_md5[16]; |
| 627 | u8 brdcfg_md5[16]; |
| 628 | /* bootloader */ |
| 629 | u32 bootld_version; |
| 630 | u32 bootld_size; |
| 631 | u8 bootld_md5[16]; |
| 632 | /* image */ |
| 633 | u32 image_version; |
| 634 | u32 image_size; |
| 635 | u8 image_md5[16]; |
| 636 | /* primary image status */ |
| 637 | u32 primary_status; |
| 638 | u32 secondary_present; |
| 639 | |
| 640 | /* MAC address , 4 ports */ |
| 641 | struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS]; |
| 642 | }; |
| 643 | #define FLASH_NUM_MAC_PER_PORT 32 |
| 644 | struct netxen_user_info { |
| 645 | u8 flash_md5[16 * 64]; |
| 646 | /* bootloader */ |
| 647 | u32 bootld_version; |
| 648 | u32 bootld_size; |
| 649 | /* image */ |
| 650 | u32 image_version; |
| 651 | u32 image_size; |
| 652 | /* primary image status */ |
| 653 | u32 primary_status; |
| 654 | u32 secondary_present; |
| 655 | |
| 656 | /* MAC address , 4 ports, 32 address per port */ |
| 657 | u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT]; |
| 658 | u32 sub_sys_id; |
| 659 | u8 serial_num[32]; |
| 660 | |
| 661 | /* Any user defined data */ |
| 662 | }; |
| 663 | |
| 664 | /* |
| 665 | * Flash Layout - new format. |
| 666 | */ |
| 667 | struct netxen_new_user_info { |
| 668 | u8 flash_md5[16 * 64]; |
| 669 | /* bootloader */ |
| 670 | u32 bootld_version; |
| 671 | u32 bootld_size; |
| 672 | /* image */ |
| 673 | u32 image_version; |
| 674 | u32 image_size; |
| 675 | /* primary image status */ |
| 676 | u32 primary_status; |
| 677 | u32 secondary_present; |
| 678 | |
| 679 | /* MAC address , 4 ports, 32 address per port */ |
| 680 | u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT]; |
| 681 | u32 sub_sys_id; |
| 682 | u8 serial_num[32]; |
| 683 | |
| 684 | /* Any user defined data */ |
| 685 | }; |
| 686 | |
| 687 | #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6 |
| 688 | #define SECONDARY_IMAGE_ABSENT 0xffffffff |
| 689 | #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a |
| 690 | #define PRIMARY_IMAGE_BAD 0xffffffff |
| 691 | |
| 692 | /* Flash memory map */ |
| 693 | typedef enum { |
Mithlesh Thukral | 0d04761 | 2007-06-07 04:36:36 -0700 | [diff] [blame] | 694 | NETXEN_CRBINIT_START = 0, /* Crbinit section */ |
| 695 | NETXEN_BRDCFG_START = 0x4000, /* board config */ |
| 696 | NETXEN_INITCODE_START = 0x6000, /* pegtune code */ |
| 697 | NETXEN_BOOTLD_START = 0x10000, /* bootld */ |
| 698 | NETXEN_IMAGE_START = 0x43000, /* compressed image */ |
| 699 | NETXEN_SECONDARY_START = 0x200000, /* backup images */ |
| 700 | NETXEN_PXE_START = 0x3E0000, /* user defined region */ |
| 701 | NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */ |
| 702 | NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 703 | } netxen_flash_map_t; |
| 704 | |
Mithlesh Thukral | 0d04761 | 2007-06-07 04:36:36 -0700 | [diff] [blame] | 705 | #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 706 | |
Mithlesh Thukral | 0d04761 | 2007-06-07 04:36:36 -0700 | [diff] [blame] | 707 | #define NETXEN_FLASH_START (NETXEN_CRBINIT_START) |
| 708 | #define NETXEN_INIT_SECTOR (0) |
| 709 | #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START) |
| 710 | #define NETXEN_FLASH_CRBINIT_SIZE (0x4000) |
| 711 | #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info)) |
| 712 | #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32)) |
| 713 | #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START) |
| 714 | #define NETXEN_NUM_PRIMARY_SECTORS (0x20) |
| 715 | #define NETXEN_NUM_CONFIG_SECTORS (1) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 716 | #define PFX "NetXen: " |
| 717 | extern char netxen_nic_driver_name[]; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 718 | |
| 719 | /* Note: Make sure to not call this before adapter->port is valid */ |
| 720 | #if !defined(NETXEN_DEBUG) |
| 721 | #define DPRINTK(klevel, fmt, args...) do { \ |
| 722 | } while (0) |
| 723 | #else |
| 724 | #define DPRINTK(klevel, fmt, args...) do { \ |
| 725 | printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\ |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 726 | (adapter != NULL && adapter->netdev != NULL) ? \ |
| 727 | adapter->netdev->name : NULL, \ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 728 | ## args); } while(0) |
| 729 | #endif |
| 730 | |
| 731 | /* Number of status descriptors to handle per interrupt */ |
| 732 | #define MAX_STATUS_HANDLE (128) |
| 733 | |
| 734 | /* |
| 735 | * netxen_skb_frag{} is to contain mapping info for each SG list. This |
| 736 | * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}. |
| 737 | */ |
| 738 | struct netxen_skb_frag { |
| 739 | u64 dma; |
| 740 | u32 length; |
| 741 | }; |
| 742 | |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 743 | #define _netxen_set_bits(config_word, start, bits, val) {\ |
| 744 | unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\ |
| 745 | unsigned long long __tvalue = (val); \ |
| 746 | (config_word) &= ~__tmask; \ |
| 747 | (config_word) |= (((__tvalue) << (start)) & __tmask); \ |
| 748 | } |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 749 | |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 750 | #define _netxen_clear_bits(config_word, start, bits) {\ |
| 751 | unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \ |
| 752 | (config_word) &= ~__tmask; \ |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 753 | } |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 754 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 755 | /* Following defines are for the state of the buffers */ |
| 756 | #define NETXEN_BUFFER_FREE 0 |
| 757 | #define NETXEN_BUFFER_BUSY 1 |
| 758 | |
| 759 | /* |
| 760 | * There will be one netxen_buffer per skb packet. These will be |
| 761 | * used to save the dma info for pci_unmap_page() |
| 762 | */ |
| 763 | struct netxen_cmd_buffer { |
| 764 | struct sk_buff *skb; |
| 765 | struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1]; |
| 766 | u32 total_length; |
| 767 | u32 mss; |
| 768 | u16 port; |
| 769 | u8 cmd; |
| 770 | u8 frag_count; |
| 771 | unsigned long time_stamp; |
| 772 | u32 state; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 773 | }; |
| 774 | |
| 775 | /* In rx_buffer, we do not need multiple fragments as is a single buffer */ |
| 776 | struct netxen_rx_buffer { |
| 777 | struct sk_buff *skb; |
| 778 | u64 dma; |
| 779 | u16 ref_handle; |
| 780 | u16 state; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 781 | u32 lro_expected_frags; |
| 782 | u32 lro_current_frags; |
| 783 | u32 lro_length; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 784 | }; |
| 785 | |
| 786 | /* Board types */ |
| 787 | #define NETXEN_NIC_GBE 0x01 |
| 788 | #define NETXEN_NIC_XGBE 0x02 |
| 789 | |
| 790 | /* |
| 791 | * One hardware_context{} per adapter |
| 792 | * contains interrupt info as well shared hardware info. |
| 793 | */ |
| 794 | struct netxen_hardware_context { |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 795 | void __iomem *pci_base0; |
| 796 | void __iomem *pci_base1; |
| 797 | void __iomem *pci_base2; |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 798 | unsigned long first_page_group_end; |
| 799 | unsigned long first_page_group_start; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 800 | void __iomem *db_base; |
| 801 | unsigned long db_len; |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 802 | unsigned long pci_len0; |
| 803 | |
| 804 | int qdr_sn_window; |
| 805 | int ddr_mn_window; |
| 806 | unsigned long mn_win_crb; |
| 807 | unsigned long ms_win_crb; |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 808 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 809 | u8 revision_id; |
| 810 | u16 board_type; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 811 | struct netxen_board_info boardcfg; |
| 812 | u32 xg_linkup; |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 813 | u32 qg_linksup; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 814 | /* Address of cmd ring in Phantom */ |
| 815 | struct cmd_desc_type0 *cmd_desc_head; |
| 816 | dma_addr_t cmd_desc_phys_addr; |
| 817 | struct netxen_adapter *adapter; |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 818 | int pci_func; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 819 | }; |
| 820 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 821 | #define RCV_RING_LRO RCV_DESC_LRO |
| 822 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 823 | #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */ |
| 824 | #define ETHERNET_FCS_SIZE 4 |
| 825 | |
| 826 | struct netxen_adapter_stats { |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 827 | u64 rcvdbadskb; |
| 828 | u64 xmitcalled; |
| 829 | u64 xmitedframes; |
| 830 | u64 xmitfinished; |
| 831 | u64 badskblen; |
| 832 | u64 nocmddescriptor; |
| 833 | u64 polled; |
Dhananjay Phadke | d1847a7 | 2008-03-17 19:59:51 -0700 | [diff] [blame] | 834 | u64 rxdropped; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 835 | u64 txdropped; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 836 | u64 csummed; |
| 837 | u64 no_rcv; |
| 838 | u64 rxbytes; |
| 839 | u64 txbytes; |
| 840 | u64 ints; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 841 | }; |
| 842 | |
| 843 | /* |
| 844 | * Rcv Descriptor Context. One such per Rcv Descriptor. There may |
| 845 | * be one Rcv Descriptor for normal packets, one for jumbo and may be others. |
| 846 | */ |
| 847 | struct netxen_rcv_desc_ctx { |
| 848 | u32 flags; |
| 849 | u32 producer; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 850 | dma_addr_t phys_addr; |
Dhananjay Phadke | 7830b22 | 2008-07-21 19:44:00 -0700 | [diff] [blame] | 851 | u32 crb_rcv_producer; /* reg offset */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 852 | struct rcv_desc *desc_head; /* address of rx ring in Phantom */ |
| 853 | u32 max_rx_desc_count; |
| 854 | u32 dma_size; |
| 855 | u32 skb_size; |
| 856 | struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */ |
| 857 | int begin_alloc; |
| 858 | }; |
| 859 | |
| 860 | /* |
| 861 | * Receive context. There is one such structure per instance of the |
| 862 | * receive processing. Any state information that is relevant to |
| 863 | * the receive, and is must be in this structure. The global data may be |
| 864 | * present elsewhere. |
| 865 | */ |
| 866 | struct netxen_recv_context { |
| 867 | struct netxen_rcv_desc_ctx rcv_desc[NUM_RCV_DESC_RINGS]; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 868 | u32 status_rx_consumer; |
Dhananjay Phadke | 7830b22 | 2008-07-21 19:44:00 -0700 | [diff] [blame] | 869 | u32 crb_sts_consumer; /* reg offset */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 870 | dma_addr_t rcv_status_desc_phys_addr; |
| 871 | struct status_desc *rcv_status_desc_head; |
| 872 | }; |
| 873 | |
| 874 | #define NETXEN_NIC_MSI_ENABLED 0x02 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 875 | #define NETXEN_DMA_MASK 0xfffffffe |
| 876 | #define NETXEN_DB_MAPSIZE_BYTES 0x1000 |
| 877 | |
| 878 | struct netxen_dummy_dma { |
| 879 | void *addr; |
| 880 | dma_addr_t phys_addr; |
| 881 | }; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 882 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 883 | struct netxen_adapter { |
| 884 | struct netxen_hardware_context ahw; |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 885 | |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 886 | struct net_device *netdev; |
| 887 | struct pci_dev *pdev; |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 888 | struct napi_struct napi; |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 889 | struct net_device_stats net_stats; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 890 | unsigned char mac_addr[ETH_ALEN]; |
| 891 | int mtu; |
| 892 | int portnum; |
Dhananjay Phadke | 3276fba | 2008-06-15 22:59:44 -0700 | [diff] [blame] | 893 | u8 physical_port; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 894 | |
Dhananjay Phadke | 623621b | 2008-07-21 19:44:01 -0700 | [diff] [blame] | 895 | uint8_t mc_enabled; |
| 896 | uint8_t max_mc_count; |
| 897 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 898 | struct work_struct watchdog_task; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 899 | struct timer_list watchdog_timer; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 900 | struct work_struct tx_timeout_task; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 901 | |
| 902 | u32 curr_window; |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 903 | u32 crb_win; |
| 904 | rwlock_t adapter_lock; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 905 | |
| 906 | u32 cmd_producer; |
Al Viro | f305f78 | 2007-12-22 19:44:00 +0000 | [diff] [blame] | 907 | __le32 *cmd_consumer; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 908 | u32 last_cmd_consumer; |
Dhananjay Phadke | 7830b22 | 2008-07-21 19:44:00 -0700 | [diff] [blame] | 909 | u32 crb_addr_cmd_producer; |
| 910 | u32 crb_addr_cmd_consumer; |
Dhananjay Phadke | ba53e6b | 2008-03-17 19:59:50 -0700 | [diff] [blame] | 911 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 912 | u32 max_tx_desc_count; |
| 913 | u32 max_rx_desc_count; |
| 914 | u32 max_jumbo_rx_desc_count; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 915 | u32 max_lro_rx_desc_count; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 916 | |
| 917 | u32 flags; |
| 918 | u32 irq; |
| 919 | int driver_mismatch; |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 920 | u32 temp; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 921 | |
| 922 | struct netxen_adapter_stats stats; |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 923 | |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 924 | u16 link_speed; |
| 925 | u16 link_duplex; |
| 926 | u16 state; |
| 927 | u16 link_autoneg; |
Dhananjay Phadke | 200eef2 | 2007-09-03 10:33:35 +0530 | [diff] [blame] | 928 | int rx_csum; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 929 | int status; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 930 | |
| 931 | struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */ |
| 932 | |
| 933 | /* |
| 934 | * Receive instances. These can be either one per port, |
| 935 | * or one per peg, etc. |
| 936 | */ |
| 937 | struct netxen_recv_context recv_ctx[MAX_RCV_CTX]; |
| 938 | |
| 939 | int is_up; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 940 | struct netxen_dummy_dma dummy_dma; |
| 941 | |
| 942 | /* Context interface shared between card and host */ |
| 943 | struct netxen_ring_ctx *ctx_desc; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 944 | dma_addr_t ctx_desc_phys_addr; |
dhananjay.phadke@gmail.com | 2d1a3bb | 2007-07-02 00:26:00 +0530 | [diff] [blame] | 945 | int intr_scheme; |
Dhananjay Phadke | 443be79 | 2008-03-17 19:59:48 -0700 | [diff] [blame] | 946 | int msi_mode; |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 947 | int (*enable_phy_interrupts) (struct netxen_adapter *); |
| 948 | int (*disable_phy_interrupts) (struct netxen_adapter *); |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 949 | void (*handle_phy_intr) (struct netxen_adapter *); |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 950 | int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t); |
| 951 | int (*set_mtu) (struct netxen_adapter *, int); |
| 952 | int (*set_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 953 | int (*phy_read) (struct netxen_adapter *, long reg, u32 *); |
| 954 | int (*phy_write) (struct netxen_adapter *, long reg, u32 val); |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 955 | int (*init_port) (struct netxen_adapter *, int); |
| 956 | void (*init_niu) (struct netxen_adapter *); |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 957 | int (*stop_port) (struct netxen_adapter *); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 958 | |
| 959 | int (*hw_read_wx)(struct netxen_adapter *, ulong, void *, int); |
| 960 | int (*hw_write_wx)(struct netxen_adapter *, ulong, void *, int); |
| 961 | int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int); |
| 962 | int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int); |
| 963 | int (*pci_write_immediate)(struct netxen_adapter *, u64, u32); |
| 964 | u32 (*pci_read_immediate)(struct netxen_adapter *, u64); |
| 965 | void (*pci_write_normalize)(struct netxen_adapter *, u64, u32); |
| 966 | u32 (*pci_read_normalize)(struct netxen_adapter *, u64); |
| 967 | unsigned long (*pci_set_window)(struct netxen_adapter *, |
| 968 | unsigned long long); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 969 | }; /* netxen_adapter structure */ |
| 970 | |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 971 | /* |
| 972 | * NetXen dma watchdog control structure |
| 973 | * |
| 974 | * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive |
| 975 | * Bit 1 : disable_request => 1 req disable dma watchdog |
| 976 | * Bit 2 : enable_request => 1 req enable dma watchdog |
| 977 | * Bit 3-31 : unused |
| 978 | */ |
| 979 | |
| 980 | #define netxen_set_dma_watchdog_disable_req(config_word) \ |
| 981 | _netxen_set_bits(config_word, 1, 1, 1) |
| 982 | #define netxen_set_dma_watchdog_enable_req(config_word) \ |
| 983 | _netxen_set_bits(config_word, 2, 1, 1) |
| 984 | #define netxen_get_dma_watchdog_enabled(config_word) \ |
| 985 | ((config_word) & 0x1) |
| 986 | #define netxen_get_dma_watchdog_disabled(config_word) \ |
| 987 | (((config_word) >> 1) & 0x1) |
| 988 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 989 | /* Max number of xmit producer threads that can run simultaneously */ |
| 990 | #define MAX_XMIT_PRODUCERS 16 |
| 991 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 992 | #define PCI_OFFSET_FIRST_RANGE(adapter, off) \ |
| 993 | ((adapter)->ahw.pci_base0 + (off)) |
| 994 | #define PCI_OFFSET_SECOND_RANGE(adapter, off) \ |
| 995 | ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START) |
| 996 | #define PCI_OFFSET_THIRD_RANGE(adapter, off) \ |
| 997 | ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START) |
| 998 | |
| 999 | static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter, |
| 1000 | unsigned long off) |
| 1001 | { |
| 1002 | if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) { |
| 1003 | return (adapter->ahw.pci_base0 + off); |
| 1004 | } else if ((off < SECOND_PAGE_GROUP_END) && |
| 1005 | (off >= SECOND_PAGE_GROUP_START)) { |
| 1006 | return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START); |
| 1007 | } else if ((off < THIRD_PAGE_GROUP_END) && |
| 1008 | (off >= THIRD_PAGE_GROUP_START)) { |
| 1009 | return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START); |
| 1010 | } |
| 1011 | return NULL; |
| 1012 | } |
| 1013 | |
| 1014 | static inline void __iomem *pci_base(struct netxen_adapter *adapter, |
| 1015 | unsigned long off) |
| 1016 | { |
| 1017 | if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) { |
| 1018 | return adapter->ahw.pci_base0; |
| 1019 | } else if ((off < SECOND_PAGE_GROUP_END) && |
| 1020 | (off >= SECOND_PAGE_GROUP_START)) { |
| 1021 | return adapter->ahw.pci_base1; |
| 1022 | } else if ((off < THIRD_PAGE_GROUP_END) && |
| 1023 | (off >= THIRD_PAGE_GROUP_START)) { |
| 1024 | return adapter->ahw.pci_base2; |
| 1025 | } |
| 1026 | return NULL; |
| 1027 | } |
| 1028 | |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 1029 | int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter); |
| 1030 | int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter); |
| 1031 | int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter); |
| 1032 | int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1033 | void netxen_nic_xgbe_handle_phy_intr(struct netxen_adapter *adapter); |
| 1034 | void netxen_nic_gbe_handle_phy_intr(struct netxen_adapter *adapter); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 1035 | int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg, |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 1036 | __u32 * readval); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 1037 | int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter, |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 1038 | long reg, __u32 val); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1039 | |
| 1040 | /* Functions available from netxen_nic_hw.c */ |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 1041 | int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu); |
| 1042 | int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1043 | void netxen_nic_init_niu_gb(struct netxen_adapter *adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1044 | void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val); |
| 1045 | int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off); |
| 1046 | void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 1047 | void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value); |
| 1048 | void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value); |
| 1049 | void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1050 | |
| 1051 | int netxen_nic_get_board_info(struct netxen_adapter *adapter); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 1052 | |
| 1053 | int netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, |
| 1054 | ulong off, void *data, int len); |
| 1055 | int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, |
| 1056 | ulong off, void *data, int len); |
| 1057 | int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter, |
| 1058 | u64 off, void *data, int size); |
| 1059 | int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter, |
| 1060 | u64 off, void *data, int size); |
| 1061 | int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter, |
| 1062 | u64 off, u32 data); |
| 1063 | u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off); |
| 1064 | void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter, |
| 1065 | u64 off, u32 data); |
| 1066 | u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off); |
| 1067 | unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter, |
| 1068 | unsigned long long addr); |
| 1069 | void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, |
| 1070 | u32 wndw); |
| 1071 | |
| 1072 | int netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, |
| 1073 | ulong off, void *data, int len); |
| 1074 | int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, |
| 1075 | ulong off, void *data, int len); |
| 1076 | int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter, |
| 1077 | u64 off, void *data, int size); |
| 1078 | int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter, |
| 1079 | u64 off, void *data, int size); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1080 | void netxen_crb_writelit_adapter(struct netxen_adapter *adapter, |
| 1081 | unsigned long off, int data); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 1082 | int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter, |
| 1083 | u64 off, u32 data); |
| 1084 | u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off); |
| 1085 | void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter, |
| 1086 | u64 off, u32 data); |
| 1087 | u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off); |
| 1088 | unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter, |
| 1089 | unsigned long long addr); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1090 | |
| 1091 | /* Functions from netxen_nic_init.c */ |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 1092 | void netxen_free_adapter_offload(struct netxen_adapter *adapter); |
| 1093 | int netxen_initialize_adapter_offload(struct netxen_adapter *adapter); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1094 | int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val); |
| 1095 | int netxen_load_firmware(struct netxen_adapter *adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1096 | int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose); |
| 1097 | int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp); |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1098 | int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr, |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1099 | u8 *bytes, size_t size); |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1100 | int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr, |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1101 | u8 *bytes, size_t size); |
| 1102 | int netxen_flash_unlock(struct netxen_adapter *adapter); |
| 1103 | int netxen_backup_crbinit(struct netxen_adapter *adapter); |
| 1104 | int netxen_flash_erase_secondary(struct netxen_adapter *adapter); |
| 1105 | int netxen_flash_erase_primary(struct netxen_adapter *adapter); |
Amit S. Kale | e45d9ab | 2007-02-09 05:49:08 -0800 | [diff] [blame] | 1106 | void netxen_halt_pegs(struct netxen_adapter *adapter); |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1107 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1108 | int netxen_rom_se(struct netxen_adapter *adapter, int addr); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1109 | |
| 1110 | /* Functions from netxen_nic_isr.c */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1111 | void netxen_initialize_adapter_sw(struct netxen_adapter *adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1112 | void netxen_initialize_adapter_ops(struct netxen_adapter *adapter); |
| 1113 | int netxen_init_firmware(struct netxen_adapter *adapter); |
| 1114 | void netxen_free_hw_resources(struct netxen_adapter *adapter); |
| 1115 | void netxen_tso_check(struct netxen_adapter *adapter, |
| 1116 | struct cmd_desc_type0 *desc, struct sk_buff *skb); |
| 1117 | int netxen_nic_hw_resources(struct netxen_adapter *adapter); |
| 1118 | void netxen_nic_clear_stats(struct netxen_adapter *adapter); |
David Howells | 6d5aefb | 2006-12-05 19:36:26 +0000 | [diff] [blame] | 1119 | void netxen_watchdog_task(struct work_struct *work); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1120 | void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx, |
| 1121 | u32 ringid); |
Dhananjay Phadke | 05aaa02 | 2008-03-17 19:59:49 -0700 | [diff] [blame] | 1122 | int netxen_process_cmd_ring(struct netxen_adapter *adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1123 | u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max); |
| 1124 | void netxen_nic_set_multi(struct net_device *netdev); |
| 1125 | int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu); |
| 1126 | int netxen_nic_set_mac(struct net_device *netdev, void *p); |
| 1127 | struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev); |
| 1128 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1129 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1130 | /* |
| 1131 | * NetXen Board information |
| 1132 | */ |
| 1133 | |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 1134 | #define NETXEN_MAX_SHORT_NAME 32 |
Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1135 | struct netxen_brdinfo { |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1136 | netxen_brdtype_t brdtype; /* type of board */ |
| 1137 | long ports; /* max no of physical ports */ |
| 1138 | char short_name[NETXEN_MAX_SHORT_NAME]; |
Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1139 | }; |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1140 | |
Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1141 | static const struct netxen_brdinfo netxen_boards[] = { |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1142 | {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"}, |
| 1143 | {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"}, |
| 1144 | {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"}, |
| 1145 | {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"}, |
| 1146 | {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"}, |
| 1147 | {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"}, |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 1148 | {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "}, |
| 1149 | {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"}, |
| 1150 | {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"}, |
| 1151 | {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"}, |
| 1152 | {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"}, |
| 1153 | {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"}, |
| 1154 | {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"}, |
| 1155 | {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"}, |
| 1156 | {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "Quad GB - March Madness"}, |
| 1157 | {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"}, |
| 1158 | {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"} |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1159 | }; |
| 1160 | |
Denis Cheng | ff8ac60 | 2007-09-02 18:30:18 +0800 | [diff] [blame] | 1161 | #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards) |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1162 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1163 | static inline void get_brd_name_by_type(u32 type, char *name) |
| 1164 | { |
| 1165 | int i, found = 0; |
| 1166 | for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) { |
| 1167 | if (netxen_boards[i].brdtype == type) { |
| 1168 | strcpy(name, netxen_boards[i].short_name); |
| 1169 | found = 1; |
| 1170 | break; |
| 1171 | } |
| 1172 | |
| 1173 | } |
| 1174 | if (!found) |
| 1175 | name = "Unknown"; |
| 1176 | } |
| 1177 | |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1178 | static inline int |
| 1179 | dma_watchdog_shutdown_request(struct netxen_adapter *adapter) |
| 1180 | { |
| 1181 | u32 ctrl; |
| 1182 | |
| 1183 | /* check if already inactive */ |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 1184 | if (adapter->hw_read_wx(adapter, |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1185 | NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4)) |
| 1186 | printk(KERN_ERR "failed to read dma watchdog status\n"); |
| 1187 | |
| 1188 | if (netxen_get_dma_watchdog_enabled(ctrl) == 0) |
| 1189 | return 1; |
| 1190 | |
| 1191 | /* Send the disable request */ |
| 1192 | netxen_set_dma_watchdog_disable_req(ctrl); |
| 1193 | netxen_crb_writelit_adapter(adapter, |
| 1194 | NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl); |
| 1195 | |
| 1196 | return 0; |
| 1197 | } |
| 1198 | |
| 1199 | static inline int |
| 1200 | dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter) |
| 1201 | { |
| 1202 | u32 ctrl; |
| 1203 | |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 1204 | if (adapter->hw_read_wx(adapter, |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1205 | NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4)) |
| 1206 | printk(KERN_ERR "failed to read dma watchdog status\n"); |
| 1207 | |
dhananjay@netxen.com | ceded32 | 2007-07-19 14:41:09 +0530 | [diff] [blame] | 1208 | return (netxen_get_dma_watchdog_enabled(ctrl) == 0); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1209 | } |
| 1210 | |
| 1211 | static inline int |
| 1212 | dma_watchdog_wakeup(struct netxen_adapter *adapter) |
| 1213 | { |
| 1214 | u32 ctrl; |
| 1215 | |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame^] | 1216 | if (adapter->hw_read_wx(adapter, |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1217 | NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4)) |
| 1218 | printk(KERN_ERR "failed to read dma watchdog status\n"); |
| 1219 | |
| 1220 | if (netxen_get_dma_watchdog_enabled(ctrl)) |
| 1221 | return 1; |
| 1222 | |
| 1223 | /* send the wakeup request */ |
| 1224 | netxen_set_dma_watchdog_enable_req(ctrl); |
| 1225 | |
| 1226 | netxen_crb_writelit_adapter(adapter, |
| 1227 | NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl); |
| 1228 | |
| 1229 | return 0; |
| 1230 | } |
| 1231 | |
| 1232 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1233 | int netxen_is_flash_supported(struct netxen_adapter *adapter); |
Al Viro | f305f78 | 2007-12-22 19:44:00 +0000 | [diff] [blame] | 1234 | int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 mac[]); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1235 | extern void netxen_change_ringparam(struct netxen_adapter *adapter); |
| 1236 | extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, |
| 1237 | int *valp); |
| 1238 | |
| 1239 | extern struct ethtool_ops netxen_nic_ethtool_ops; |
| 1240 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1241 | #endif /* __NETXEN_NIC_H_ */ |