blob: 0efcded59ae613bdf1dd8aa906599bff9e5904f8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/serial_core.h>
Paul Mundtedad1f22009-11-25 16:23:35 +09002#include <linux/io.h>
Magnus Damm69edbba2008-12-25 18:17:34 +09003#include <linux/gpio.h>
Markus Brunner3ea6bc32007-08-20 08:59:33 +09004
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
6#include <asm/regs306x.h>
7#endif
8#if defined(CONFIG_H8S2678)
9#include <asm/regs267x.h>
10#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
Magnus Damm0fbde952007-07-26 10:14:16 +090012#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
13 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
14 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
15 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016# define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
17# define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
18# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
20# define SCIF0 0xA4400000
21# define SCIF2 0xA4410000
Paul Mundtb7a76e42006-02-01 03:06:06 -080022# define SCSMR_Ir 0xA44A0000
23# define IRDA_SCIF SCIF0
Linus Torvalds1da177e2005-04-16 15:20:36 -070024# define SCPCR 0xA4000116
25# define SCPDR 0xA4000136
26
27/* Set the clock source,
28 * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
29 * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
30 */
31# define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +090032#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
33 defined(CONFIG_CPU_SUBTYPE_SH7721)
Markus Brunner3ea6bc32007-08-20 08:59:33 +090034# define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
Paul Mundtfd88cac2009-01-09 16:32:08 +090035# define PORT_PTCR 0xA405011EUL
36# define PORT_PVCR 0xA4050122UL
37# define SCIF_ORER 0x0200 /* overrun error bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#elif defined(CONFIG_SH_RTS7751R2D)
Matt Fleming7abc4042008-10-29 07:16:02 +000039# define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070040# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
41# define SCIF_ORER 0x0001 /* overrun error bit */
42# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt05627482007-05-15 16:25:47 +090043#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
44 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
45 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
46 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
47 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
48 defined(CONFIG_CPU_SUBTYPE_SH7751R)
Linus Torvalds1da177e2005-04-16 15:20:36 -070049# define SCSPTR1 0xffe0001c /* 8 bit SCI */
50# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
51# define SCIF_ORER 0x0001 /* overrun error bit */
52# define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
53 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
54 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
Paul Mundtb7a76e42006-02-01 03:06:06 -080056# define SCSPTR0 0xfe600024 /* 16 bit SCIF */
57# define SCSPTR1 0xfe610024 /* 16 bit SCIF */
58# define SCSPTR2 0xfe620024 /* 16 bit SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070059# define SCIF_ORER 0x0001 /* overrun error bit */
60# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090061#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +090062# define SCSPTR0 0xA4400000 /* 16 bit SCIF */
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +090063# define SCIF_ORER 0x0001 /* overrun error bit */
64# define PACR 0xa4050100
65# define PBCR 0xa4050102
66# define SCSCR_INIT(port) 0x3B
Paul Mundte108b2c2006-09-27 16:32:13 +090067#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
68# define SCSPTR0 0xffe00010 /* 16 bit SCIF */
69# define SCSPTR1 0xffe10010 /* 16 bit SCIF */
70# define SCSPTR2 0xffe20010 /* 16 bit SCIF */
71# define SCSPTR3 0xffe30010 /* 16 bit SCIF */
72# define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
Paul Mundt41504c32006-12-11 20:28:03 +090073#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
Magnus Damm346b7462008-04-23 21:25:29 +090074# define PADR 0xA4050120
75# define PSDR 0xA405013e
76# define PWDR 0xA4050166
77# define PSCR 0xA405011E
Paul Mundt41504c32006-12-11 20:28:03 +090078# define SCIF_ORER 0x0001 /* overrun error bit */
79# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Magnus Damm9109a302008-02-08 17:31:24 +090080#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
81# define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
82# define SCSPTR0 SCPDR0
83# define SCIF_ORER 0x0001 /* overrun error bit */
84# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt178dd0c2008-04-09 17:56:18 +090085#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
86# define SCSPTR0 0xa4050160
87# define SCSPTR1 0xa405013e
88# define SCSPTR2 0xa4050160
89# define SCSPTR3 0xa405013e
90# define SCSPTR4 0xa4050128
91# define SCSPTR5 0xa4050128
92# define SCIF_ORER 0x0001 /* overrun error bit */
93# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Kuninori Morimoto47948d22009-04-15 11:42:47 +090094#elif defined(CONFIG_CPU_SUBTYPE_SH7724)
95# define SCIF_ORER 0x0001 /* overrun error bit */
96# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070097#elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098# define SCSPTR2 0xffe80020 /* 16 bit SCIF */
99# define SCIF_ORER 0x0001 /* overrun error bit */
100# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102# define SCIF_BASE_ADDR 0x01030000
103# define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
104# define SCIF_PTR2_OFFS 0x0000020
105# define SCIF_LSR2_OFFS 0x0000024
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106# define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
107# define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
Paul Mundtf9669182007-11-07 11:05:32 +0900108# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
112#elif defined(CONFIG_H8S2678)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +0900115#elif defined(CONFIG_CPU_SUBTYPE_SH7757)
116# define SCSPTR0 0xfe4b0020
117# define SCSPTR1 0xfe4b0020
118# define SCSPTR2 0xfe4b0020
119# define SCIF_ORER 0x0001
120# define SCSCR_INIT(port) 0x38
121# define SCIF_ONLY
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900122#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
123# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
124# define SCSPTR1 0xffe08024 /* 16 bit SCIF */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900125# define SCSPTR2 0xffe10020 /* 16 bit SCIF/IRDA */
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900126# define SCIF_ORER 0x0001 /* overrun error bit */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900127# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800128#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
129# define SCSPTR0 0xff923020 /* 16 bit SCIF */
130# define SCSPTR1 0xff924020 /* 16 bit SCIF */
131# define SCSPTR2 0xff925020 /* 16 bit SCIF */
132# define SCIF_ORER 0x0001 /* overrun error bit */
133# define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800134#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
135# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
136# define SCSPTR1 0xffe10024 /* 16 bit SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900137# define SCIF_ORER 0x0001 /* Overrun error bit */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800138# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900139#elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
140 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundt32351a22007-03-12 14:38:59 +0900141# define SCSPTR0 0xffea0024 /* 16 bit SCIF */
142# define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
143# define SCSPTR2 0xffec0024 /* 16 bit SCIF */
144# define SCSPTR3 0xffed0024 /* 16 bit SCIF */
145# define SCSPTR4 0xffee0024 /* 16 bit SCIF */
146# define SCSPTR5 0xffef0024 /* 16 bit SCIF */
Kuninori Morimoto34aeb432009-02-10 09:04:00 +0000147# define SCIF_ORER 0x0001 /* Overrun error bit */
Paul Mundt32351a22007-03-12 14:38:59 +0900148# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Peter Griffin28259992008-11-28 22:48:20 +0900149#elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
150 defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900151 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
152 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900153# define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
154# define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
155# define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
156# define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900157# if defined(CONFIG_CPU_SUBTYPE_SH7201)
158# define SCSPTR4 0xfffeA020 /* 16 bit SCIF */
159# define SCSPTR5 0xfffeA820 /* 16 bit SCIF */
160# define SCSPTR6 0xfffeB020 /* 16 bit SCIF */
161# define SCSPTR7 0xfffeB820 /* 16 bit SCIF */
162# endif
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900163# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900164#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
165# define SCSPTR0 0xf8400020 /* 16 bit SCIF */
166# define SCSPTR1 0xf8410020 /* 16 bit SCIF */
167# define SCSPTR2 0xf8420020 /* 16 bit SCIF */
168# define SCIF_ORER 0x0001 /* overrun error bit */
169# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900170#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
171# define SCSPTR0 0xffc30020 /* 16 bit SCIF */
172# define SCSPTR1 0xffc40020 /* 16 bit SCIF */
173# define SCSPTR2 0xffc50020 /* 16 bit SCIF */
174# define SCSPTR3 0xffc60020 /* 16 bit SCIF */
175# define SCIF_ORER 0x0001 /* Overrun error bit */
176# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#else
178# error CPU subtype not defined
179#endif
180
181/* SCSCR */
182#define SCI_CTRL_FLAGS_TIE 0x80 /* all */
183#define SCI_CTRL_FLAGS_RIE 0x40 /* all */
184#define SCI_CTRL_FLAGS_TE 0x20 /* all */
185#define SCI_CTRL_FLAGS_RE 0x10 /* all */
Paul Mundt05627482007-05-15 16:25:47 +0900186#if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
187 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
188 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
Michael Trimarchia8884e32008-10-31 16:10:23 +0900189 defined(CONFIG_CPU_SUBTYPE_SH7722) || \
Paul Mundt05627482007-05-15 16:25:47 +0900190 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
191 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
192 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900193 defined(CONFIG_CPU_SUBTYPE_SH7763) || \
Paul Mundt05627482007-05-15 16:25:47 +0900194 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900195 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900196 defined(CONFIG_CPU_SUBTYPE_SH7786) || \
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900197 defined(CONFIG_CPU_SUBTYPE_SHX3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
199#else
200#define SCI_CTRL_FLAGS_REIE 0
201#endif
202/* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
203/* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
204/* SCI_CTRL_FLAGS_CKE1 0x02 * all */
205/* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
206
207/* SCxSR SCI */
208#define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
209#define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
210#define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
211#define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
212#define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
213#define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
214/* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
215/* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
216
217#define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
218
219/* SCxSR SCIF */
220#define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
221#define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
222#define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
223#define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
224#define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
225#define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
226#define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
227#define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
228
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900229#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900230 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
231 defined(CONFIG_CPU_SUBTYPE_SH7721)
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900232# define SCIF_ORER 0x0200
233# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
234# define SCIF_RFDC_MASK 0x007f
235# define SCIF_TXROOM_MAX 64
236#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
237# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
238# define SCIF_RFDC_MASK 0x007f
239# define SCIF_TXROOM_MAX 64
240/* SH7763 SCIF2 support */
241# define SCIF2_RFDC_MASK 0x001f
242# define SCIF2_TXROOM_MAX 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243#else
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900244# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
245# define SCIF_RFDC_MASK 0x001f
246# define SCIF_TXROOM_MAX 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#endif
248
Paul Mundtd830fa42008-12-16 19:29:38 +0900249#ifndef SCIF_ORER
250#define SCIF_ORER 0x0000
251#endif
252
Paul Mundt15c73aa2008-10-02 19:47:12 +0900253#define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
254#define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
255#define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
256#define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
257#define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
258#define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
259#define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
Paul Mundtd830fa42008-12-16 19:29:38 +0900260#define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900261
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900262#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900263 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
264 defined(CONFIG_CPU_SUBTYPE_SH7721)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900265# define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
266# define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
267# define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
268# define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270# define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
271# define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
272# define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
273# define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
274#endif
275
276/* SCFCR */
277#define SCFCR_RFRST 0x0002
278#define SCFCR_TFRST 0x0004
279#define SCFCR_TCRST 0x4000
280#define SCFCR_MCE 0x0008
281
282#define SCI_MAJOR 204
283#define SCI_MINOR_START 8
284
285/* Generic serial flags */
286#define SCI_RX_THROTTLE 0x0000001
287
288#define SCI_MAGIC 0xbabeface
289
290/*
291 * Events are used to schedule things to happen at timer-interrupt
292 * time, instead of at rs interrupt time.
293 */
294#define SCI_EVENT_WRITE_WAKEUP 0
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296#define SCI_IN(size, offset) \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800297 if ((size) == 8) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900298 return ioread8(port->membase + (offset)); \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800299 } else { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900300 return ioread16(port->membase + (offset)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 }
302#define SCI_OUT(size, offset, value) \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800303 if ((size) == 8) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900304 iowrite8(value, port->membase + (offset)); \
Magnus Damm3d2c2f32008-04-23 21:37:39 +0900305 } else if ((size) == 16) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900306 iowrite16(value, port->membase + (offset)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 }
308
309#define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
310 static inline unsigned int sci_##name##_in(struct uart_port *port) \
311 { \
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900312 if (port->type == PORT_SCIF) { \
313 SCI_IN(scif_size, scif_offset) \
314 } else { /* PORT_SCI or PORT_SCIFA */ \
315 SCI_IN(sci_size, sci_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 } \
317 } \
318 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
319 { \
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900320 if (port->type == PORT_SCIF) { \
321 SCI_OUT(scif_size, scif_offset, value) \
322 } else { /* PORT_SCI or PORT_SCIFA */ \
323 SCI_OUT(sci_size, sci_offset, value); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 } \
325 }
326
Yoshinori Sato168f3622009-04-28 04:40:15 +0000327#ifdef CONFIG_H8300
328/* h8300 don't have SCIF */
329#define CPU_SCIF_FNS(name) \
330 static inline unsigned int sci_##name##_in(struct uart_port *port) \
331 { \
332 return 0; \
333 } \
334 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
335 { \
336 }
337#else
338#define CPU_SCIF_FNS(name, scif_offset, scif_size) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 static inline unsigned int sci_##name##_in(struct uart_port *port) \
340 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800341 SCI_IN(scif_size, scif_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 } \
343 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
344 { \
345 SCI_OUT(scif_size, scif_offset, value); \
346 }
Yoshinori Sato168f3622009-04-28 04:40:15 +0000347#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349#define CPU_SCI_FNS(name, sci_offset, sci_size) \
350 static inline unsigned int sci_##name##_in(struct uart_port* port) \
351 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800352 SCI_IN(sci_size, sci_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 } \
354 static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
355 { \
356 SCI_OUT(sci_size, sci_offset, value); \
357 }
358
359#ifdef CONFIG_CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900360#if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
361#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
362 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
363 h8_sci_offset, h8_sci_size) \
364 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
365#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
366 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900367#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900368 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
369 defined(CONFIG_CPU_SUBTYPE_SH7721)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370#define SCIF_FNS(name, scif_offset, scif_size) \
371 CPU_SCIF_FNS(name, scif_offset, scif_size)
372#else
373#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
374 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
375 h8_sci_offset, h8_sci_size) \
376 CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
377#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
378 CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
379#endif
380#elif defined(__H8300H__) || defined(__H8300S__)
381#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
382 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
383 h8_sci_offset, h8_sci_size) \
384 CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
Yoshinori Sato168f3622009-04-28 04:40:15 +0000385#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
386 CPU_SCIF_FNS(name)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900387#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
388 defined(CONFIG_CPU_SUBTYPE_SH7724)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900389 #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
390 CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
391 #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
392 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#else
394#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
395 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
396 h8_sci_offset, h8_sci_size) \
397 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
398#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
399 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
400#endif
401
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900402#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900403 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
404 defined(CONFIG_CPU_SUBTYPE_SH7721)
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406SCIF_FNS(SCSMR, 0x00, 16)
407SCIF_FNS(SCBRR, 0x04, 8)
408SCIF_FNS(SCSCR, 0x08, 16)
409SCIF_FNS(SCTDSR, 0x0c, 8)
410SCIF_FNS(SCFER, 0x10, 16)
411SCIF_FNS(SCxSR, 0x14, 16)
412SCIF_FNS(SCFCR, 0x18, 16)
413SCIF_FNS(SCFDR, 0x1c, 16)
414SCIF_FNS(SCxTDR, 0x20, 8)
415SCIF_FNS(SCxRDR, 0x24, 8)
416SCIF_FNS(SCLSR, 0x24, 16)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900417#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
418 defined(CONFIG_CPU_SUBTYPE_SH7724)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900419SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
420SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
421SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
422SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
423SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
424SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
Magnus Dammf6863592009-01-20 12:18:22 +0900425SCIx_FNS(SCSPTR, 0, 0, 0, 0)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900426SCIF_FNS(SCTDSR, 0x0c, 8)
427SCIF_FNS(SCFER, 0x10, 16)
428SCIF_FNS(SCFCR, 0x18, 16)
429SCIF_FNS(SCFDR, 0x1c, 16)
430SCIF_FNS(SCLSR, 0x24, 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431#else
432/* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
433/* name off sz off sz off sz off sz off sz*/
434SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
435SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
436SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
437SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
438SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
439SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
440SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
Paul Mundt32351a22007-03-12 14:38:59 +0900441#if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
442 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900443 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
444 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundtc2697962008-07-30 00:56:39 +0900445SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800446SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
447SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
448SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
449SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
Paul Mundtc2697962008-07-30 00:56:39 +0900450#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900451SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
452SCIF_FNS(SCSPTR2, 0, 0, 0x20, 16)
Paul Mundtc2697962008-07-30 00:56:39 +0900453SCIF_FNS(SCLSR2, 0, 0, 0x24, 16)
454SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
455SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
456SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
457SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800458#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Magnus Damm9b4e4662008-04-23 21:31:14 +0900460#if defined(CONFIG_CPU_SUBTYPE_SH7722)
461SCIF_FNS(SCSPTR, 0, 0, 0, 0)
462#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
Magnus Damm9b4e4662008-04-23 21:31:14 +0900464#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
466#endif
Paul Mundtb7a76e42006-02-01 03:06:06 -0800467#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468#define sci_in(port, reg) sci_##reg##_in(port)
469#define sci_out(port, reg, value) sci_##reg##_out(port, value)
470
471/* H8/300 series SCI pins assignment */
472#if defined(__H8300H__) || defined(__H8300S__)
473static const struct __attribute__((packed)) {
474 int port; /* GPIO port no */
475 unsigned short rx,tx; /* GPIO bit no */
476} h8300_sci_pins[] = {
477#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
478 { /* SCI0 */
479 .port = H8300_GPIO_P9,
480 .rx = H8300_GPIO_B2,
481 .tx = H8300_GPIO_B0,
482 },
483 { /* SCI1 */
484 .port = H8300_GPIO_P9,
485 .rx = H8300_GPIO_B3,
486 .tx = H8300_GPIO_B1,
487 },
488 { /* SCI2 */
489 .port = H8300_GPIO_PB,
490 .rx = H8300_GPIO_B7,
491 .tx = H8300_GPIO_B6,
492 }
493#elif defined(CONFIG_H8S2678)
494 { /* SCI0 */
495 .port = H8300_GPIO_P3,
496 .rx = H8300_GPIO_B2,
497 .tx = H8300_GPIO_B0,
498 },
499 { /* SCI1 */
500 .port = H8300_GPIO_P3,
501 .rx = H8300_GPIO_B3,
502 .tx = H8300_GPIO_B1,
503 },
504 { /* SCI2 */
505 .port = H8300_GPIO_P5,
506 .rx = H8300_GPIO_B1,
507 .tx = H8300_GPIO_B0,
508 }
509#endif
510};
511#endif
512
Magnus Damm0fbde952007-07-26 10:14:16 +0900513#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
514 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
515 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
516 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517static inline int sci_rxd_in(struct uart_port *port)
518{
519 if (port->mapbase == 0xfffffe80)
Paul Mundt32b53072009-12-24 14:52:43 +0900520 return __raw_readb(SCPDR)&0x01 ? 1 : 0; /* SCI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 if (port->mapbase == 0xa4000150)
Paul Mundt32b53072009-12-24 14:52:43 +0900522 return __raw_readb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 if (port->mapbase == 0xa4000140)
Paul Mundt32b53072009-12-24 14:52:43 +0900524 return __raw_readb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 return 1;
526}
527#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
528static inline int sci_rxd_in(struct uart_port *port)
529{
530 if (port->mapbase == SCIF0)
Paul Mundt32b53072009-12-24 14:52:43 +0900531 return __raw_readb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 if (port->mapbase == SCIF2)
Paul Mundt32b53072009-12-24 14:52:43 +0900533 return __raw_readb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 return 1;
535}
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900536#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +0900537static inline int sci_rxd_in(struct uart_port *port)
538{
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900539 return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900540}
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900541#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
542 defined(CONFIG_CPU_SUBTYPE_SH7721)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900543static inline int sci_rxd_in(struct uart_port *port)
544{
545 if (port->mapbase == 0xa4430000)
546 return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
547 else if (port->mapbase == 0xa4438000)
548 return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
549 return 1;
550}
Paul Mundt05627482007-05-15 16:25:47 +0900551#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
552 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
553 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
554 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
555 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
Nobuhiro Iwamatsu961e9ff2008-10-29 13:33:45 +0900556 defined(CONFIG_CPU_SUBTYPE_SH7091)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557static inline int sci_rxd_in(struct uart_port *port)
558{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 if (port->mapbase == 0xffe00000)
Paul Mundt32b53072009-12-24 14:52:43 +0900560 return __raw_readb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 if (port->mapbase == 0xffe80000)
Paul Mundt32b53072009-12-24 14:52:43 +0900562 return __raw_readw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 return 1;
564}
Nobuhiro Iwamatsu961e9ff2008-10-29 13:33:45 +0900565#elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
566static inline int sci_rxd_in(struct uart_port *port)
567{
568 if (port->mapbase == 0xffe80000)
Paul Mundt32b53072009-12-24 14:52:43 +0900569 return __raw_readw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
Nobuhiro Iwamatsu961e9ff2008-10-29 13:33:45 +0900570 return 1;
571}
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +0900572#elif defined(CONFIG_CPU_SUBTYPE_SH7757)
573static inline int sci_rxd_in(struct uart_port *port)
574{
575 if (port->mapbase == 0xfe4b0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900576 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0;
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +0900577 if (port->mapbase == 0xfe4c0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900578 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0;
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +0900579 if (port->mapbase == 0xfe4d0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900580 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0;
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +0900581}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
583static inline int sci_rxd_in(struct uart_port *port)
584{
585 if (port->mapbase == 0xfe600000)
Paul Mundt32b53072009-12-24 14:52:43 +0900586 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 if (port->mapbase == 0xfe610000)
Paul Mundt32b53072009-12-24 14:52:43 +0900588 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 if (port->mapbase == 0xfe620000)
Paul Mundt32b53072009-12-24 14:52:43 +0900590 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900591 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592}
Paul Mundte108b2c2006-09-27 16:32:13 +0900593#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
594static inline int sci_rxd_in(struct uart_port *port)
595{
596 if (port->mapbase == 0xffe00000)
Paul Mundt32b53072009-12-24 14:52:43 +0900597 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900598 if (port->mapbase == 0xffe10000)
Paul Mundt32b53072009-12-24 14:52:43 +0900599 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900600 if (port->mapbase == 0xffe20000)
Paul Mundt32b53072009-12-24 14:52:43 +0900601 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900602 if (port->mapbase == 0xffe30000)
Paul Mundt32b53072009-12-24 14:52:43 +0900603 return __raw_readw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900604 return 1;
605}
Magnus Damm346b7462008-04-23 21:25:29 +0900606#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
Paul Mundt41504c32006-12-11 20:28:03 +0900607static inline int sci_rxd_in(struct uart_port *port)
608{
609 if (port->mapbase == 0xffe00000)
Paul Mundt32b53072009-12-24 14:52:43 +0900610 return __raw_readb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
Paul Mundt41504c32006-12-11 20:28:03 +0900611 return 1;
612}
Magnus Damm346b7462008-04-23 21:25:29 +0900613#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
614static inline int sci_rxd_in(struct uart_port *port)
615{
616 if (port->mapbase == 0xffe00000)
Paul Mundt32b53072009-12-24 14:52:43 +0900617 return __raw_readb(PSDR) & 0x02 ? 1 : 0; /* SCIF0 */
Magnus Damm346b7462008-04-23 21:25:29 +0900618 if (port->mapbase == 0xffe10000)
Paul Mundt32b53072009-12-24 14:52:43 +0900619 return __raw_readb(PADR) & 0x40 ? 1 : 0; /* SCIF1 */
Magnus Damm346b7462008-04-23 21:25:29 +0900620 if (port->mapbase == 0xffe20000)
Paul Mundt32b53072009-12-24 14:52:43 +0900621 return __raw_readb(PWDR) & 0x04 ? 1 : 0; /* SCIF2 */
Magnus Damm346b7462008-04-23 21:25:29 +0900622
623 return 1;
624}
Paul Mundt178dd0c2008-04-09 17:56:18 +0900625#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
626static inline int sci_rxd_in(struct uart_port *port)
627{
628 if (port->mapbase == 0xffe00000)
Paul Mundt32b53072009-12-24 14:52:43 +0900629 return __raw_readb(SCSPTR0) & 0x0008 ? 1 : 0; /* SCIF0 */
Paul Mundt178dd0c2008-04-09 17:56:18 +0900630 if (port->mapbase == 0xffe10000)
Paul Mundt32b53072009-12-24 14:52:43 +0900631 return __raw_readb(SCSPTR1) & 0x0020 ? 1 : 0; /* SCIF1 */
Paul Mundt178dd0c2008-04-09 17:56:18 +0900632 if (port->mapbase == 0xffe20000)
Paul Mundt32b53072009-12-24 14:52:43 +0900633 return __raw_readb(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF2 */
Paul Mundt178dd0c2008-04-09 17:56:18 +0900634 if (port->mapbase == 0xa4e30000)
Paul Mundt32b53072009-12-24 14:52:43 +0900635 return __raw_readb(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF3 */
Paul Mundt178dd0c2008-04-09 17:56:18 +0900636 if (port->mapbase == 0xa4e40000)
Paul Mundt32b53072009-12-24 14:52:43 +0900637 return __raw_readb(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF4 */
Paul Mundt178dd0c2008-04-09 17:56:18 +0900638 if (port->mapbase == 0xa4e50000)
Paul Mundt32b53072009-12-24 14:52:43 +0900639 return __raw_readb(SCSPTR5) & 0x0008 ? 1 : 0; /* SCIF5 */
Paul Mundt178dd0c2008-04-09 17:56:18 +0900640 return 1;
641}
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900642#elif defined(CONFIG_CPU_SUBTYPE_SH7724)
643# define SCFSR 0x0010
644# define SCASSR 0x0014
645static inline int sci_rxd_in(struct uart_port *port)
646{
647 if (port->type == PORT_SCIF)
Paul Mundt32b53072009-12-24 14:52:43 +0900648 return __raw_readw((port->mapbase + SCFSR)) & SCIF_BRK ? 1 : 0;
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900649 if (port->type == PORT_SCIFA)
Paul Mundt32b53072009-12-24 14:52:43 +0900650 return __raw_readw((port->mapbase + SCASSR)) & SCIF_BRK ? 1 : 0;
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900651 return 1;
652}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
654static inline int sci_rxd_in(struct uart_port *port)
655{
Paul Mundte9e8b1f2009-05-09 14:31:37 +0900656 return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657}
658#elif defined(__H8300H__) || defined(__H8300S__)
659static inline int sci_rxd_in(struct uart_port *port)
660{
661 int ch = (port->mapbase - SMR0) >> 3;
662 return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
663}
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900664#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
665static inline int sci_rxd_in(struct uart_port *port)
666{
667 if (port->mapbase == 0xffe00000)
Paul Mundt32b53072009-12-24 14:52:43 +0900668 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900669 if (port->mapbase == 0xffe08000)
Paul Mundt32b53072009-12-24 14:52:43 +0900670 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900671 if (port->mapbase == 0xffe10000)
Paul Mundt32b53072009-12-24 14:52:43 +0900672 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF/IRDA */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900673
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900674 return 1;
675}
Paul Mundtb7a76e42006-02-01 03:06:06 -0800676#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
677static inline int sci_rxd_in(struct uart_port *port)
678{
679 if (port->mapbase == 0xff923000)
Paul Mundt32b53072009-12-24 14:52:43 +0900680 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800681 if (port->mapbase == 0xff924000)
Paul Mundt32b53072009-12-24 14:52:43 +0900682 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800683 if (port->mapbase == 0xff925000)
Paul Mundt32b53072009-12-24 14:52:43 +0900684 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900685 return 1;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800686}
687#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
688static inline int sci_rxd_in(struct uart_port *port)
689{
690 if (port->mapbase == 0xffe00000)
Paul Mundt32b53072009-12-24 14:52:43 +0900691 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800692 if (port->mapbase == 0xffe10000)
Paul Mundt32b53072009-12-24 14:52:43 +0900693 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900694 return 1;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800695}
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900696#elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
697 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundt32351a22007-03-12 14:38:59 +0900698static inline int sci_rxd_in(struct uart_port *port)
699{
700 if (port->mapbase == 0xffea0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900701 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt32351a22007-03-12 14:38:59 +0900702 if (port->mapbase == 0xffeb0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900703 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt32351a22007-03-12 14:38:59 +0900704 if (port->mapbase == 0xffec0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900705 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt32351a22007-03-12 14:38:59 +0900706 if (port->mapbase == 0xffed0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900707 return __raw_readw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt32351a22007-03-12 14:38:59 +0900708 if (port->mapbase == 0xffee0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900709 return __raw_readw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt32351a22007-03-12 14:38:59 +0900710 if (port->mapbase == 0xffef0000)
Paul Mundt32b53072009-12-24 14:52:43 +0900711 return __raw_readw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt32351a22007-03-12 14:38:59 +0900712 return 1;
713}
Peter Griffin28259992008-11-28 22:48:20 +0900714#elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
715 defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900716 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
717 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900718static inline int sci_rxd_in(struct uart_port *port)
719{
720 if (port->mapbase == 0xfffe8000)
Paul Mundt32b53072009-12-24 14:52:43 +0900721 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900722 if (port->mapbase == 0xfffe8800)
Paul Mundt32b53072009-12-24 14:52:43 +0900723 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900724 if (port->mapbase == 0xfffe9000)
Paul Mundt32b53072009-12-24 14:52:43 +0900725 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900726 if (port->mapbase == 0xfffe9800)
Paul Mundt32b53072009-12-24 14:52:43 +0900727 return __raw_readw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900728#if defined(CONFIG_CPU_SUBTYPE_SH7201)
729 if (port->mapbase == 0xfffeA000)
Paul Mundt32b53072009-12-24 14:52:43 +0900730 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900731 if (port->mapbase == 0xfffeA800)
Paul Mundt32b53072009-12-24 14:52:43 +0900732 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900733 if (port->mapbase == 0xfffeB000)
Paul Mundt32b53072009-12-24 14:52:43 +0900734 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900735 if (port->mapbase == 0xfffeB800)
Paul Mundt32b53072009-12-24 14:52:43 +0900736 return __raw_readw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900737#endif
Paul Mundt31388752006-12-08 14:26:19 +0900738 return 1;
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900739}
740#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
741static inline int sci_rxd_in(struct uart_port *port)
742{
743 if (port->mapbase == 0xf8400000)
Paul Mundt32b53072009-12-24 14:52:43 +0900744 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900745 if (port->mapbase == 0xf8410000)
Paul Mundt32b53072009-12-24 14:52:43 +0900746 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900747 if (port->mapbase == 0xf8420000)
Paul Mundt32b53072009-12-24 14:52:43 +0900748 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900749 return 1;
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900750}
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900751#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
752static inline int sci_rxd_in(struct uart_port *port)
753{
754 if (port->mapbase == 0xffc30000)
Paul Mundt32b53072009-12-24 14:52:43 +0900755 return __raw_readw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900756 if (port->mapbase == 0xffc40000)
Paul Mundt32b53072009-12-24 14:52:43 +0900757 return __raw_readw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900758 if (port->mapbase == 0xffc50000)
Paul Mundt32b53072009-12-24 14:52:43 +0900759 return __raw_readw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900760 if (port->mapbase == 0xffc60000)
Paul Mundt32b53072009-12-24 14:52:43 +0900761 return __raw_readw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt1760b7d72007-08-08 16:57:05 +0900762 return 1;
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900763}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764#endif
765
766/*
767 * Values for the BitRate Register (SCBRR)
768 *
769 * The values are actually divisors for a frequency which can
770 * be internal to the SH3 (14.7456MHz) or derived from an external
771 * clock source. This driver assumes the internal clock is used;
772 * to support using an external clock source, config options or
773 * possibly command-line options would need to be added.
774 *
775 * Also, to support speeds below 2400 (why?) the lower 2 bits of
776 * the SCSMR register would also need to be set to non-zero values.
777 *
778 * -- Greg Banks 27Feb2000
779 *
780 * Answer: The SCBRR register is only eight bits, and the value in
781 * it gets larger with lower baud rates. At around 2400 (depending on
782 * the peripherial module clock) you run out of bits. However the
783 * lower two bits of SCSMR allow the module clock to be divided down,
784 * scaling the value which is needed in SCBRR.
785 *
786 * -- Stuart Menefy - 23 May 2000
787 *
788 * I meant, why would anyone bother with bitrates below 2400.
789 *
790 * -- Greg Banks - 7Jul2000
791 *
792 * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
793 * tape reader as a console!
794 *
795 * -- Mitch Davis - 15 Jul 2000
796 */
797
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900798#if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900799 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
800 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800801#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900802#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900803 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
804 defined(CONFIG_CPU_SUBTYPE_SH7721)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800805#define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900806#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
807 defined(CONFIG_CPU_SUBTYPE_SH7724)
Nobuhiro Iwamatsuba1d2812008-10-03 17:37:31 +0900808static inline int scbrr_calc(struct uart_port *port, int bps, int clk)
809{
810 if (port->type == PORT_SCIF)
811 return (clk+16*bps)/(32*bps)-1;
812 else
813 return ((clk*2)+16*bps)/(16*bps)-1;
814}
815#define SCBRR_VALUE(bps, clk) scbrr_calc(port, bps, clk)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800816#elif defined(__H8300H__) || defined(__H8300S__)
Paul Mundta2159b52008-10-02 19:09:13 +0900817#define SCBRR_VALUE(bps, clk) (((clk*1000/32)/bps)-1)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800818#else /* Generic SH */
819#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820#endif