blob: dc3e7bc805fca208cfd7ac12d923ae6513e200f2 [file] [log] [blame]
James Ketrenos43f66a62005-03-25 12:31:53 -06001/******************************************************************************
Jeff Garzikbf794512005-07-31 13:07:26 -04002
James Ketrenos43f66a62005-03-25 12:31:53 -06003 Copyright(c) 2003 - 2004 Intel Corporation. All rights reserved.
Jeff Garzikbf794512005-07-31 13:07:26 -04004
5 This program is free software; you can redistribute it and/or modify it
6 under the terms of version 2 of the GNU General Public License as
James Ketrenos43f66a62005-03-25 12:31:53 -06007 published by the Free Software Foundation.
Jeff Garzikbf794512005-07-31 13:07:26 -04008
9 This program is distributed in the hope that it will be useful, but WITHOUT
10 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
James Ketrenos43f66a62005-03-25 12:31:53 -060012 more details.
Jeff Garzikbf794512005-07-31 13:07:26 -040013
James Ketrenos43f66a62005-03-25 12:31:53 -060014 You should have received a copy of the GNU General Public License along with
Jeff Garzikbf794512005-07-31 13:07:26 -040015 this program; if not, write to the Free Software Foundation, Inc., 59
James Ketrenos43f66a62005-03-25 12:31:53 -060016 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
Jeff Garzikbf794512005-07-31 13:07:26 -040017
James Ketrenos43f66a62005-03-25 12:31:53 -060018 The full GNU General Public License is included in this distribution in the
19 file called LICENSE.
Jeff Garzikbf794512005-07-31 13:07:26 -040020
James Ketrenos43f66a62005-03-25 12:31:53 -060021 Contact Information:
22 James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25******************************************************************************/
26
27#ifndef __ipw2200_h__
28#define __ipw2200_h__
29
30#define WEXT_USECHANNELS 1
31
32#include <linux/module.h>
33#include <linux/moduleparam.h>
34#include <linux/config.h>
35#include <linux/init.h>
36
37#include <linux/version.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/ethtool.h>
41#include <linux/skbuff.h>
42#include <linux/etherdevice.h>
43#include <linux/delay.h>
44#include <linux/random.h>
45
46#include <linux/firmware.h>
47#include <linux/wireless.h>
David S. Miller3da54c52005-09-05 23:08:01 -070048#include <linux/dma-mapping.h>
James Ketrenos43f66a62005-03-25 12:31:53 -060049#include <asm/io.h>
50
51#include <net/ieee80211.h>
52
53#define DRV_NAME "ipw2200"
54
55#include <linux/workqueue.h>
56
James Ketrenos43f66a62005-03-25 12:31:53 -060057/* Authentication and Association States */
58enum connection_manager_assoc_states
59{
60 CMAS_INIT = 0,
61 CMAS_TX_AUTH_SEQ_1,
62 CMAS_RX_AUTH_SEQ_2,
63 CMAS_AUTH_SEQ_1_PASS,
64 CMAS_AUTH_SEQ_1_FAIL,
65 CMAS_TX_AUTH_SEQ_3,
66 CMAS_RX_AUTH_SEQ_4,
67 CMAS_AUTH_SEQ_2_PASS,
68 CMAS_AUTH_SEQ_2_FAIL,
69 CMAS_AUTHENTICATED,
70 CMAS_TX_ASSOC,
71 CMAS_RX_ASSOC_RESP,
72 CMAS_ASSOCIATED,
73 CMAS_LAST
74};
75
76
James Ketrenos43f66a62005-03-25 12:31:53 -060077#define IPW_WAIT (1<<0)
78#define IPW_QUIET (1<<1)
79#define IPW_ROAMING (1<<2)
80
81#define IPW_POWER_MODE_CAM 0x00 //(always on)
82#define IPW_POWER_INDEX_1 0x01
83#define IPW_POWER_INDEX_2 0x02
84#define IPW_POWER_INDEX_3 0x03
85#define IPW_POWER_INDEX_4 0x04
86#define IPW_POWER_INDEX_5 0x05
87#define IPW_POWER_AC 0x06
88#define IPW_POWER_BATTERY 0x07
89#define IPW_POWER_LIMIT 0x07
90#define IPW_POWER_MASK 0x0F
91#define IPW_POWER_ENABLED 0x10
92#define IPW_POWER_LEVEL(x) ((x) & IPW_POWER_MASK)
93
94#define IPW_CMD_HOST_COMPLETE 2
95#define IPW_CMD_POWER_DOWN 4
96#define IPW_CMD_SYSTEM_CONFIG 6
97#define IPW_CMD_MULTICAST_ADDRESS 7
98#define IPW_CMD_SSID 8
99#define IPW_CMD_ADAPTER_ADDRESS 11
100#define IPW_CMD_PORT_TYPE 12
101#define IPW_CMD_RTS_THRESHOLD 15
102#define IPW_CMD_FRAG_THRESHOLD 16
103#define IPW_CMD_POWER_MODE 17
104#define IPW_CMD_WEP_KEY 18
105#define IPW_CMD_TGI_TX_KEY 19
106#define IPW_CMD_SCAN_REQUEST 20
107#define IPW_CMD_ASSOCIATE 21
108#define IPW_CMD_SUPPORTED_RATES 22
109#define IPW_CMD_SCAN_ABORT 23
110#define IPW_CMD_TX_FLUSH 24
111#define IPW_CMD_QOS_PARAMETERS 25
112#define IPW_CMD_SCAN_REQUEST_EXT 26
113#define IPW_CMD_DINO_CONFIG 30
114#define IPW_CMD_RSN_CAPABILITIES 31
115#define IPW_CMD_RX_KEY 32
116#define IPW_CMD_CARD_DISABLE 33
117#define IPW_CMD_SEED_NUMBER 34
118#define IPW_CMD_TX_POWER 35
119#define IPW_CMD_COUNTRY_INFO 36
120#define IPW_CMD_AIRONET_INFO 37
121#define IPW_CMD_AP_TX_POWER 38
122#define IPW_CMD_CCKM_INFO 39
123#define IPW_CMD_CCX_VER_INFO 40
124#define IPW_CMD_SET_CALIBRATION 41
125#define IPW_CMD_SENSITIVITY_CALIB 42
126#define IPW_CMD_RETRY_LIMIT 51
127#define IPW_CMD_IPW_PRE_POWER_DOWN 58
128#define IPW_CMD_VAP_BEACON_TEMPLATE 60
129#define IPW_CMD_VAP_DTIM_PERIOD 61
130#define IPW_CMD_EXT_SUPPORTED_RATES 62
131#define IPW_CMD_VAP_LOCAL_TX_PWR_CONSTRAINT 63
132#define IPW_CMD_VAP_QUIET_INTERVALS 64
133#define IPW_CMD_VAP_CHANNEL_SWITCH 65
134#define IPW_CMD_VAP_MANDATORY_CHANNELS 66
135#define IPW_CMD_VAP_CELL_PWR_LIMIT 67
136#define IPW_CMD_VAP_CF_PARAM_SET 68
137#define IPW_CMD_VAP_SET_BEACONING_STATE 69
138#define IPW_CMD_MEASUREMENT 80
139#define IPW_CMD_POWER_CAPABILITY 81
140#define IPW_CMD_SUPPORTED_CHANNELS 82
141#define IPW_CMD_TPC_REPORT 83
142#define IPW_CMD_WME_INFO 84
143#define IPW_CMD_PRODUCTION_COMMAND 85
144#define IPW_CMD_LINKSYS_EOU_INFO 90
145
146#define RFD_SIZE 4
147#define NUM_TFD_CHUNKS 6
148
149#define TX_QUEUE_SIZE 32
150#define RX_QUEUE_SIZE 32
151
152#define DINO_CMD_WEP_KEY 0x08
153#define DINO_CMD_TX 0x0B
154#define DCT_ANTENNA_A 0x01
155#define DCT_ANTENNA_B 0x02
156
157#define IPW_A_MODE 0
158#define IPW_B_MODE 1
159#define IPW_G_MODE 2
160
Jeff Garzikbf794512005-07-31 13:07:26 -0400161/*
162 * TX Queue Flag Definitions
James Ketrenos43f66a62005-03-25 12:31:53 -0600163 */
164
165/* abort attempt if mgmt frame is rx'd */
Jeff Garzikbf794512005-07-31 13:07:26 -0400166#define DCT_FLAG_ABORT_MGMT 0x01
167
James Ketrenos43f66a62005-03-25 12:31:53 -0600168/* require CTS */
169#define DCT_FLAG_CTS_REQUIRED 0x02
170
171/* use short preamble */
Jeff Garzikbf794512005-07-31 13:07:26 -0400172#define DCT_FLAG_SHORT_PREMBL 0x04
James Ketrenos43f66a62005-03-25 12:31:53 -0600173
174/* RTS/CTS first */
175#define DCT_FLAG_RTS_REQD 0x08
176
177/* dont calculate duration field */
178#define DCT_FLAG_DUR_SET 0x10
179
180/* even if MAC WEP set (allows pre-encrypt) */
181#define DCT_FLAG_NO_WEP 0x20
Jiri Benc8d45ff72005-08-25 20:09:39 -0400182
James Ketrenos43f66a62005-03-25 12:31:53 -0600183/* overwrite TSF field */
184#define DCT_FLAG_TSF_REQD 0x40
185
186/* ACK rx is expected to follow */
Jeff Garzikbf794512005-07-31 13:07:26 -0400187#define DCT_FLAG_ACK_REQD 0x80
James Ketrenos43f66a62005-03-25 12:31:53 -0600188
189#define DCT_FLAG_EXT_MODE_CCK 0x01
190#define DCT_FLAG_EXT_MODE_OFDM 0x00
191
192
193#define TX_RX_TYPE_MASK 0xFF
194#define TX_FRAME_TYPE 0x00
195#define TX_HOST_COMMAND_TYPE 0x01
196#define RX_FRAME_TYPE 0x09
197#define RX_HOST_NOTIFICATION_TYPE 0x03
198#define RX_HOST_CMD_RESPONSE_TYPE 0x04
199#define RX_TX_FRAME_RESPONSE_TYPE 0x05
200#define TFD_NEED_IRQ_MASK 0x04
201
202#define HOST_CMD_DINO_CONFIG 30
203
204#define HOST_NOTIFICATION_STATUS_ASSOCIATED 10
205#define HOST_NOTIFICATION_STATUS_AUTHENTICATE 11
206#define HOST_NOTIFICATION_STATUS_SCAN_CHANNEL_RESULT 12
207#define HOST_NOTIFICATION_STATUS_SCAN_COMPLETED 13
208#define HOST_NOTIFICATION_STATUS_FRAG_LENGTH 14
209#define HOST_NOTIFICATION_STATUS_LINK_DETERIORATION 15
210#define HOST_NOTIFICATION_DINO_CONFIG_RESPONSE 16
211#define HOST_NOTIFICATION_STATUS_BEACON_STATE 17
212#define HOST_NOTIFICATION_STATUS_TGI_TX_KEY 18
213#define HOST_NOTIFICATION_TX_STATUS 19
214#define HOST_NOTIFICATION_CALIB_KEEP_RESULTS 20
215#define HOST_NOTIFICATION_MEASUREMENT_STARTED 21
216#define HOST_NOTIFICATION_MEASUREMENT_ENDED 22
217#define HOST_NOTIFICATION_CHANNEL_SWITCHED 23
218#define HOST_NOTIFICATION_RX_DURING_QUIET_PERIOD 24
219#define HOST_NOTIFICATION_NOISE_STATS 25
Jeff Garzikbf794512005-07-31 13:07:26 -0400220#define HOST_NOTIFICATION_S36_MEASUREMENT_ACCEPTED 30
James Ketrenos43f66a62005-03-25 12:31:53 -0600221#define HOST_NOTIFICATION_S36_MEASUREMENT_REFUSED 31
222
223#define HOST_NOTIFICATION_STATUS_BEACON_MISSING 1
224#define IPW_MB_DISASSOCIATE_THRESHOLD_DEFAULT 24
225#define IPW_MB_ROAMING_THRESHOLD_DEFAULT 8
Jeff Garzikbf794512005-07-31 13:07:26 -0400226#define IPW_REAL_RATE_RX_PACKET_THRESHOLD 300
James Ketrenos43f66a62005-03-25 12:31:53 -0600227
228#define MACADRR_BYTE_LEN 6
229
230#define DCR_TYPE_AP 0x01
231#define DCR_TYPE_WLAP 0x02
232#define DCR_TYPE_MU_ESS 0x03
233#define DCR_TYPE_MU_IBSS 0x04
234#define DCR_TYPE_MU_PIBSS 0x05
235#define DCR_TYPE_SNIFFER 0x06
236#define DCR_TYPE_MU_BSS DCR_TYPE_MU_ESS
237
238/**
239 * Generic queue structure
Jeff Garzikbf794512005-07-31 13:07:26 -0400240 *
James Ketrenos43f66a62005-03-25 12:31:53 -0600241 * Contains common data for Rx and Tx queues
242 */
243struct clx2_queue {
244 int n_bd; /**< number of BDs in this queue */
245 int first_empty; /**< 1-st empty entry (index) */
246 int last_used; /**< last used entry (index) */
247 u32 reg_w; /**< 'write' reg (queue head), addr in domain 1 */
248 u32 reg_r; /**< 'read' reg (queue tail), addr in domain 1 */
249 dma_addr_t dma_addr; /**< physical addr for BD's */
250 int low_mark; /**< low watermark, resume queue if free space more than this */
251 int high_mark; /**< high watermark, stop queue if free space less than this */
252} __attribute__ ((packed));
253
254struct machdr32
255{
256 u16 frame_ctl;
257 u16 duration; // watch out for endians!
258 u8 addr1[ MACADRR_BYTE_LEN ];
259 u8 addr2[ MACADRR_BYTE_LEN ];
260 u8 addr3[ MACADRR_BYTE_LEN ];
261 u16 seq_ctrl; // more endians!
262 u8 addr4[ MACADRR_BYTE_LEN ];
263 u16 qos_ctrl;
264} __attribute__ ((packed)) ;
265
266struct machdr30
267{
268 u16 frame_ctl;
269 u16 duration; // watch out for endians!
270 u8 addr1[ MACADRR_BYTE_LEN ];
271 u8 addr2[ MACADRR_BYTE_LEN ];
272 u8 addr3[ MACADRR_BYTE_LEN ];
273 u16 seq_ctrl; // more endians!
274 u8 addr4[ MACADRR_BYTE_LEN ];
275} __attribute__ ((packed)) ;
276
277struct machdr26
278{
279 u16 frame_ctl;
280 u16 duration; // watch out for endians!
281 u8 addr1[ MACADRR_BYTE_LEN ];
282 u8 addr2[ MACADRR_BYTE_LEN ];
283 u8 addr3[ MACADRR_BYTE_LEN ];
284 u16 seq_ctrl; // more endians!
285 u16 qos_ctrl;
286} __attribute__ ((packed)) ;
287
288struct machdr24
289{
290 u16 frame_ctl;
291 u16 duration; // watch out for endians!
292 u8 addr1[ MACADRR_BYTE_LEN ];
293 u8 addr2[ MACADRR_BYTE_LEN ];
294 u8 addr3[ MACADRR_BYTE_LEN ];
295 u16 seq_ctrl; // more endians!
296} __attribute__ ((packed)) ;
297
298// TX TFD with 32 byte MAC Header
299struct tx_tfd_32
Jeff Garzikbf794512005-07-31 13:07:26 -0400300{
James Ketrenos43f66a62005-03-25 12:31:53 -0600301 struct machdr32 mchdr; // 32
302 u32 uivplaceholder[2]; // 8
303} __attribute__ ((packed)) ;
304
305// TX TFD with 30 byte MAC Header
306struct tx_tfd_30
307{
308 struct machdr30 mchdr; // 30
309 u8 reserved[2]; // 2
310 u32 uivplaceholder[2]; // 8
311} __attribute__ ((packed)) ;
312
313// tx tfd with 26 byte mac header
314struct tx_tfd_26
315{
316 struct machdr26 mchdr; // 26
317 u8 reserved1[2]; // 2
318 u32 uivplaceholder[2]; // 8
319 u8 reserved2[4]; // 4
320} __attribute__ ((packed)) ;
321
322// tx tfd with 24 byte mac header
323struct tx_tfd_24
324{
325 struct machdr24 mchdr; // 24
326 u32 uivplaceholder[2]; // 8
327 u8 reserved[8]; // 8
328} __attribute__ ((packed)) ;
329
330
331#define DCT_WEP_KEY_FIELD_LENGTH 16
332
333struct tfd_command
334{
335 u8 index;
336 u8 length;
337 u16 reserved;
338 u8 payload[0];
339} __attribute__ ((packed)) ;
340
341struct tfd_data {
342 /* Header */
343 u32 work_area_ptr;
344 u8 station_number; /* 0 for BSS */
345 u8 reserved1;
346 u16 reserved2;
347
348 /* Tx Parameters */
349 u8 cmd_id;
Jeff Garzikbf794512005-07-31 13:07:26 -0400350 u8 seq_num;
351 u16 len;
James Ketrenos43f66a62005-03-25 12:31:53 -0600352 u8 priority;
353 u8 tx_flags;
354 u8 tx_flags_ext;
355 u8 key_index;
356 u8 wepkey[DCT_WEP_KEY_FIELD_LENGTH];
357 u8 rate;
358 u8 antenna;
359 u16 next_packet_duration;
Jeff Garzikbf794512005-07-31 13:07:26 -0400360 u16 next_frag_len;
James Ketrenos43f66a62005-03-25 12:31:53 -0600361 u16 back_off_counter; //////txop;
362 u8 retrylimit;
Jeff Garzikbf794512005-07-31 13:07:26 -0400363 u16 cwcurrent;
James Ketrenos43f66a62005-03-25 12:31:53 -0600364 u8 reserved3;
365
366 /* 802.11 MAC Header */
367 union
368 {
369 struct tx_tfd_24 tfd_24;
370 struct tx_tfd_26 tfd_26;
371 struct tx_tfd_30 tfd_30;
372 struct tx_tfd_32 tfd_32;
373 } tfd;
374
375 /* Payload DMA info */
376 u32 num_chunks;
377 u32 chunk_ptr[NUM_TFD_CHUNKS];
378 u16 chunk_len[NUM_TFD_CHUNKS];
379} __attribute__ ((packed));
380
381struct txrx_control_flags
382{
383 u8 message_type;
384 u8 rx_seq_num;
385 u8 control_bits;
386 u8 reserved;
387} __attribute__ ((packed));
388
389#define TFD_SIZE 128
390#define TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH (TFD_SIZE - sizeof(struct txrx_control_flags))
391
392struct tfd_frame
393{
394 struct txrx_control_flags control_flags;
395 union {
396 struct tfd_data data;
397 struct tfd_command cmd;
398 u8 raw[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
399 } u;
400} __attribute__ ((packed)) ;
401
402typedef void destructor_func(const void*);
403
404/**
405 * Tx Queue for DMA. Queue consists of circular buffer of
406 * BD's and required locking structures.
407 */
408struct clx2_tx_queue {
409 struct clx2_queue q;
410 struct tfd_frame* bd;
411 struct ieee80211_txb **txb;
412};
413
414/*
415 * RX related structures and functions
416 */
417#define RX_FREE_BUFFERS 32
418#define RX_LOW_WATERMARK 8
419
420#define SUP_RATE_11A_MAX_NUM_CHANNELS (8)
421#define SUP_RATE_11B_MAX_NUM_CHANNELS (4)
422#define SUP_RATE_11G_MAX_NUM_CHANNELS (12)
423
424// Used for passing to driver number of successes and failures per rate
425struct rate_histogram
426{
427 union {
428 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
429 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
430 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
431 } success;
432 union {
433 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
434 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
435 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
436 } failed;
437} __attribute__ ((packed));
438
Jeff Garzikbf794512005-07-31 13:07:26 -0400439/* statistics command response */
James Ketrenos43f66a62005-03-25 12:31:53 -0600440struct ipw_cmd_stats {
441 u8 cmd_id;
442 u8 seq_num;
Jeff Garzikbf794512005-07-31 13:07:26 -0400443 u16 good_sfd;
444 u16 bad_plcp;
445 u16 wrong_bssid;
446 u16 valid_mpdu;
447 u16 bad_mac_header;
448 u16 reserved_frame_types;
449 u16 rx_ina;
450 u16 bad_crc32;
451 u16 invalid_cts;
452 u16 invalid_acks;
453 u16 long_distance_ina_fina;
James Ketrenos43f66a62005-03-25 12:31:53 -0600454 u16 dsp_silence_unreachable;
Jeff Garzikbf794512005-07-31 13:07:26 -0400455 u16 accumulated_rssi;
456 u16 rx_ovfl_frame_tossed;
James Ketrenos43f66a62005-03-25 12:31:53 -0600457 u16 rssi_silence_threshold;
458 u16 rx_ovfl_frame_supplied;
Jeff Garzikbf794512005-07-31 13:07:26 -0400459 u16 last_rx_frame_signal;
460 u16 last_rx_frame_noise;
461 u16 rx_autodetec_no_ofdm;
James Ketrenos43f66a62005-03-25 12:31:53 -0600462 u16 rx_autodetec_no_barker;
463 u16 reserved;
464} __attribute__ ((packed));
465
466struct notif_channel_result {
467 u8 channel_num;
468 struct ipw_cmd_stats stats;
469 u8 uReserved;
470} __attribute__ ((packed));
471
472struct notif_scan_complete {
473 u8 scan_type;
474 u8 num_channels;
475 u8 status;
476 u8 reserved;
477} __attribute__ ((packed));
478
479struct notif_frag_length {
480 u16 frag_length;
481 u16 reserved;
482} __attribute__ ((packed));
483
484struct notif_beacon_state {
485 u32 state;
486 u32 number;
487} __attribute__ ((packed));
488
489struct notif_tgi_tx_key {
490 u8 key_state;
491 u8 security_type;
492 u8 station_index;
493 u8 reserved;
494} __attribute__ ((packed));
495
496struct notif_link_deterioration {
497 struct ipw_cmd_stats stats;
498 u8 rate;
499 u8 modulation;
500 struct rate_histogram histogram;
501 u8 reserved1;
502 u16 reserved2;
503} __attribute__ ((packed));
504
505struct notif_association {
506 u8 state;
507} __attribute__ ((packed));
508
509struct notif_authenticate {
510 u8 state;
511 struct machdr24 addr;
512 u16 status;
513} __attribute__ ((packed));
514
James Ketrenos43f66a62005-03-25 12:31:53 -0600515struct notif_calibration {
516 u8 data[104];
517} __attribute__ ((packed));
518
519struct notif_noise {
520 u32 value;
521} __attribute__ ((packed));
522
523struct ipw_rx_notification {
524 u8 reserved[8];
525 u8 subtype;
526 u8 flags;
527 u16 size;
528 union {
529 struct notif_association assoc;
530 struct notif_authenticate auth;
531 struct notif_channel_result channel_result;
532 struct notif_scan_complete scan_complete;
533 struct notif_frag_length frag_len;
534 struct notif_beacon_state beacon_state;
535 struct notif_tgi_tx_key tgi_tx_key;
536 struct notif_link_deterioration link_deterioration;
537 struct notif_calibration calibration;
538 struct notif_noise noise;
539 u8 raw[0];
540 } u;
541} __attribute__ ((packed));
542
543struct ipw_rx_frame {
Jeff Garzikbf794512005-07-31 13:07:26 -0400544 u32 reserved1;
James Ketrenos43f66a62005-03-25 12:31:53 -0600545 u8 parent_tsf[4]; // fw_use[0] is boolean for OUR_TSF_IS_GREATER
546 u8 received_channel; // The channel that this frame was received on.
Jeff Garzikbf794512005-07-31 13:07:26 -0400547 // Note that for .11b this does not have to be
548 // the same as the channel that it was sent.
James Ketrenos43f66a62005-03-25 12:31:53 -0600549 // Filled by LMAC
550 u8 frameStatus;
551 u8 rate;
552 u8 rssi;
553 u8 agc;
554 u8 rssi_dbm;
555 u16 signal;
556 u16 noise;
557 u8 antennaAndPhy;
558 u8 control; // control bit should be on in bg
Jeff Garzikbf794512005-07-31 13:07:26 -0400559 u8 rtscts_rate; // rate of rts or cts (in rts cts sequence rate
James Ketrenos43f66a62005-03-25 12:31:53 -0600560 // is identical)
561 u8 rtscts_seen; // 0x1 RTS seen ; 0x2 CTS seen
562 u16 length;
563 u8 data[0];
564} __attribute__ ((packed));
Jeff Garzikbf794512005-07-31 13:07:26 -0400565
James Ketrenos43f66a62005-03-25 12:31:53 -0600566struct ipw_rx_header {
567 u8 message_type;
568 u8 rx_seq_num;
569 u8 control_bits;
570 u8 reserved;
571} __attribute__ ((packed));
572
573struct ipw_rx_packet
574{
575 struct ipw_rx_header header;
576 union {
577 struct ipw_rx_frame frame;
578 struct ipw_rx_notification notification;
579 } u;
580} __attribute__ ((packed));
581
582#define IPW_RX_NOTIFICATION_SIZE sizeof(struct ipw_rx_header) + 12
583#define IPW_RX_FRAME_SIZE sizeof(struct ipw_rx_header) + \
584 sizeof(struct ipw_rx_frame)
585
586struct ipw_rx_mem_buffer {
587 dma_addr_t dma_addr;
588 struct ipw_rx_buffer *rxb;
589 struct sk_buff *skb;
590 struct list_head list;
591}; /* Not transferred over network, so not __attribute__ ((packed)) */
592
593struct ipw_rx_queue {
594 struct ipw_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
595 struct ipw_rx_mem_buffer *queue[RX_QUEUE_SIZE];
596 u32 processed; /* Internal index to last handled Rx packet */
597 u32 read; /* Shared index to newest available Rx buffer */
598 u32 write; /* Shared index to oldest written Rx packet */
599 u32 free_count;/* Number of pre-allocated buffers in rx_free */
600 /* Each of these lists is used as a FIFO for ipw_rx_mem_buffers */
601 struct list_head rx_free; /* Own an SKBs */
602 struct list_head rx_used; /* No SKB allocated */
603 spinlock_t lock;
604}; /* Not transferred over network, so not __attribute__ ((packed)) */
605
606
607struct alive_command_responce {
608 u8 alive_command;
609 u8 sequence_number;
610 u16 software_revision;
611 u8 device_identifier;
612 u8 reserved1[5];
613 u16 reserved2;
614 u16 reserved3;
615 u16 clock_settle_time;
616 u16 powerup_settle_time;
617 u16 reserved4;
618 u8 time_stamp[5]; /* month, day, year, hours, minutes */
619 u8 ucode_valid;
620} __attribute__ ((packed));
621
622#define IPW_MAX_RATES 12
623
624struct ipw_rates {
625 u8 num_rates;
626 u8 rates[IPW_MAX_RATES];
627} __attribute__ ((packed));
628
629struct command_block
630{
631 unsigned int control;
632 u32 source_addr;
633 u32 dest_addr;
634 unsigned int status;
635} __attribute__ ((packed));
636
637#define CB_NUMBER_OF_ELEMENTS_SMALL 64
638struct fw_image_desc
639{
640 unsigned long last_cb_index;
641 unsigned long current_cb_index;
642 struct command_block cb_list[CB_NUMBER_OF_ELEMENTS_SMALL];
643 void * v_addr;
644 unsigned long p_addr;
645 unsigned long len;
646};
647
648struct ipw_sys_config
649{
650 u8 bt_coexistence;
651 u8 reserved1;
652 u8 answer_broadcast_ssid_probe;
653 u8 accept_all_data_frames;
654 u8 accept_non_directed_frames;
655 u8 exclude_unicast_unencrypted;
656 u8 disable_unicast_decryption;
657 u8 exclude_multicast_unencrypted;
658 u8 disable_multicast_decryption;
659 u8 antenna_diversity;
660 u8 pass_crc_to_host;
661 u8 dot11g_auto_detection;
662 u8 enable_cts_to_self;
663 u8 enable_multicast_filtering;
664 u8 bt_coexist_collision_thr;
665 u8 reserved2;
666 u8 accept_all_mgmt_bcpr;
667 u8 accept_all_mgtm_frames;
668 u8 pass_noise_stats_to_host;
669 u8 reserved3;
670} __attribute__ ((packed));
671
672struct ipw_multicast_addr
673{
674 u8 num_of_multicast_addresses;
675 u8 reserved[3];
676 u8 mac1[6];
677 u8 mac2[6];
678 u8 mac3[6];
679 u8 mac4[6];
680} __attribute__ ((packed));
681
682struct ipw_wep_key
683{
684 u8 cmd_id;
685 u8 seq_num;
686 u8 key_index;
687 u8 key_size;
688 u8 key[16];
689} __attribute__ ((packed));
690
691struct ipw_tgi_tx_key
Jeff Garzikbf794512005-07-31 13:07:26 -0400692{
693 u8 key_id;
James Ketrenos43f66a62005-03-25 12:31:53 -0600694 u8 security_type;
695 u8 station_index;
696 u8 flags;
697 u8 key[16];
698 u32 tx_counter[2];
699} __attribute__ ((packed));
700
701#define IPW_SCAN_CHANNELS 54
702
Jeff Garzikbf794512005-07-31 13:07:26 -0400703struct ipw_scan_request
James Ketrenos43f66a62005-03-25 12:31:53 -0600704{
705 u8 scan_type;
706 u16 dwell_time;
707 u8 channels_list[IPW_SCAN_CHANNELS];
708 u8 channels_reserved[3];
709} __attribute__ ((packed));
710
711enum {
712 IPW_SCAN_PASSIVE_TILL_FIRST_BEACON_SCAN = 0,
713 IPW_SCAN_PASSIVE_FULL_DWELL_SCAN,
714 IPW_SCAN_ACTIVE_DIRECT_SCAN,
715 IPW_SCAN_ACTIVE_BROADCAST_SCAN,
716 IPW_SCAN_ACTIVE_BROADCAST_AND_DIRECT_SCAN,
717 IPW_SCAN_TYPES
718};
719
720struct ipw_scan_request_ext
721{
722 u32 full_scan_index;
723 u8 channels_list[IPW_SCAN_CHANNELS];
724 u8 scan_type[IPW_SCAN_CHANNELS / 2];
725 u8 reserved;
726 u16 dwell_time[IPW_SCAN_TYPES];
727} __attribute__ ((packed));
728
Jeff Garzikbf794512005-07-31 13:07:26 -0400729extern inline u8 ipw_get_scan_type(struct ipw_scan_request_ext *scan, u8 index)
James Ketrenos43f66a62005-03-25 12:31:53 -0600730{
731 if (index % 2)
732 return scan->scan_type[index / 2] & 0x0F;
733 else
734 return (scan->scan_type[index / 2] & 0xF0) >> 4;
735}
736
Jeff Garzikbf794512005-07-31 13:07:26 -0400737extern inline void ipw_set_scan_type(struct ipw_scan_request_ext *scan,
James Ketrenos43f66a62005-03-25 12:31:53 -0600738 u8 index, u8 scan_type)
739{
Jeff Garzikbf794512005-07-31 13:07:26 -0400740 if (index % 2)
741 scan->scan_type[index / 2] =
742 (scan->scan_type[index / 2] & 0xF0) |
James Ketrenos43f66a62005-03-25 12:31:53 -0600743 (scan_type & 0x0F);
744 else
Jeff Garzikbf794512005-07-31 13:07:26 -0400745 scan->scan_type[index / 2] =
746 (scan->scan_type[index / 2] & 0x0F) |
James Ketrenos43f66a62005-03-25 12:31:53 -0600747 ((scan_type & 0x0F) << 4);
748}
749
750struct ipw_associate
751{
752 u8 channel;
753 u8 auth_type:4,
754 auth_key:4;
755 u8 assoc_type;
756 u8 reserved;
757 u16 policy_support;
758 u8 preamble_length;
759 u8 ieee_mode;
760 u8 bssid[ETH_ALEN];
761 u32 assoc_tsf_msw;
762 u32 assoc_tsf_lsw;
763 u16 capability;
764 u16 listen_interval;
765 u16 beacon_interval;
766 u8 dest[ETH_ALEN];
767 u16 atim_window;
768 u8 smr;
769 u8 reserved1;
770 u16 reserved2;
771} __attribute__ ((packed));
772
773struct ipw_supported_rates
774{
775 u8 ieee_mode;
776 u8 num_rates;
777 u8 purpose;
778 u8 reserved;
779 u8 supported_rates[IPW_MAX_RATES];
780} __attribute__ ((packed));
781
782struct ipw_rts_threshold
783{
784 u16 rts_threshold;
785 u16 reserved;
786} __attribute__ ((packed));
787
788struct ipw_frag_threshold
789{
790 u16 frag_threshold;
791 u16 reserved;
792} __attribute__ ((packed));
793
794struct ipw_retry_limit
795{
796 u8 short_retry_limit;
797 u8 long_retry_limit;
798 u16 reserved;
799} __attribute__ ((packed));
800
801struct ipw_dino_config
802{
803 u32 dino_config_addr;
804 u16 dino_config_size;
805 u8 dino_response;
806 u8 reserved;
807} __attribute__ ((packed));
808
809struct ipw_aironet_info
810{
811 u8 id;
812 u8 length;
813 u16 reserved;
814} __attribute__ ((packed));
815
816struct ipw_rx_key
817{
818 u8 station_index;
819 u8 key_type;
820 u8 key_id;
821 u8 key_flag;
822 u8 key[16];
823 u8 station_address[6];
824 u8 key_index;
825 u8 reserved;
826} __attribute__ ((packed));
827
828struct ipw_country_channel_info
829{
830 u8 first_channel;
831 u8 no_channels;
832 s8 max_tx_power;
833} __attribute__ ((packed));
834
835struct ipw_country_info
836{
837 u8 id;
838 u8 length;
839 u8 country_str[3];
840 struct ipw_country_channel_info groups[7];
841} __attribute__ ((packed));
842
843struct ipw_channel_tx_power
844{
845 u8 channel_number;
846 s8 tx_power;
847} __attribute__ ((packed));
848
849#define SCAN_ASSOCIATED_INTERVAL (HZ)
850#define SCAN_INTERVAL (HZ / 10)
851#define MAX_A_CHANNELS 37
852#define MAX_B_CHANNELS 14
853
854struct ipw_tx_power
855{
856 u8 num_channels;
857 u8 ieee_mode;
858 struct ipw_channel_tx_power channels_tx_power[MAX_A_CHANNELS];
859} __attribute__ ((packed));
860
861struct ipw_qos_parameters
862{
863 u16 cw_min[4];
864 u16 cw_max[4];
865 u8 aifs[4];
866 u8 flag[4];
867 u16 tx_op_limit[4];
868} __attribute__ ((packed));
869
870struct ipw_rsn_capabilities
871{
872 u8 id;
873 u8 length;
874 u16 version;
875} __attribute__ ((packed));
876
877struct ipw_sensitivity_calib
878{
879 u16 beacon_rssi_raw;
880 u16 reserved;
881} __attribute__ ((packed));
882
883/**
884 * Host command structure.
Jeff Garzikbf794512005-07-31 13:07:26 -0400885 *
James Ketrenos43f66a62005-03-25 12:31:53 -0600886 * On input, the following fields should be filled:
887 * - cmd
888 * - len
889 * - status_len
890 * - param (if needed)
Jeff Garzikbf794512005-07-31 13:07:26 -0400891 *
892 * On output,
James Ketrenos43f66a62005-03-25 12:31:53 -0600893 * - \a status contains status;
894 * - \a param filled with status parameters.
895 */
896struct ipw_cmd {
897 u32 cmd; /**< Host command */
898 u32 status; /**< Status */
899 u32 status_len; /**< How many 32 bit parameters in the status */
900 u32 len; /**< incoming parameters length, bytes */
901 /**
Jeff Garzikbf794512005-07-31 13:07:26 -0400902 * command parameters.
903 * There should be enough space for incoming and
James Ketrenos43f66a62005-03-25 12:31:53 -0600904 * outcoming parameters.
905 * Incoming parameters listed 1-st, followed by outcoming params.
906 * nParams=(len+3)/4+status_len
907 */
908 u32 param[0];
909} __attribute__ ((packed));
910
911#define STATUS_HCMD_ACTIVE (1<<0) /**< host command in progress */
912
913#define STATUS_INT_ENABLED (1<<1)
914#define STATUS_RF_KILL_HW (1<<2)
915#define STATUS_RF_KILL_SW (1<<3)
916#define STATUS_RF_KILL_MASK (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
917
918#define STATUS_INIT (1<<5)
919#define STATUS_AUTH (1<<6)
920#define STATUS_ASSOCIATED (1<<7)
921#define STATUS_STATE_MASK (STATUS_INIT | STATUS_AUTH | STATUS_ASSOCIATED)
922
923#define STATUS_ASSOCIATING (1<<8)
924#define STATUS_DISASSOCIATING (1<<9)
925#define STATUS_ROAMING (1<<10)
926#define STATUS_EXIT_PENDING (1<<11)
927#define STATUS_DISASSOC_PENDING (1<<12)
928#define STATUS_STATE_PENDING (1<<13)
929
930#define STATUS_SCAN_PENDING (1<<20)
Jeff Garzikbf794512005-07-31 13:07:26 -0400931#define STATUS_SCANNING (1<<21)
932#define STATUS_SCAN_ABORTING (1<<22)
James Ketrenos43f66a62005-03-25 12:31:53 -0600933
934#define STATUS_INDIRECT_BYTE (1<<28) /* sysfs entry configured for access */
935#define STATUS_INDIRECT_DWORD (1<<29) /* sysfs entry configured for access */
936#define STATUS_DIRECT_DWORD (1<<30) /* sysfs entry configured for access */
937
938#define STATUS_SECURITY_UPDATED (1<<31) /* Security sync needed */
939
940#define CFG_STATIC_CHANNEL (1<<0) /* Restrict assoc. to single channel */
941#define CFG_STATIC_ESSID (1<<1) /* Restrict assoc. to single SSID */
942#define CFG_STATIC_BSSID (1<<2) /* Restrict assoc. to single BSSID */
943#define CFG_CUSTOM_MAC (1<<3)
944#define CFG_PREAMBLE (1<<4)
945#define CFG_ADHOC_PERSIST (1<<5)
946#define CFG_ASSOCIATE (1<<6)
947#define CFG_FIXED_RATE (1<<7)
948#define CFG_ADHOC_CREATE (1<<8)
949
950#define CAP_SHARED_KEY (1<<0) /* Off = OPEN */
951#define CAP_PRIVACY_ON (1<<1) /* Off = No privacy */
952
953#define MAX_STATIONS 32
954#define IPW_INVALID_STATION (0xff)
955
956struct ipw_station_entry {
957 u8 mac_addr[ETH_ALEN];
958 u8 reserved;
959 u8 support_mode;
960};
961
962#define AVG_ENTRIES 8
963struct average {
964 s16 entries[AVG_ENTRIES];
965 u8 pos;
966 u8 init;
967 s32 sum;
968};
969
970struct ipw_priv {
971 /* ieee device used by generic ieee processing code */
972 struct ieee80211_device *ieee;
973 struct ieee80211_security sec;
974
975 /* spinlock */
976 spinlock_t lock;
977
978 /* basic pci-network driver stuff */
979 struct pci_dev *pci_dev;
980 struct net_device *net_dev;
981
982 /* pci hardware address support */
983 void __iomem *hw_base;
984 unsigned long hw_len;
Jeff Garzikbf794512005-07-31 13:07:26 -0400985
James Ketrenos43f66a62005-03-25 12:31:53 -0600986 struct fw_image_desc sram_desc;
987
988 /* result of ucode download */
989 struct alive_command_responce dino_alive;
990
991 wait_queue_head_t wait_command_queue;
992 wait_queue_head_t wait_state;
993
994 /* Rx and Tx DMA processing queues */
995 struct ipw_rx_queue *rxq;
996 struct clx2_tx_queue txq_cmd;
997 struct clx2_tx_queue txq[4];
998 u32 status;
999 u32 config;
1000 u32 capability;
1001
1002 u8 last_rx_rssi;
1003 u8 last_noise;
1004 struct average average_missed_beacons;
1005 struct average average_rssi;
1006 struct average average_noise;
1007 u32 port_type;
1008 int rx_bufs_min; /**< minimum number of bufs in Rx queue */
1009 int rx_pend_max; /**< maximum pending buffers for one IRQ */
1010 u32 hcmd_seq; /**< sequence number for hcmd */
1011 u32 missed_beacon_threshold;
Jeff Garzikbf794512005-07-31 13:07:26 -04001012 u32 roaming_threshold;
James Ketrenos43f66a62005-03-25 12:31:53 -06001013
1014 struct ipw_associate assoc_request;
1015 struct ieee80211_network *assoc_network;
1016
1017 unsigned long ts_scan_abort;
1018 struct ipw_supported_rates rates;
1019 struct ipw_rates phy[3]; /**< PHY restrictions, per band */
1020 struct ipw_rates supp; /**< software defined */
1021 struct ipw_rates extended; /**< use for corresp. IE, AP only */
1022
1023 struct notif_link_deterioration last_link_deterioration; /** for statistics */
1024 struct ipw_cmd* hcmd; /**< host command currently executed */
1025
1026 wait_queue_head_t hcmd_wq; /**< host command waits for execution */
1027 u32 tsf_bcn[2]; /**< TSF from latest beacon */
1028
1029 struct notif_calibration calib; /**< last calibration */
1030
1031 /* ordinal interface with firmware */
1032 u32 table0_addr;
1033 u32 table0_len;
1034 u32 table1_addr;
1035 u32 table1_len;
1036 u32 table2_addr;
1037 u32 table2_len;
1038
1039 /* context information */
1040 u8 essid[IW_ESSID_MAX_SIZE];
1041 u8 essid_len;
1042 u8 nick[IW_ESSID_MAX_SIZE];
1043 u16 rates_mask;
1044 u8 channel;
1045 struct ipw_sys_config sys_config;
1046 u32 power_mode;
Jeff Garzikbf794512005-07-31 13:07:26 -04001047 u8 bssid[ETH_ALEN];
James Ketrenos43f66a62005-03-25 12:31:53 -06001048 u16 rts_threshold;
1049 u8 mac_addr[ETH_ALEN];
1050 u8 num_stations;
Jeff Garzikbf794512005-07-31 13:07:26 -04001051 u8 stations[MAX_STATIONS][ETH_ALEN];
James Ketrenos43f66a62005-03-25 12:31:53 -06001052
1053 u32 notif_missed_beacons;
1054
1055 /* Statistics and counters normalized with each association */
1056 u32 last_missed_beacons;
1057 u32 last_tx_packets;
1058 u32 last_rx_packets;
1059 u32 last_tx_failures;
1060 u32 last_rx_err;
1061 u32 last_rate;
1062
1063 u32 missed_adhoc_beacons;
1064 u32 missed_beacons;
1065 u32 rx_packets;
1066 u32 tx_packets;
1067 u32 quality;
1068
1069 /* eeprom */
Jeff Garzikbf794512005-07-31 13:07:26 -04001070 u8 eeprom[0x100]; /* 256 bytes of eeprom */
James Ketrenos43f66a62005-03-25 12:31:53 -06001071 int eeprom_delay;
1072
Jeff Garzikbf794512005-07-31 13:07:26 -04001073 struct iw_statistics wstats;
James Ketrenos43f66a62005-03-25 12:31:53 -06001074
1075 struct workqueue_struct *workqueue;
Jeff Garzikbf794512005-07-31 13:07:26 -04001076
James Ketrenos43f66a62005-03-25 12:31:53 -06001077 struct work_struct adhoc_check;
1078 struct work_struct associate;
1079 struct work_struct disassociate;
1080 struct work_struct rx_replenish;
1081 struct work_struct request_scan;
1082 struct work_struct adapter_restart;
1083 struct work_struct rf_kill;
1084 struct work_struct up;
1085 struct work_struct down;
1086 struct work_struct gather_stats;
1087 struct work_struct abort_scan;
1088 struct work_struct roam;
1089 struct work_struct scan_check;
1090
1091 struct tasklet_struct irq_tasklet;
1092
1093
1094#define IPW_2200BG 1
1095#define IPW_2915ABG 2
1096 u8 adapter;
1097
1098#define IPW_DEFAULT_TX_POWER 0x14
1099 u8 tx_power;
1100
Jeff Garzikbf794512005-07-31 13:07:26 -04001101#ifdef CONFIG_PM
James Ketrenos43f66a62005-03-25 12:31:53 -06001102 u32 pm_state[16];
1103#endif
1104
1105 /* network state */
1106
1107 /* Used to pass the current INTA value from ISR to Tasklet */
1108 u32 isr_inta;
1109
1110 /* debugging info */
1111 u32 indirect_dword;
1112 u32 direct_dword;
1113 u32 indirect_byte;
1114}; /*ipw_priv */
1115
1116
1117/* debug macros */
1118
1119#ifdef CONFIG_IPW_DEBUG
1120#define IPW_DEBUG(level, fmt, args...) \
1121do { if (ipw_debug_level & (level)) \
1122 printk(KERN_DEBUG DRV_NAME": %c %s " fmt, \
1123 in_interrupt() ? 'I' : 'U', __FUNCTION__ , ## args); } while (0)
1124#else
1125#define IPW_DEBUG(level, fmt, args...) do {} while (0)
1126#endif /* CONFIG_IPW_DEBUG */
1127
1128/*
1129 * To use the debug system;
1130 *
1131 * If you are defining a new debug classification, simply add it to the #define
1132 * list here in the form of:
1133 *
1134 * #define IPW_DL_xxxx VALUE
Jeff Garzikbf794512005-07-31 13:07:26 -04001135 *
James Ketrenos43f66a62005-03-25 12:31:53 -06001136 * shifting value to the left one bit from the previous entry. xxxx should be
1137 * the name of the classification (for example, WEP)
1138 *
1139 * You then need to either add a IPW_xxxx_DEBUG() macro definition for your
1140 * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
1141 * to send output to that classification.
1142 *
1143 * To add your debug level to the list of levels seen when you perform
1144 *
1145 * % cat /proc/net/ipw/debug_level
1146 *
1147 * you simply need to add your entry to the ipw_debug_levels array.
1148 *
Jeff Garzikbf794512005-07-31 13:07:26 -04001149 * If you do not see debug_level in /proc/net/ipw then you do not have
James Ketrenos43f66a62005-03-25 12:31:53 -06001150 * CONFIG_IPW_DEBUG defined in your kernel configuration
1151 *
1152 */
1153
1154#define IPW_DL_ERROR (1<<0)
1155#define IPW_DL_WARNING (1<<1)
1156#define IPW_DL_INFO (1<<2)
1157#define IPW_DL_WX (1<<3)
1158#define IPW_DL_HOST_COMMAND (1<<5)
1159#define IPW_DL_STATE (1<<6)
1160
1161#define IPW_DL_NOTIF (1<<10)
1162#define IPW_DL_SCAN (1<<11)
1163#define IPW_DL_ASSOC (1<<12)
1164#define IPW_DL_DROP (1<<13)
1165#define IPW_DL_IOCTL (1<<14)
1166
1167#define IPW_DL_MANAGE (1<<15)
1168#define IPW_DL_FW (1<<16)
1169#define IPW_DL_RF_KILL (1<<17)
1170#define IPW_DL_FW_ERRORS (1<<18)
1171
1172
1173#define IPW_DL_ORD (1<<20)
1174
1175#define IPW_DL_FRAG (1<<21)
1176#define IPW_DL_WEP (1<<22)
1177#define IPW_DL_TX (1<<23)
1178#define IPW_DL_RX (1<<24)
1179#define IPW_DL_ISR (1<<25)
1180#define IPW_DL_FW_INFO (1<<26)
1181#define IPW_DL_IO (1<<27)
1182#define IPW_DL_TRACE (1<<28)
1183
1184#define IPW_DL_STATS (1<<29)
1185
1186
1187#define IPW_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
1188#define IPW_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
1189#define IPW_DEBUG_INFO(f, a...) IPW_DEBUG(IPW_DL_INFO, f, ## a)
1190
1191#define IPW_DEBUG_WX(f, a...) IPW_DEBUG(IPW_DL_WX, f, ## a)
1192#define IPW_DEBUG_SCAN(f, a...) IPW_DEBUG(IPW_DL_SCAN, f, ## a)
1193#define IPW_DEBUG_STATUS(f, a...) IPW_DEBUG(IPW_DL_STATUS, f, ## a)
1194#define IPW_DEBUG_TRACE(f, a...) IPW_DEBUG(IPW_DL_TRACE, f, ## a)
1195#define IPW_DEBUG_RX(f, a...) IPW_DEBUG(IPW_DL_RX, f, ## a)
1196#define IPW_DEBUG_TX(f, a...) IPW_DEBUG(IPW_DL_TX, f, ## a)
1197#define IPW_DEBUG_ISR(f, a...) IPW_DEBUG(IPW_DL_ISR, f, ## a)
1198#define IPW_DEBUG_MANAGEMENT(f, a...) IPW_DEBUG(IPW_DL_MANAGE, f, ## a)
1199#define IPW_DEBUG_WEP(f, a...) IPW_DEBUG(IPW_DL_WEP, f, ## a)
1200#define IPW_DEBUG_HC(f, a...) IPW_DEBUG(IPW_DL_HOST_COMMAND, f, ## a)
1201#define IPW_DEBUG_FRAG(f, a...) IPW_DEBUG(IPW_DL_FRAG, f, ## a)
1202#define IPW_DEBUG_FW(f, a...) IPW_DEBUG(IPW_DL_FW, f, ## a)
1203#define IPW_DEBUG_RF_KILL(f, a...) IPW_DEBUG(IPW_DL_RF_KILL, f, ## a)
1204#define IPW_DEBUG_DROP(f, a...) IPW_DEBUG(IPW_DL_DROP, f, ## a)
1205#define IPW_DEBUG_IO(f, a...) IPW_DEBUG(IPW_DL_IO, f, ## a)
1206#define IPW_DEBUG_ORD(f, a...) IPW_DEBUG(IPW_DL_ORD, f, ## a)
1207#define IPW_DEBUG_FW_INFO(f, a...) IPW_DEBUG(IPW_DL_FW_INFO, f, ## a)
1208#define IPW_DEBUG_NOTIF(f, a...) IPW_DEBUG(IPW_DL_NOTIF, f, ## a)
1209#define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1210#define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1211#define IPW_DEBUG_STATS(f, a...) IPW_DEBUG(IPW_DL_STATS, f, ## a)
1212
1213#include <linux/ctype.h>
1214
1215/*
1216* Register bit definitions
1217*/
1218
1219/* Dino control registers bits */
1220
1221#define DINO_ENABLE_SYSTEM 0x80
1222#define DINO_ENABLE_CS 0x40
Jeff Garzikbf794512005-07-31 13:07:26 -04001223#define DINO_RXFIFO_DATA 0x01
James Ketrenos43f66a62005-03-25 12:31:53 -06001224#define DINO_CONTROL_REG 0x00200000
1225
1226#define CX2_INTA_RW 0x00000008
1227#define CX2_INTA_MASK_R 0x0000000C
1228#define CX2_INDIRECT_ADDR 0x00000010
1229#define CX2_INDIRECT_DATA 0x00000014
1230#define CX2_AUTOINC_ADDR 0x00000018
1231#define CX2_AUTOINC_DATA 0x0000001C
1232#define CX2_RESET_REG 0x00000020
1233#define CX2_GP_CNTRL_RW 0x00000024
1234
1235#define CX2_READ_INT_REGISTER 0xFF4
1236
1237#define CX2_GP_CNTRL_BIT_INIT_DONE 0x00000004
1238
1239#define CX2_REGISTER_DOMAIN1_END 0x00001000
1240#define CX2_SRAM_READ_INT_REGISTER 0x00000ff4
1241
1242#define CX2_SHARED_LOWER_BOUND 0x00000200
1243#define CX2_INTERRUPT_AREA_LOWER_BOUND 0x00000f80
1244
1245#define CX2_NIC_SRAM_LOWER_BOUND 0x00000000
1246#define CX2_NIC_SRAM_UPPER_BOUND 0x00030000
1247
1248#define CX2_BIT_INT_HOST_SRAM_READ_INT_REGISTER (1 << 29)
1249#define CX2_GP_CNTRL_BIT_CLOCK_READY 0x00000001
1250#define CX2_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY 0x00000002
1251
1252/*
1253 * RESET Register Bit Indexes
1254 */
1255#define CBD_RESET_REG_PRINCETON_RESET 0x00000001 /* Bit 0 (LSB) */
1256#define CX2_RESET_REG_SW_RESET 0x00000080 /* Bit 7 */
1257#define CX2_RESET_REG_MASTER_DISABLED 0x00000100 /* Bit 8 */
1258#define CX2_RESET_REG_STOP_MASTER 0x00000200 /* Bit 9 */
1259#define CX2_ARC_KESHET_CONFIG 0x08000000 /* Bit 27 */
1260#define CX2_START_STANDBY 0x00000004 /* Bit 2 */
1261
1262#define CX2_CSR_CIS_UPPER_BOUND 0x00000200
1263#define CX2_DOMAIN_0_END 0x1000
1264#define CLX_MEM_BAR_SIZE 0x1000
1265
1266#define CX2_BASEBAND_CONTROL_STATUS 0X00200000
1267#define CX2_BASEBAND_TX_FIFO_WRITE 0X00200004
1268#define CX2_BASEBAND_RX_FIFO_READ 0X00200004
1269#define CX2_BASEBAND_CONTROL_STORE 0X00200010
1270
1271#define CX2_INTERNAL_CMD_EVENT 0X00300004
1272#define CX2_BASEBAND_POWER_DOWN 0x00000001
1273
1274#define CX2_MEM_HALT_AND_RESET 0x003000e0
1275
1276/* defgroup bits_halt_reset MEM_HALT_AND_RESET register bits */
1277#define CX2_BIT_HALT_RESET_ON 0x80000000
1278#define CX2_BIT_HALT_RESET_OFF 0x00000000
1279
1280#define CB_LAST_VALID 0x20000000
1281#define CB_INT_ENABLED 0x40000000
1282#define CB_VALID 0x80000000
1283#define CB_SRC_LE 0x08000000
1284#define CB_DEST_LE 0x04000000
1285#define CB_SRC_AUTOINC 0x00800000
1286#define CB_SRC_IO_GATED 0x00400000
1287#define CB_DEST_AUTOINC 0x00080000
1288#define CB_SRC_SIZE_LONG 0x00200000
1289#define CB_DEST_SIZE_LONG 0x00020000
1290
1291
1292/* DMA DEFINES */
1293
1294#define DMA_CONTROL_SMALL_CB_CONST_VALUE 0x00540000
1295#define DMA_CB_STOP_AND_ABORT 0x00000C00
Jeff Garzikbf794512005-07-31 13:07:26 -04001296#define DMA_CB_START 0x00000100
James Ketrenos43f66a62005-03-25 12:31:53 -06001297
1298
1299#define CX2_SHARED_SRAM_SIZE 0x00030000
1300#define CX2_SHARED_SRAM_DMA_CONTROL 0x00027000
1301#define CB_MAX_LENGTH 0x1FFF
1302
1303#define CX2_HOST_EEPROM_DATA_SRAM_SIZE 0xA18
1304#define CX2_EEPROM_IMAGE_SIZE 0x100
1305
1306
1307/* DMA defs */
1308#define CX2_DMA_I_CURRENT_CB 0x003000D0
1309#define CX2_DMA_O_CURRENT_CB 0x003000D4
1310#define CX2_DMA_I_DMA_CONTROL 0x003000A4
1311#define CX2_DMA_I_CB_BASE 0x003000A0
1312
1313#define CX2_TX_CMD_QUEUE_BD_BASE (0x00000200)
1314#define CX2_TX_CMD_QUEUE_BD_SIZE (0x00000204)
1315#define CX2_TX_QUEUE_0_BD_BASE (0x00000208)
1316#define CX2_TX_QUEUE_0_BD_SIZE (0x0000020C)
1317#define CX2_TX_QUEUE_1_BD_BASE (0x00000210)
1318#define CX2_TX_QUEUE_1_BD_SIZE (0x00000214)
1319#define CX2_TX_QUEUE_2_BD_BASE (0x00000218)
1320#define CX2_TX_QUEUE_2_BD_SIZE (0x0000021C)
1321#define CX2_TX_QUEUE_3_BD_BASE (0x00000220)
1322#define CX2_TX_QUEUE_3_BD_SIZE (0x00000224)
1323#define CX2_RX_BD_BASE (0x00000240)
1324#define CX2_RX_BD_SIZE (0x00000244)
1325#define CX2_RFDS_TABLE_LOWER (0x00000500)
1326
1327#define CX2_TX_CMD_QUEUE_READ_INDEX (0x00000280)
1328#define CX2_TX_QUEUE_0_READ_INDEX (0x00000284)
1329#define CX2_TX_QUEUE_1_READ_INDEX (0x00000288)
1330#define CX2_TX_QUEUE_2_READ_INDEX (0x0000028C)
1331#define CX2_TX_QUEUE_3_READ_INDEX (0x00000290)
1332#define CX2_RX_READ_INDEX (0x000002A0)
1333
1334#define CX2_TX_CMD_QUEUE_WRITE_INDEX (0x00000F80)
1335#define CX2_TX_QUEUE_0_WRITE_INDEX (0x00000F84)
1336#define CX2_TX_QUEUE_1_WRITE_INDEX (0x00000F88)
1337#define CX2_TX_QUEUE_2_WRITE_INDEX (0x00000F8C)
1338#define CX2_TX_QUEUE_3_WRITE_INDEX (0x00000F90)
1339#define CX2_RX_WRITE_INDEX (0x00000FA0)
1340
1341/*
1342 * EEPROM Related Definitions
1343 */
1344
1345#define IPW_EEPROM_DATA_SRAM_ADDRESS (CX2_SHARED_LOWER_BOUND + 0x814)
1346#define IPW_EEPROM_DATA_SRAM_SIZE (CX2_SHARED_LOWER_BOUND + 0x818)
1347#define IPW_EEPROM_LOAD_DISABLE (CX2_SHARED_LOWER_BOUND + 0x81C)
1348#define IPW_EEPROM_DATA (CX2_SHARED_LOWER_BOUND + 0x820)
1349#define IPW_EEPROM_UPPER_ADDRESS (CX2_SHARED_LOWER_BOUND + 0x9E0)
1350
1351#define IPW_STATION_TABLE_LOWER (CX2_SHARED_LOWER_BOUND + 0xA0C)
1352#define IPW_STATION_TABLE_UPPER (CX2_SHARED_LOWER_BOUND + 0xB0C)
1353#define IPW_REQUEST_ATIM (CX2_SHARED_LOWER_BOUND + 0xB0C)
1354#define IPW_ATIM_SENT (CX2_SHARED_LOWER_BOUND + 0xB10)
1355#define IPW_WHO_IS_AWAKE (CX2_SHARED_LOWER_BOUND + 0xB14)
1356#define IPW_DURING_ATIM_WINDOW (CX2_SHARED_LOWER_BOUND + 0xB18)
1357
1358
1359#define MSB 1
1360#define LSB 0
1361#define WORD_TO_BYTE(_word) ((_word) * sizeof(u16))
1362
1363#define GET_EEPROM_ADDR(_wordoffset,_byteoffset) \
1364 ( WORD_TO_BYTE(_wordoffset) + (_byteoffset) )
1365
1366/* EEPROM access by BYTE */
1367#define EEPROM_PME_CAPABILITY (GET_EEPROM_ADDR(0x09,MSB)) /* 1 byte */
1368#define EEPROM_MAC_ADDRESS (GET_EEPROM_ADDR(0x21,LSB)) /* 6 byte */
1369#define EEPROM_VERSION (GET_EEPROM_ADDR(0x24,MSB)) /* 1 byte */
1370#define EEPROM_NIC_TYPE (GET_EEPROM_ADDR(0x25,LSB)) /* 1 byte */
1371#define EEPROM_SKU_CAPABILITY (GET_EEPROM_ADDR(0x25,MSB)) /* 1 byte */
1372#define EEPROM_COUNTRY_CODE (GET_EEPROM_ADDR(0x26,LSB)) /* 3 bytes */
1373#define EEPROM_IBSS_CHANNELS_BG (GET_EEPROM_ADDR(0x28,LSB)) /* 2 bytes */
1374#define EEPROM_IBSS_CHANNELS_A (GET_EEPROM_ADDR(0x29,MSB)) /* 5 bytes */
1375#define EEPROM_BSS_CHANNELS_BG (GET_EEPROM_ADDR(0x2c,LSB)) /* 2 bytes */
1376#define EEPROM_HW_VERSION (GET_EEPROM_ADDR(0x72,LSB)) /* 2 bytes */
1377
1378/* NIC type as found in the one byte EEPROM_NIC_TYPE offset*/
1379#define EEPROM_NIC_TYPE_STANDARD 0
1380#define EEPROM_NIC_TYPE_DELL 1
1381#define EEPROM_NIC_TYPE_FUJITSU 2
1382#define EEPROM_NIC_TYPE_IBM 3
1383#define EEPROM_NIC_TYPE_HP 4
1384
1385#define FW_MEM_REG_LOWER_BOUND 0x00300000
Jeff Garzikbf794512005-07-31 13:07:26 -04001386#define FW_MEM_REG_EEPROM_ACCESS (FW_MEM_REG_LOWER_BOUND + 0x40)
James Ketrenos43f66a62005-03-25 12:31:53 -06001387
1388#define EEPROM_BIT_SK (1<<0)
1389#define EEPROM_BIT_CS (1<<1)
1390#define EEPROM_BIT_DI (1<<2)
1391#define EEPROM_BIT_DO (1<<4)
1392
1393#define EEPROM_CMD_READ 0x2
1394
1395/* Interrupts masks */
1396#define CX2_INTA_NONE 0x00000000
1397
1398#define CX2_INTA_BIT_RX_TRANSFER 0x00000002
1399#define CX2_INTA_BIT_STATUS_CHANGE 0x00000010
1400#define CX2_INTA_BIT_BEACON_PERIOD_EXPIRED 0x00000020
1401
1402//Inta Bits for CF
1403#define CX2_INTA_BIT_TX_CMD_QUEUE 0x00000800
1404#define CX2_INTA_BIT_TX_QUEUE_1 0x00001000
1405#define CX2_INTA_BIT_TX_QUEUE_2 0x00002000
1406#define CX2_INTA_BIT_TX_QUEUE_3 0x00004000
1407#define CX2_INTA_BIT_TX_QUEUE_4 0x00008000
1408
1409#define CX2_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE 0x00010000
1410
1411#define CX2_INTA_BIT_PREPARE_FOR_POWER_DOWN 0x00100000
1412#define CX2_INTA_BIT_POWER_DOWN 0x00200000
1413
1414#define CX2_INTA_BIT_FW_INITIALIZATION_DONE 0x01000000
1415#define CX2_INTA_BIT_FW_CARD_DISABLE_PHY_OFF_DONE 0x02000000
1416#define CX2_INTA_BIT_RF_KILL_DONE 0x04000000
1417#define CX2_INTA_BIT_FATAL_ERROR 0x40000000
1418#define CX2_INTA_BIT_PARITY_ERROR 0x80000000
1419
1420/* Interrupts enabled at init time. */
1421#define CX2_INTA_MASK_ALL \
1422 (CX2_INTA_BIT_TX_QUEUE_1 | \
1423 CX2_INTA_BIT_TX_QUEUE_2 | \
1424 CX2_INTA_BIT_TX_QUEUE_3 | \
1425 CX2_INTA_BIT_TX_QUEUE_4 | \
1426 CX2_INTA_BIT_TX_CMD_QUEUE | \
1427 CX2_INTA_BIT_RX_TRANSFER | \
1428 CX2_INTA_BIT_FATAL_ERROR | \
1429 CX2_INTA_BIT_PARITY_ERROR | \
1430 CX2_INTA_BIT_STATUS_CHANGE | \
1431 CX2_INTA_BIT_FW_INITIALIZATION_DONE | \
1432 CX2_INTA_BIT_BEACON_PERIOD_EXPIRED | \
1433 CX2_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE | \
1434 CX2_INTA_BIT_PREPARE_FOR_POWER_DOWN | \
1435 CX2_INTA_BIT_POWER_DOWN | \
1436 CX2_INTA_BIT_RF_KILL_DONE )
1437
1438#define IPWSTATUS_ERROR_LOG (CX2_SHARED_LOWER_BOUND + 0x410)
1439#define IPW_EVENT_LOG (CX2_SHARED_LOWER_BOUND + 0x414)
1440
1441/* FW event log definitions */
1442#define EVENT_ELEM_SIZE (3 * sizeof(u32))
1443#define EVENT_START_OFFSET (1 * sizeof(u32) + 2 * sizeof(u16))
1444
1445/* FW error log definitions */
1446#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1447#define ERROR_START_OFFSET (1 * sizeof(u32))
1448
1449enum {
1450 IPW_FW_ERROR_OK = 0,
1451 IPW_FW_ERROR_FAIL,
1452 IPW_FW_ERROR_MEMORY_UNDERFLOW,
1453 IPW_FW_ERROR_MEMORY_OVERFLOW,
1454 IPW_FW_ERROR_BAD_PARAM,
1455 IPW_FW_ERROR_BAD_CHECKSUM,
1456 IPW_FW_ERROR_NMI_INTERRUPT,
1457 IPW_FW_ERROR_BAD_DATABASE,
1458 IPW_FW_ERROR_ALLOC_FAIL,
1459 IPW_FW_ERROR_DMA_UNDERRUN,
1460 IPW_FW_ERROR_DMA_STATUS,
1461 IPW_FW_ERROR_DINOSTATUS_ERROR,
1462 IPW_FW_ERROR_EEPROMSTATUS_ERROR,
1463 IPW_FW_ERROR_SYSASSERT,
1464 IPW_FW_ERROR_FATAL_ERROR
1465};
1466
1467#define AUTH_OPEN 0
1468#define AUTH_SHARED_KEY 1
1469#define AUTH_IGNORE 3
1470
1471#define HC_ASSOCIATE 0
1472#define HC_REASSOCIATE 1
1473#define HC_DISASSOCIATE 2
1474#define HC_IBSS_START 3
1475#define HC_IBSS_RECONF 4
1476#define HC_DISASSOC_QUIET 5
1477
1478#define IPW_RATE_CAPABILITIES 1
1479#define IPW_RATE_CONNECT 0
1480
1481
Jeff Garzikbf794512005-07-31 13:07:26 -04001482/*
1483 * Rate values and masks
James Ketrenos43f66a62005-03-25 12:31:53 -06001484 */
1485#define IPW_TX_RATE_1MB 0x0A
1486#define IPW_TX_RATE_2MB 0x14
1487#define IPW_TX_RATE_5MB 0x37
1488#define IPW_TX_RATE_6MB 0x0D
1489#define IPW_TX_RATE_9MB 0x0F
Jeff Garzikbf794512005-07-31 13:07:26 -04001490#define IPW_TX_RATE_11MB 0x6E
James Ketrenos43f66a62005-03-25 12:31:53 -06001491#define IPW_TX_RATE_12MB 0x05
1492#define IPW_TX_RATE_18MB 0x07
1493#define IPW_TX_RATE_24MB 0x09
1494#define IPW_TX_RATE_36MB 0x0B
1495#define IPW_TX_RATE_48MB 0x01
1496#define IPW_TX_RATE_54MB 0x03
1497
1498#define IPW_ORD_TABLE_ID_MASK 0x0000FF00
1499#define IPW_ORD_TABLE_VALUE_MASK 0x000000FF
1500
Jeff Garzikbf794512005-07-31 13:07:26 -04001501#define IPW_ORD_TABLE_0_MASK 0x0000F000
1502#define IPW_ORD_TABLE_1_MASK 0x0000F100
1503#define IPW_ORD_TABLE_2_MASK 0x0000F200
1504#define IPW_ORD_TABLE_3_MASK 0x0000F300
1505#define IPW_ORD_TABLE_4_MASK 0x0000F400
1506#define IPW_ORD_TABLE_5_MASK 0x0000F500
1507#define IPW_ORD_TABLE_6_MASK 0x0000F600
1508#define IPW_ORD_TABLE_7_MASK 0x0000F700
James Ketrenos43f66a62005-03-25 12:31:53 -06001509
1510/*
1511 * Table 0 Entries (all entries are 32 bits)
1512 */
Jeff Garzikbf794512005-07-31 13:07:26 -04001513enum {
James Ketrenos43f66a62005-03-25 12:31:53 -06001514 IPW_ORD_STAT_TX_CURR_RATE = IPW_ORD_TABLE_0_MASK + 1,
1515 IPW_ORD_STAT_FRAG_TRESHOLD,
1516 IPW_ORD_STAT_RTS_THRESHOLD,
Jeff Garzikbf794512005-07-31 13:07:26 -04001517 IPW_ORD_STAT_TX_HOST_REQUESTS,
1518 IPW_ORD_STAT_TX_HOST_COMPLETE,
1519 IPW_ORD_STAT_TX_DIR_DATA,
James Ketrenos43f66a62005-03-25 12:31:53 -06001520 IPW_ORD_STAT_TX_DIR_DATA_B_1,
1521 IPW_ORD_STAT_TX_DIR_DATA_B_2,
1522 IPW_ORD_STAT_TX_DIR_DATA_B_5_5,
1523 IPW_ORD_STAT_TX_DIR_DATA_B_11,
1524 /* Hole */
1525
1526
1527
1528
1529
1530
1531
1532 IPW_ORD_STAT_TX_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 19,
1533 IPW_ORD_STAT_TX_DIR_DATA_G_2,
1534 IPW_ORD_STAT_TX_DIR_DATA_G_5_5,
1535 IPW_ORD_STAT_TX_DIR_DATA_G_6,
1536 IPW_ORD_STAT_TX_DIR_DATA_G_9,
Jeff Garzikbf794512005-07-31 13:07:26 -04001537 IPW_ORD_STAT_TX_DIR_DATA_G_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001538 IPW_ORD_STAT_TX_DIR_DATA_G_12,
1539 IPW_ORD_STAT_TX_DIR_DATA_G_18,
1540 IPW_ORD_STAT_TX_DIR_DATA_G_24,
1541 IPW_ORD_STAT_TX_DIR_DATA_G_36,
1542 IPW_ORD_STAT_TX_DIR_DATA_G_48,
1543 IPW_ORD_STAT_TX_DIR_DATA_G_54,
Jeff Garzikbf794512005-07-31 13:07:26 -04001544 IPW_ORD_STAT_TX_NON_DIR_DATA,
James Ketrenos43f66a62005-03-25 12:31:53 -06001545 IPW_ORD_STAT_TX_NON_DIR_DATA_B_1,
1546 IPW_ORD_STAT_TX_NON_DIR_DATA_B_2,
1547 IPW_ORD_STAT_TX_NON_DIR_DATA_B_5_5,
Jeff Garzikbf794512005-07-31 13:07:26 -04001548 IPW_ORD_STAT_TX_NON_DIR_DATA_B_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001549 /* Hole */
1550
1551
1552
1553
1554
1555
1556
1557 IPW_ORD_STAT_TX_NON_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 44,
1558 IPW_ORD_STAT_TX_NON_DIR_DATA_G_2,
1559 IPW_ORD_STAT_TX_NON_DIR_DATA_G_5_5,
1560 IPW_ORD_STAT_TX_NON_DIR_DATA_G_6,
1561 IPW_ORD_STAT_TX_NON_DIR_DATA_G_9,
Jeff Garzikbf794512005-07-31 13:07:26 -04001562 IPW_ORD_STAT_TX_NON_DIR_DATA_G_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001563 IPW_ORD_STAT_TX_NON_DIR_DATA_G_12,
1564 IPW_ORD_STAT_TX_NON_DIR_DATA_G_18,
1565 IPW_ORD_STAT_TX_NON_DIR_DATA_G_24,
1566 IPW_ORD_STAT_TX_NON_DIR_DATA_G_36,
1567 IPW_ORD_STAT_TX_NON_DIR_DATA_G_48,
1568 IPW_ORD_STAT_TX_NON_DIR_DATA_G_54,
1569 IPW_ORD_STAT_TX_RETRY,
1570 IPW_ORD_STAT_TX_FAILURE,
1571 IPW_ORD_STAT_RX_ERR_CRC,
1572 IPW_ORD_STAT_RX_ERR_ICV,
1573 IPW_ORD_STAT_RX_NO_BUFFER,
1574 IPW_ORD_STAT_FULL_SCANS,
1575 IPW_ORD_STAT_PARTIAL_SCANS,
1576 IPW_ORD_STAT_TGH_ABORTED_SCANS,
Jeff Garzikbf794512005-07-31 13:07:26 -04001577 IPW_ORD_STAT_TX_TOTAL_BYTES,
James Ketrenos43f66a62005-03-25 12:31:53 -06001578 IPW_ORD_STAT_CURR_RSSI_RAW,
1579 IPW_ORD_STAT_RX_BEACON,
1580 IPW_ORD_STAT_MISSED_BEACONS,
Jeff Garzikbf794512005-07-31 13:07:26 -04001581 IPW_ORD_TABLE_0_LAST
1582};
James Ketrenos43f66a62005-03-25 12:31:53 -06001583
1584#define IPW_RSSI_TO_DBM 112
1585
1586/* Table 1 Entries
1587 */
1588enum {
1589 IPW_ORD_TABLE_1_LAST = IPW_ORD_TABLE_1_MASK | 1,
1590};
1591
1592/*
1593 * Table 2 Entries
1594 *
1595 * FW_VERSION: 16 byte string
1596 * FW_DATE: 16 byte string (only 14 bytes used)
1597 * UCODE_VERSION: 4 byte version code
1598 * UCODE_DATE: 5 bytes code code
1599 * ADDAPTER_MAC: 6 byte MAC address
1600 * RTC: 4 byte clock
1601 */
Jeff Garzikbf794512005-07-31 13:07:26 -04001602enum {
James Ketrenos43f66a62005-03-25 12:31:53 -06001603 IPW_ORD_STAT_FW_VERSION = IPW_ORD_TABLE_2_MASK | 1,
Jeff Garzikbf794512005-07-31 13:07:26 -04001604 IPW_ORD_STAT_FW_DATE,
James Ketrenos43f66a62005-03-25 12:31:53 -06001605 IPW_ORD_STAT_UCODE_VERSION,
Jeff Garzikbf794512005-07-31 13:07:26 -04001606 IPW_ORD_STAT_UCODE_DATE,
1607 IPW_ORD_STAT_ADAPTER_MAC,
1608 IPW_ORD_STAT_RTC,
1609 IPW_ORD_TABLE_2_LAST
1610};
James Ketrenos43f66a62005-03-25 12:31:53 -06001611
1612/* Table 3 */
1613enum {
1614 IPW_ORD_STAT_TX_PACKET = IPW_ORD_TABLE_3_MASK | 0,
1615 IPW_ORD_STAT_TX_PACKET_FAILURE,
1616 IPW_ORD_STAT_TX_PACKET_SUCCESS,
1617 IPW_ORD_STAT_TX_PACKET_ABORTED,
1618 IPW_ORD_TABLE_3_LAST
1619};
1620
1621/* Table 4 */
1622enum {
1623 IPW_ORD_TABLE_4_LAST = IPW_ORD_TABLE_4_MASK
1624};
1625
1626/* Table 5 */
1627enum {
1628 IPW_ORD_STAT_AVAILABLE_AP_COUNT = IPW_ORD_TABLE_5_MASK,
1629 IPW_ORD_STAT_AP_ASSNS,
1630 IPW_ORD_STAT_ROAM,
1631 IPW_ORD_STAT_ROAM_CAUSE_MISSED_BEACONS,
1632 IPW_ORD_STAT_ROAM_CAUSE_UNASSOC,
1633 IPW_ORD_STAT_ROAM_CAUSE_RSSI,
1634 IPW_ORD_STAT_ROAM_CAUSE_LINK_QUALITY,
1635 IPW_ORD_STAT_ROAM_CAUSE_AP_LOAD_BALANCE,
1636 IPW_ORD_STAT_ROAM_CAUSE_AP_NO_TX,
1637 IPW_ORD_STAT_LINK_UP,
1638 IPW_ORD_STAT_LINK_DOWN,
1639 IPW_ORD_ANTENNA_DIVERSITY,
1640 IPW_ORD_CURR_FREQ,
1641 IPW_ORD_TABLE_5_LAST
1642};
1643
1644/* Table 6 */
1645enum {
1646 IPW_ORD_COUNTRY_CODE = IPW_ORD_TABLE_6_MASK,
1647 IPW_ORD_CURR_BSSID,
1648 IPW_ORD_CURR_SSID,
1649 IPW_ORD_TABLE_6_LAST
1650};
1651
1652/* Table 7 */
1653enum {
1654 IPW_ORD_STAT_PERCENT_MISSED_BEACONS = IPW_ORD_TABLE_7_MASK,
1655 IPW_ORD_STAT_PERCENT_TX_RETRIES,
1656 IPW_ORD_STAT_PERCENT_LINK_QUALITY,
1657 IPW_ORD_STAT_CURR_RSSI_DBM,
1658 IPW_ORD_TABLE_7_LAST
1659};
1660
1661#define IPW_ORDINALS_TABLE_LOWER (CX2_SHARED_LOWER_BOUND + 0x500)
1662#define IPW_ORDINALS_TABLE_0 (CX2_SHARED_LOWER_BOUND + 0x180)
1663#define IPW_ORDINALS_TABLE_1 (CX2_SHARED_LOWER_BOUND + 0x184)
1664#define IPW_ORDINALS_TABLE_2 (CX2_SHARED_LOWER_BOUND + 0x188)
1665#define IPW_MEM_FIXED_OVERRIDE (CX2_SHARED_LOWER_BOUND + 0x41C)
1666
1667struct ipw_fixed_rate {
1668 u16 tx_rates;
1669 u16 reserved;
1670} __attribute__ ((packed));
1671
1672#define CX2_INDIRECT_ADDR_MASK (~0x3ul)
1673
1674struct host_cmd {
1675 u8 cmd;
1676 u8 len;
1677 u16 reserved;
1678 u32 param[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
1679} __attribute__ ((packed));
1680
1681#define CFG_BT_COEXISTENCE_MIN 0x00
1682#define CFG_BT_COEXISTENCE_DEFER 0x02
1683#define CFG_BT_COEXISTENCE_KILL 0x04
1684#define CFG_BT_COEXISTENCE_WME_OVER_BT 0x08
1685#define CFG_BT_COEXISTENCE_OOB 0x10
1686#define CFG_BT_COEXISTENCE_MAX 0xFF
Jeff Garzikbf794512005-07-31 13:07:26 -04001687#define CFG_BT_COEXISTENCE_DEF 0x80 /* read Bt from EEPROM*/
James Ketrenos43f66a62005-03-25 12:31:53 -06001688
1689#define CFG_CTS_TO_ITSELF_ENABLED_MIN 0x0
1690#define CFG_CTS_TO_ITSELF_ENABLED_MAX 0x1
1691#define CFG_CTS_TO_ITSELF_ENABLED_DEF CFG_CTS_TO_ITSELF_ENABLED_MIN
1692
1693#define CFG_SYS_ANTENNA_BOTH 0x000
1694#define CFG_SYS_ANTENNA_A 0x001
1695#define CFG_SYS_ANTENNA_B 0x003
1696
1697/*
Jeff Garzikbf794512005-07-31 13:07:26 -04001698 * The definitions below were lifted off the ipw2100 driver, which only
James Ketrenos43f66a62005-03-25 12:31:53 -06001699 * supports 'b' mode, so I'm sure these are not exactly correct.
Jeff Garzikbf794512005-07-31 13:07:26 -04001700 *
James Ketrenos43f66a62005-03-25 12:31:53 -06001701 * Somebody fix these!!
1702 */
1703#define REG_MIN_CHANNEL 0
1704#define REG_MAX_CHANNEL 14
1705
1706#define REG_CHANNEL_MASK 0x00003FFF
1707#define IPW_IBSS_11B_DEFAULT_MASK 0x87ff
1708
Jeff Garzikbf794512005-07-31 13:07:26 -04001709static const long ipw_frequencies[] = {
1710 2412, 2417, 2422, 2427,
1711 2432, 2437, 2442, 2447,
1712 2452, 2457, 2462, 2467,
1713 2472, 2484
James Ketrenos43f66a62005-03-25 12:31:53 -06001714};
1715
1716#define FREQ_COUNT ARRAY_SIZE(ipw_frequencies)
1717
1718#define IPW_MAX_CONFIG_RETRIES 10
1719
1720static inline u32 frame_hdr_len(struct ieee80211_hdr *hdr)
1721{
1722 u32 retval;
1723 u16 fc;
1724
1725 retval = sizeof(struct ieee80211_hdr);
1726 fc = le16_to_cpu(hdr->frame_ctl);
1727
1728 /*
1729 * Function ToDS FromDS
1730 * IBSS 0 0
1731 * To AP 1 0
1732 * From AP 0 1
1733 * WDS (bridge) 1 1
1734 *
1735 * Only WDS frames use Address4 among them. --YZ
1736 */
1737 if (!(fc & IEEE80211_FCTL_TODS) || !(fc & IEEE80211_FCTL_FROMDS))
1738 retval -= ETH_ALEN;
1739
1740 return retval;
1741}
1742
1743#endif /* __ipw2200_h__ */