blob: 542a11b19a999aa3d7b84548fc0e3da1c6fcbcfd [file] [log] [blame]
Paul Walmsley73591542010-02-22 22:09:32 -07001/*
2 * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
3 *
Paul Walmsley78183f32011-07-09 19:14:05 -06004 * Copyright (C) 2009-2011 Nokia Corporation
Paul Walmsley73591542010-02-22 22:09:32 -07005 * Paul Walmsley
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * The data in this file should be completely autogeneratable from
12 * the TI hardware database or other technical documentation.
13 *
14 * XXX these should be marked initdata for multi-OMAP kernels
15 */
16#include <plat/omap_hwmod.h>
17#include <mach/irqs.h>
18#include <plat/cpu.h>
19#include <plat/dma.h>
Kevin Hilman046465b2010-09-27 20:19:30 +053020#include <plat/serial.h>
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +000021#include <plat/l3_3xxx.h>
Rajendra Nayak4fe20e92010-09-21 19:37:13 +053022#include <plat/l4_3xxx.h>
23#include <plat/i2c.h>
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -080024#include <plat/gpio.h>
Kishore Kadiyala6ab89462011-03-01 13:12:56 -080025#include <plat/mmc.h>
Charulatha Vdc48e5f2011-02-24 15:16:49 +053026#include <plat/mcbsp.h>
Charulatha V0f616a42011-02-17 09:53:10 -080027#include <plat/mcspi.h>
Thara Gopinathce722d22011-02-23 00:14:05 -070028#include <plat/dmtimer.h>
Paul Walmsley73591542010-02-22 22:09:32 -070029
Paul Walmsley43b40992010-02-22 22:09:34 -070030#include "omap_hwmod_common_data.h"
31
Paul Walmsley73591542010-02-22 22:09:32 -070032#include "prm-regbits-34xx.h"
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +053033#include "cm-regbits-34xx.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070034#include "wd_timer.h"
Hema HK273ff8c2011-02-17 12:07:19 +053035#include <mach/am35xx.h>
Paul Walmsley73591542010-02-22 22:09:32 -070036
37/*
38 * OMAP3xxx hardware module integration data
39 *
40 * ALl of the data in this section should be autogeneratable from the
41 * TI hardware database or other technical documentation. Data that
42 * is driver-specific or driver-kernel integration-specific belongs
43 * elsewhere.
44 */
45
46static struct omap_hwmod omap3xxx_mpu_hwmod;
Kevin Hilman540064b2010-07-26 16:34:32 -060047static struct omap_hwmod omap3xxx_iva_hwmod;
Kevin Hilman4a7cf902010-07-26 16:34:32 -060048static struct omap_hwmod omap3xxx_l3_main_hwmod;
Paul Walmsley73591542010-02-22 22:09:32 -070049static struct omap_hwmod omap3xxx_l4_core_hwmod;
50static struct omap_hwmod omap3xxx_l4_per_hwmod;
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +053051static struct omap_hwmod omap3xxx_wd_timer2_hwmod;
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +000052static struct omap_hwmod omap3430es1_dss_core_hwmod;
53static struct omap_hwmod omap3xxx_dss_core_hwmod;
54static struct omap_hwmod omap3xxx_dss_dispc_hwmod;
55static struct omap_hwmod omap3xxx_dss_dsi1_hwmod;
56static struct omap_hwmod omap3xxx_dss_rfbi_hwmod;
57static struct omap_hwmod omap3xxx_dss_venc_hwmod;
Rajendra Nayak4fe20e92010-09-21 19:37:13 +053058static struct omap_hwmod omap3xxx_i2c1_hwmod;
59static struct omap_hwmod omap3xxx_i2c2_hwmod;
60static struct omap_hwmod omap3xxx_i2c3_hwmod;
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -080061static struct omap_hwmod omap3xxx_gpio1_hwmod;
62static struct omap_hwmod omap3xxx_gpio2_hwmod;
63static struct omap_hwmod omap3xxx_gpio3_hwmod;
64static struct omap_hwmod omap3xxx_gpio4_hwmod;
65static struct omap_hwmod omap3xxx_gpio5_hwmod;
66static struct omap_hwmod omap3xxx_gpio6_hwmod;
Thara Gopinathd3442722010-05-29 22:02:24 +053067static struct omap_hwmod omap34xx_sr1_hwmod;
68static struct omap_hwmod omap34xx_sr2_hwmod;
Charulatha V0f616a42011-02-17 09:53:10 -080069static struct omap_hwmod omap34xx_mcspi1;
70static struct omap_hwmod omap34xx_mcspi2;
71static struct omap_hwmod omap34xx_mcspi3;
72static struct omap_hwmod omap34xx_mcspi4;
Paul Walmsleyb1636052011-03-01 13:12:56 -080073static struct omap_hwmod omap3xxx_mmc1_hwmod;
74static struct omap_hwmod omap3xxx_mmc2_hwmod;
75static struct omap_hwmod omap3xxx_mmc3_hwmod;
Hema HK273ff8c2011-02-17 12:07:19 +053076static struct omap_hwmod am35xx_usbhsotg_hwmod;
Paul Walmsley73591542010-02-22 22:09:32 -070077
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -080078static struct omap_hwmod omap3xxx_dma_system_hwmod;
79
Charulatha Vdc48e5f2011-02-24 15:16:49 +053080static struct omap_hwmod omap3xxx_mcbsp1_hwmod;
81static struct omap_hwmod omap3xxx_mcbsp2_hwmod;
82static struct omap_hwmod omap3xxx_mcbsp3_hwmod;
83static struct omap_hwmod omap3xxx_mcbsp4_hwmod;
84static struct omap_hwmod omap3xxx_mcbsp5_hwmod;
85static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod;
86static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod;
87
Paul Walmsley73591542010-02-22 22:09:32 -070088/* L3 -> L4_CORE interface */
Kevin Hilman4a7cf902010-07-26 16:34:32 -060089static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
90 .master = &omap3xxx_l3_main_hwmod,
Paul Walmsley73591542010-02-22 22:09:32 -070091 .slave = &omap3xxx_l4_core_hwmod,
92 .user = OCP_USER_MPU | OCP_USER_SDMA,
93};
94
95/* L3 -> L4_PER interface */
Kevin Hilman4a7cf902010-07-26 16:34:32 -060096static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
97 .master = &omap3xxx_l3_main_hwmod,
Paul Walmsley73591542010-02-22 22:09:32 -070098 .slave = &omap3xxx_l4_per_hwmod,
99 .user = OCP_USER_MPU | OCP_USER_SDMA,
100};
101
sricharan4bb194d2011-02-08 22:13:37 +0530102/* L3 taret configuration and error log registers */
103static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {
104 { .irq = INT_34XX_L3_DBG_IRQ },
105 { .irq = INT_34XX_L3_APP_IRQ },
Paul Walmsley212738a2011-07-09 19:14:06 -0600106 { .irq = -1 }
sricharan4bb194d2011-02-08 22:13:37 +0530107};
108
109static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {
110 {
111 .pa_start = 0x68000000,
112 .pa_end = 0x6800ffff,
113 .flags = ADDR_TYPE_RT,
114 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600115 { }
sricharan4bb194d2011-02-08 22:13:37 +0530116};
117
Paul Walmsley73591542010-02-22 22:09:32 -0700118/* MPU -> L3 interface */
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600119static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
sricharan4bb194d2011-02-08 22:13:37 +0530120 .master = &omap3xxx_mpu_hwmod,
121 .slave = &omap3xxx_l3_main_hwmod,
122 .addr = omap3xxx_l3_main_addrs,
Paul Walmsley73591542010-02-22 22:09:32 -0700123 .user = OCP_USER_MPU,
124};
125
126/* Slave interfaces on the L3 interconnect */
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600127static struct omap_hwmod_ocp_if *omap3xxx_l3_main_slaves[] = {
128 &omap3xxx_mpu__l3_main,
Paul Walmsley73591542010-02-22 22:09:32 -0700129};
130
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +0000131/* DSS -> l3 */
132static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
133 .master = &omap3xxx_dss_core_hwmod,
134 .slave = &omap3xxx_l3_main_hwmod,
135 .fw = {
136 .omap2 = {
137 .l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
138 .flags = OMAP_FIREWALL_L3,
139 }
140 },
141 .user = OCP_USER_MPU | OCP_USER_SDMA,
142};
143
Paul Walmsley73591542010-02-22 22:09:32 -0700144/* Master interfaces on the L3 interconnect */
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600145static struct omap_hwmod_ocp_if *omap3xxx_l3_main_masters[] = {
146 &omap3xxx_l3_main__l4_core,
147 &omap3xxx_l3_main__l4_per,
Paul Walmsley73591542010-02-22 22:09:32 -0700148};
149
150/* L3 */
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600151static struct omap_hwmod omap3xxx_l3_main_hwmod = {
Benoit Coussonfa983472010-07-26 16:34:29 -0600152 .name = "l3_main",
Paul Walmsley43b40992010-02-22 22:09:34 -0700153 .class = &l3_hwmod_class,
Paul Walmsley0d619a82011-07-09 19:14:07 -0600154 .mpu_irqs = omap3xxx_l3_main_irqs,
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600155 .masters = omap3xxx_l3_main_masters,
156 .masters_cnt = ARRAY_SIZE(omap3xxx_l3_main_masters),
157 .slaves = omap3xxx_l3_main_slaves,
158 .slaves_cnt = ARRAY_SIZE(omap3xxx_l3_main_slaves),
Kevin Hilman2eb18752010-07-26 16:34:28 -0600159 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
160 .flags = HWMOD_NO_IDLEST,
Paul Walmsley73591542010-02-22 22:09:32 -0700161};
162
163static struct omap_hwmod omap3xxx_l4_wkup_hwmod;
Kevin Hilman046465b2010-09-27 20:19:30 +0530164static struct omap_hwmod omap3xxx_uart1_hwmod;
165static struct omap_hwmod omap3xxx_uart2_hwmod;
166static struct omap_hwmod omap3xxx_uart3_hwmod;
167static struct omap_hwmod omap3xxx_uart4_hwmod;
Hema HK870ea2b2011-02-17 12:07:18 +0530168static struct omap_hwmod omap3xxx_usbhsotg_hwmod;
Paul Walmsley73591542010-02-22 22:09:32 -0700169
Hema HK870ea2b2011-02-17 12:07:18 +0530170/* l3_core -> usbhsotg interface */
171static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
172 .master = &omap3xxx_usbhsotg_hwmod,
173 .slave = &omap3xxx_l3_main_hwmod,
174 .clk = "core_l3_ick",
175 .user = OCP_USER_MPU,
176};
Paul Walmsley73591542010-02-22 22:09:32 -0700177
Hema HK273ff8c2011-02-17 12:07:19 +0530178/* l3_core -> am35xx_usbhsotg interface */
179static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
180 .master = &am35xx_usbhsotg_hwmod,
181 .slave = &omap3xxx_l3_main_hwmod,
182 .clk = "core_l3_ick",
183 .user = OCP_USER_MPU,
184};
Paul Walmsley73591542010-02-22 22:09:32 -0700185/* L4_CORE -> L4_WKUP interface */
186static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
187 .master = &omap3xxx_l4_core_hwmod,
188 .slave = &omap3xxx_l4_wkup_hwmod,
189 .user = OCP_USER_MPU | OCP_USER_SDMA,
190};
191
Paul Walmsleyb1636052011-03-01 13:12:56 -0800192/* L4 CORE -> MMC1 interface */
Paul Walmsleyb1636052011-03-01 13:12:56 -0800193static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc1 = {
194 .master = &omap3xxx_l4_core_hwmod,
195 .slave = &omap3xxx_mmc1_hwmod,
196 .clk = "mmchs1_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -0600197 .addr = omap2430_mmc1_addr_space,
Paul Walmsleyb1636052011-03-01 13:12:56 -0800198 .user = OCP_USER_MPU | OCP_USER_SDMA,
199 .flags = OMAP_FIREWALL_L4
200};
201
202/* L4 CORE -> MMC2 interface */
Paul Walmsleyb1636052011-03-01 13:12:56 -0800203static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc2 = {
204 .master = &omap3xxx_l4_core_hwmod,
205 .slave = &omap3xxx_mmc2_hwmod,
206 .clk = "mmchs2_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -0600207 .addr = omap2430_mmc2_addr_space,
Paul Walmsleyb1636052011-03-01 13:12:56 -0800208 .user = OCP_USER_MPU | OCP_USER_SDMA,
209 .flags = OMAP_FIREWALL_L4
210};
211
212/* L4 CORE -> MMC3 interface */
213static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {
214 {
215 .pa_start = 0x480ad000,
216 .pa_end = 0x480ad1ff,
217 .flags = ADDR_TYPE_RT,
218 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600219 { }
Paul Walmsleyb1636052011-03-01 13:12:56 -0800220};
221
222static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
223 .master = &omap3xxx_l4_core_hwmod,
224 .slave = &omap3xxx_mmc3_hwmod,
225 .clk = "mmchs3_ick",
226 .addr = omap3xxx_mmc3_addr_space,
Paul Walmsleyb1636052011-03-01 13:12:56 -0800227 .user = OCP_USER_MPU | OCP_USER_SDMA,
228 .flags = OMAP_FIREWALL_L4
229};
230
Kevin Hilman046465b2010-09-27 20:19:30 +0530231/* L4 CORE -> UART1 interface */
232static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
233 {
234 .pa_start = OMAP3_UART1_BASE,
235 .pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
236 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
237 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600238 { }
Kevin Hilman046465b2010-09-27 20:19:30 +0530239};
240
241static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
242 .master = &omap3xxx_l4_core_hwmod,
243 .slave = &omap3xxx_uart1_hwmod,
244 .clk = "uart1_ick",
245 .addr = omap3xxx_uart1_addr_space,
Kevin Hilman046465b2010-09-27 20:19:30 +0530246 .user = OCP_USER_MPU | OCP_USER_SDMA,
247};
248
249/* L4 CORE -> UART2 interface */
250static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
251 {
252 .pa_start = OMAP3_UART2_BASE,
253 .pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
254 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
255 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600256 { }
Kevin Hilman046465b2010-09-27 20:19:30 +0530257};
258
259static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
260 .master = &omap3xxx_l4_core_hwmod,
261 .slave = &omap3xxx_uart2_hwmod,
262 .clk = "uart2_ick",
263 .addr = omap3xxx_uart2_addr_space,
Kevin Hilman046465b2010-09-27 20:19:30 +0530264 .user = OCP_USER_MPU | OCP_USER_SDMA,
265};
266
267/* L4 PER -> UART3 interface */
268static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
269 {
270 .pa_start = OMAP3_UART3_BASE,
271 .pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
272 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
273 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600274 { }
Kevin Hilman046465b2010-09-27 20:19:30 +0530275};
276
277static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
278 .master = &omap3xxx_l4_per_hwmod,
279 .slave = &omap3xxx_uart3_hwmod,
280 .clk = "uart3_ick",
281 .addr = omap3xxx_uart3_addr_space,
Kevin Hilman046465b2010-09-27 20:19:30 +0530282 .user = OCP_USER_MPU | OCP_USER_SDMA,
283};
284
285/* L4 PER -> UART4 interface */
286static struct omap_hwmod_addr_space omap3xxx_uart4_addr_space[] = {
287 {
288 .pa_start = OMAP3_UART4_BASE,
289 .pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
290 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
291 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600292 { }
Kevin Hilman046465b2010-09-27 20:19:30 +0530293};
294
295static struct omap_hwmod_ocp_if omap3_l4_per__uart4 = {
296 .master = &omap3xxx_l4_per_hwmod,
297 .slave = &omap3xxx_uart4_hwmod,
298 .clk = "uart4_ick",
299 .addr = omap3xxx_uart4_addr_space,
Kevin Hilman046465b2010-09-27 20:19:30 +0530300 .user = OCP_USER_MPU | OCP_USER_SDMA,
301};
302
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530303/* L4 CORE -> I2C1 interface */
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530304static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
305 .master = &omap3xxx_l4_core_hwmod,
306 .slave = &omap3xxx_i2c1_hwmod,
307 .clk = "i2c1_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -0600308 .addr = omap2_i2c1_addr_space,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530309 .fw = {
310 .omap2 = {
311 .l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
312 .l4_prot_group = 7,
313 .flags = OMAP_FIREWALL_L4,
314 }
315 },
316 .user = OCP_USER_MPU | OCP_USER_SDMA,
317};
318
319/* L4 CORE -> I2C2 interface */
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530320static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
321 .master = &omap3xxx_l4_core_hwmod,
322 .slave = &omap3xxx_i2c2_hwmod,
323 .clk = "i2c2_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -0600324 .addr = omap2_i2c2_addr_space,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530325 .fw = {
326 .omap2 = {
327 .l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
328 .l4_prot_group = 7,
329 .flags = OMAP_FIREWALL_L4,
330 }
331 },
332 .user = OCP_USER_MPU | OCP_USER_SDMA,
333};
334
335/* L4 CORE -> I2C3 interface */
336static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
337 {
338 .pa_start = 0x48060000,
Paul Walmsleyded11382011-07-09 19:14:06 -0600339 .pa_end = 0x48060000 + SZ_128 - 1,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530340 .flags = ADDR_TYPE_RT,
341 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600342 { }
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530343};
344
345static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
346 .master = &omap3xxx_l4_core_hwmod,
347 .slave = &omap3xxx_i2c3_hwmod,
348 .clk = "i2c3_ick",
349 .addr = omap3xxx_i2c3_addr_space,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530350 .fw = {
351 .omap2 = {
352 .l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
353 .l4_prot_group = 7,
354 .flags = OMAP_FIREWALL_L4,
355 }
356 },
357 .user = OCP_USER_MPU | OCP_USER_SDMA,
358};
359
Thara Gopinathd3442722010-05-29 22:02:24 +0530360/* L4 CORE -> SR1 interface */
361static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
362 {
363 .pa_start = OMAP34XX_SR1_BASE,
364 .pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
365 .flags = ADDR_TYPE_RT,
366 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600367 { }
Thara Gopinathd3442722010-05-29 22:02:24 +0530368};
369
370static struct omap_hwmod_ocp_if omap3_l4_core__sr1 = {
371 .master = &omap3xxx_l4_core_hwmod,
372 .slave = &omap34xx_sr1_hwmod,
373 .clk = "sr_l4_ick",
374 .addr = omap3_sr1_addr_space,
Thara Gopinathd3442722010-05-29 22:02:24 +0530375 .user = OCP_USER_MPU,
376};
377
378/* L4 CORE -> SR1 interface */
379static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
380 {
381 .pa_start = OMAP34XX_SR2_BASE,
382 .pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
383 .flags = ADDR_TYPE_RT,
384 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600385 { }
Thara Gopinathd3442722010-05-29 22:02:24 +0530386};
387
388static struct omap_hwmod_ocp_if omap3_l4_core__sr2 = {
389 .master = &omap3xxx_l4_core_hwmod,
390 .slave = &omap34xx_sr2_hwmod,
391 .clk = "sr_l4_ick",
392 .addr = omap3_sr2_addr_space,
Thara Gopinathd3442722010-05-29 22:02:24 +0530393 .user = OCP_USER_MPU,
394};
395
Hema HK870ea2b2011-02-17 12:07:18 +0530396/*
397* usbhsotg interface data
398*/
399
400static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
401 {
402 .pa_start = OMAP34XX_HSUSB_OTG_BASE,
403 .pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
404 .flags = ADDR_TYPE_RT
405 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600406 { }
Hema HK870ea2b2011-02-17 12:07:18 +0530407};
408
409/* l4_core -> usbhsotg */
410static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
411 .master = &omap3xxx_l4_core_hwmod,
412 .slave = &omap3xxx_usbhsotg_hwmod,
413 .clk = "l4_ick",
414 .addr = omap3xxx_usbhsotg_addrs,
Hema HK870ea2b2011-02-17 12:07:18 +0530415 .user = OCP_USER_MPU,
416};
417
418static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_masters[] = {
419 &omap3xxx_usbhsotg__l3,
420};
421
422static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_slaves[] = {
423 &omap3xxx_l4_core__usbhsotg,
424};
425
Hema HK273ff8c2011-02-17 12:07:19 +0530426static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
427 {
428 .pa_start = AM35XX_IPSS_USBOTGSS_BASE,
429 .pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
430 .flags = ADDR_TYPE_RT
431 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600432 { }
Hema HK273ff8c2011-02-17 12:07:19 +0530433};
434
435/* l4_core -> usbhsotg */
436static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
437 .master = &omap3xxx_l4_core_hwmod,
438 .slave = &am35xx_usbhsotg_hwmod,
439 .clk = "l4_ick",
440 .addr = am35xx_usbhsotg_addrs,
Hema HK273ff8c2011-02-17 12:07:19 +0530441 .user = OCP_USER_MPU,
442};
443
444static struct omap_hwmod_ocp_if *am35xx_usbhsotg_masters[] = {
445 &am35xx_usbhsotg__l3,
446};
447
448static struct omap_hwmod_ocp_if *am35xx_usbhsotg_slaves[] = {
449 &am35xx_l4_core__usbhsotg,
450};
Paul Walmsley73591542010-02-22 22:09:32 -0700451/* Slave interfaces on the L4_CORE interconnect */
452static struct omap_hwmod_ocp_if *omap3xxx_l4_core_slaves[] = {
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600453 &omap3xxx_l3_main__l4_core,
Paul Walmsley73591542010-02-22 22:09:32 -0700454};
455
456/* L4 CORE */
457static struct omap_hwmod omap3xxx_l4_core_hwmod = {
Benoit Coussonfa983472010-07-26 16:34:29 -0600458 .name = "l4_core",
Paul Walmsley43b40992010-02-22 22:09:34 -0700459 .class = &l4_hwmod_class,
Paul Walmsley73591542010-02-22 22:09:32 -0700460 .slaves = omap3xxx_l4_core_slaves,
461 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_core_slaves),
Kevin Hilman2eb18752010-07-26 16:34:28 -0600462 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
463 .flags = HWMOD_NO_IDLEST,
Paul Walmsley73591542010-02-22 22:09:32 -0700464};
465
466/* Slave interfaces on the L4_PER interconnect */
467static struct omap_hwmod_ocp_if *omap3xxx_l4_per_slaves[] = {
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600468 &omap3xxx_l3_main__l4_per,
Paul Walmsley73591542010-02-22 22:09:32 -0700469};
470
Paul Walmsley73591542010-02-22 22:09:32 -0700471/* L4 PER */
472static struct omap_hwmod omap3xxx_l4_per_hwmod = {
Benoit Coussonfa983472010-07-26 16:34:29 -0600473 .name = "l4_per",
Paul Walmsley43b40992010-02-22 22:09:34 -0700474 .class = &l4_hwmod_class,
Paul Walmsley73591542010-02-22 22:09:32 -0700475 .slaves = omap3xxx_l4_per_slaves,
476 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_per_slaves),
Kevin Hilman2eb18752010-07-26 16:34:28 -0600477 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
478 .flags = HWMOD_NO_IDLEST,
Paul Walmsley73591542010-02-22 22:09:32 -0700479};
480
481/* Slave interfaces on the L4_WKUP interconnect */
482static struct omap_hwmod_ocp_if *omap3xxx_l4_wkup_slaves[] = {
483 &omap3xxx_l4_core__l4_wkup,
484};
485
Paul Walmsley73591542010-02-22 22:09:32 -0700486/* L4 WKUP */
487static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
Benoit Coussonfa983472010-07-26 16:34:29 -0600488 .name = "l4_wkup",
Paul Walmsley43b40992010-02-22 22:09:34 -0700489 .class = &l4_hwmod_class,
Paul Walmsley73591542010-02-22 22:09:32 -0700490 .slaves = omap3xxx_l4_wkup_slaves,
491 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_wkup_slaves),
Kevin Hilman2eb18752010-07-26 16:34:28 -0600492 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
493 .flags = HWMOD_NO_IDLEST,
Paul Walmsley73591542010-02-22 22:09:32 -0700494};
495
496/* Master interfaces on the MPU device */
497static struct omap_hwmod_ocp_if *omap3xxx_mpu_masters[] = {
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600498 &omap3xxx_mpu__l3_main,
Paul Walmsley73591542010-02-22 22:09:32 -0700499};
500
501/* MPU */
502static struct omap_hwmod omap3xxx_mpu_hwmod = {
Benoit Cousson5c2c0292010-05-20 12:31:10 -0600503 .name = "mpu",
Paul Walmsley43b40992010-02-22 22:09:34 -0700504 .class = &mpu_hwmod_class,
Paul Walmsley73591542010-02-22 22:09:32 -0700505 .main_clk = "arm_fck",
506 .masters = omap3xxx_mpu_masters,
507 .masters_cnt = ARRAY_SIZE(omap3xxx_mpu_masters),
508 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
509};
510
Kevin Hilman540064b2010-07-26 16:34:32 -0600511/*
512 * IVA2_2 interface data
513 */
514
515/* IVA2 <- L3 interface */
516static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
517 .master = &omap3xxx_l3_main_hwmod,
518 .slave = &omap3xxx_iva_hwmod,
519 .clk = "iva2_ck",
520 .user = OCP_USER_MPU | OCP_USER_SDMA,
521};
522
523static struct omap_hwmod_ocp_if *omap3xxx_iva_masters[] = {
524 &omap3xxx_l3__iva,
525};
526
527/*
528 * IVA2 (IVA2)
529 */
530
531static struct omap_hwmod omap3xxx_iva_hwmod = {
532 .name = "iva",
533 .class = &iva_hwmod_class,
534 .masters = omap3xxx_iva_masters,
535 .masters_cnt = ARRAY_SIZE(omap3xxx_iva_masters),
536 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
537};
538
Thara Gopinathce722d22011-02-23 00:14:05 -0700539/* timer class */
540static struct omap_hwmod_class_sysconfig omap3xxx_timer_1ms_sysc = {
541 .rev_offs = 0x0000,
542 .sysc_offs = 0x0010,
543 .syss_offs = 0x0014,
544 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
545 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
546 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
547 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
548 .sysc_fields = &omap_hwmod_sysc_type1,
549};
550
551static struct omap_hwmod_class omap3xxx_timer_1ms_hwmod_class = {
552 .name = "timer",
553 .sysc = &omap3xxx_timer_1ms_sysc,
554 .rev = OMAP_TIMER_IP_VERSION_1,
555};
556
557static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
558 .rev_offs = 0x0000,
559 .sysc_offs = 0x0010,
560 .syss_offs = 0x0014,
561 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
562 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
563 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
564 .sysc_fields = &omap_hwmod_sysc_type1,
565};
566
567static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
568 .name = "timer",
569 .sysc = &omap3xxx_timer_sysc,
570 .rev = OMAP_TIMER_IP_VERSION_1,
571};
572
573/* timer1 */
574static struct omap_hwmod omap3xxx_timer1_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700575
576static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
577 {
578 .pa_start = 0x48318000,
579 .pa_end = 0x48318000 + SZ_1K - 1,
580 .flags = ADDR_TYPE_RT
581 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600582 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700583};
584
585/* l4_wkup -> timer1 */
586static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
587 .master = &omap3xxx_l4_wkup_hwmod,
588 .slave = &omap3xxx_timer1_hwmod,
589 .clk = "gpt1_ick",
590 .addr = omap3xxx_timer1_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700591 .user = OCP_USER_MPU | OCP_USER_SDMA,
592};
593
594/* timer1 slave port */
595static struct omap_hwmod_ocp_if *omap3xxx_timer1_slaves[] = {
596 &omap3xxx_l4_wkup__timer1,
597};
598
599/* timer1 hwmod */
600static struct omap_hwmod omap3xxx_timer1_hwmod = {
601 .name = "timer1",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600602 .mpu_irqs = omap2_timer1_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700603 .main_clk = "gpt1_fck",
604 .prcm = {
605 .omap2 = {
606 .prcm_reg_id = 1,
607 .module_bit = OMAP3430_EN_GPT1_SHIFT,
608 .module_offs = WKUP_MOD,
609 .idlest_reg_id = 1,
610 .idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
611 },
612 },
613 .slaves = omap3xxx_timer1_slaves,
614 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer1_slaves),
615 .class = &omap3xxx_timer_1ms_hwmod_class,
616 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
617};
618
619/* timer2 */
620static struct omap_hwmod omap3xxx_timer2_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700621
622static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
623 {
624 .pa_start = 0x49032000,
625 .pa_end = 0x49032000 + SZ_1K - 1,
626 .flags = ADDR_TYPE_RT
627 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600628 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700629};
630
631/* l4_per -> timer2 */
632static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
633 .master = &omap3xxx_l4_per_hwmod,
634 .slave = &omap3xxx_timer2_hwmod,
635 .clk = "gpt2_ick",
636 .addr = omap3xxx_timer2_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700637 .user = OCP_USER_MPU | OCP_USER_SDMA,
638};
639
640/* timer2 slave port */
641static struct omap_hwmod_ocp_if *omap3xxx_timer2_slaves[] = {
642 &omap3xxx_l4_per__timer2,
643};
644
645/* timer2 hwmod */
646static struct omap_hwmod omap3xxx_timer2_hwmod = {
647 .name = "timer2",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600648 .mpu_irqs = omap2_timer2_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700649 .main_clk = "gpt2_fck",
650 .prcm = {
651 .omap2 = {
652 .prcm_reg_id = 1,
653 .module_bit = OMAP3430_EN_GPT2_SHIFT,
654 .module_offs = OMAP3430_PER_MOD,
655 .idlest_reg_id = 1,
656 .idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
657 },
658 },
659 .slaves = omap3xxx_timer2_slaves,
660 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer2_slaves),
661 .class = &omap3xxx_timer_1ms_hwmod_class,
662 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
663};
664
665/* timer3 */
666static struct omap_hwmod omap3xxx_timer3_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700667
668static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
669 {
670 .pa_start = 0x49034000,
671 .pa_end = 0x49034000 + SZ_1K - 1,
672 .flags = ADDR_TYPE_RT
673 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600674 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700675};
676
677/* l4_per -> timer3 */
678static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
679 .master = &omap3xxx_l4_per_hwmod,
680 .slave = &omap3xxx_timer3_hwmod,
681 .clk = "gpt3_ick",
682 .addr = omap3xxx_timer3_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700683 .user = OCP_USER_MPU | OCP_USER_SDMA,
684};
685
686/* timer3 slave port */
687static struct omap_hwmod_ocp_if *omap3xxx_timer3_slaves[] = {
688 &omap3xxx_l4_per__timer3,
689};
690
691/* timer3 hwmod */
692static struct omap_hwmod omap3xxx_timer3_hwmod = {
693 .name = "timer3",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600694 .mpu_irqs = omap2_timer3_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700695 .main_clk = "gpt3_fck",
696 .prcm = {
697 .omap2 = {
698 .prcm_reg_id = 1,
699 .module_bit = OMAP3430_EN_GPT3_SHIFT,
700 .module_offs = OMAP3430_PER_MOD,
701 .idlest_reg_id = 1,
702 .idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
703 },
704 },
705 .slaves = omap3xxx_timer3_slaves,
706 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer3_slaves),
707 .class = &omap3xxx_timer_hwmod_class,
708 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
709};
710
711/* timer4 */
712static struct omap_hwmod omap3xxx_timer4_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700713
714static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
715 {
716 .pa_start = 0x49036000,
717 .pa_end = 0x49036000 + SZ_1K - 1,
718 .flags = ADDR_TYPE_RT
719 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600720 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700721};
722
723/* l4_per -> timer4 */
724static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
725 .master = &omap3xxx_l4_per_hwmod,
726 .slave = &omap3xxx_timer4_hwmod,
727 .clk = "gpt4_ick",
728 .addr = omap3xxx_timer4_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700729 .user = OCP_USER_MPU | OCP_USER_SDMA,
730};
731
732/* timer4 slave port */
733static struct omap_hwmod_ocp_if *omap3xxx_timer4_slaves[] = {
734 &omap3xxx_l4_per__timer4,
735};
736
737/* timer4 hwmod */
738static struct omap_hwmod omap3xxx_timer4_hwmod = {
739 .name = "timer4",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600740 .mpu_irqs = omap2_timer4_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700741 .main_clk = "gpt4_fck",
742 .prcm = {
743 .omap2 = {
744 .prcm_reg_id = 1,
745 .module_bit = OMAP3430_EN_GPT4_SHIFT,
746 .module_offs = OMAP3430_PER_MOD,
747 .idlest_reg_id = 1,
748 .idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
749 },
750 },
751 .slaves = omap3xxx_timer4_slaves,
752 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer4_slaves),
753 .class = &omap3xxx_timer_hwmod_class,
754 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
755};
756
757/* timer5 */
758static struct omap_hwmod omap3xxx_timer5_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700759
760static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
761 {
762 .pa_start = 0x49038000,
763 .pa_end = 0x49038000 + SZ_1K - 1,
764 .flags = ADDR_TYPE_RT
765 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600766 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700767};
768
769/* l4_per -> timer5 */
770static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
771 .master = &omap3xxx_l4_per_hwmod,
772 .slave = &omap3xxx_timer5_hwmod,
773 .clk = "gpt5_ick",
774 .addr = omap3xxx_timer5_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700775 .user = OCP_USER_MPU | OCP_USER_SDMA,
776};
777
778/* timer5 slave port */
779static struct omap_hwmod_ocp_if *omap3xxx_timer5_slaves[] = {
780 &omap3xxx_l4_per__timer5,
781};
782
783/* timer5 hwmod */
784static struct omap_hwmod omap3xxx_timer5_hwmod = {
785 .name = "timer5",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600786 .mpu_irqs = omap2_timer5_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700787 .main_clk = "gpt5_fck",
788 .prcm = {
789 .omap2 = {
790 .prcm_reg_id = 1,
791 .module_bit = OMAP3430_EN_GPT5_SHIFT,
792 .module_offs = OMAP3430_PER_MOD,
793 .idlest_reg_id = 1,
794 .idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
795 },
796 },
797 .slaves = omap3xxx_timer5_slaves,
798 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer5_slaves),
799 .class = &omap3xxx_timer_hwmod_class,
800 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
801};
802
803/* timer6 */
804static struct omap_hwmod omap3xxx_timer6_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700805
806static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
807 {
808 .pa_start = 0x4903A000,
809 .pa_end = 0x4903A000 + SZ_1K - 1,
810 .flags = ADDR_TYPE_RT
811 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600812 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700813};
814
815/* l4_per -> timer6 */
816static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
817 .master = &omap3xxx_l4_per_hwmod,
818 .slave = &omap3xxx_timer6_hwmod,
819 .clk = "gpt6_ick",
820 .addr = omap3xxx_timer6_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700821 .user = OCP_USER_MPU | OCP_USER_SDMA,
822};
823
824/* timer6 slave port */
825static struct omap_hwmod_ocp_if *omap3xxx_timer6_slaves[] = {
826 &omap3xxx_l4_per__timer6,
827};
828
829/* timer6 hwmod */
830static struct omap_hwmod omap3xxx_timer6_hwmod = {
831 .name = "timer6",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600832 .mpu_irqs = omap2_timer6_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700833 .main_clk = "gpt6_fck",
834 .prcm = {
835 .omap2 = {
836 .prcm_reg_id = 1,
837 .module_bit = OMAP3430_EN_GPT6_SHIFT,
838 .module_offs = OMAP3430_PER_MOD,
839 .idlest_reg_id = 1,
840 .idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
841 },
842 },
843 .slaves = omap3xxx_timer6_slaves,
844 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer6_slaves),
845 .class = &omap3xxx_timer_hwmod_class,
846 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
847};
848
849/* timer7 */
850static struct omap_hwmod omap3xxx_timer7_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700851
852static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
853 {
854 .pa_start = 0x4903C000,
855 .pa_end = 0x4903C000 + SZ_1K - 1,
856 .flags = ADDR_TYPE_RT
857 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600858 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700859};
860
861/* l4_per -> timer7 */
862static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
863 .master = &omap3xxx_l4_per_hwmod,
864 .slave = &omap3xxx_timer7_hwmod,
865 .clk = "gpt7_ick",
866 .addr = omap3xxx_timer7_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700867 .user = OCP_USER_MPU | OCP_USER_SDMA,
868};
869
870/* timer7 slave port */
871static struct omap_hwmod_ocp_if *omap3xxx_timer7_slaves[] = {
872 &omap3xxx_l4_per__timer7,
873};
874
875/* timer7 hwmod */
876static struct omap_hwmod omap3xxx_timer7_hwmod = {
877 .name = "timer7",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600878 .mpu_irqs = omap2_timer7_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700879 .main_clk = "gpt7_fck",
880 .prcm = {
881 .omap2 = {
882 .prcm_reg_id = 1,
883 .module_bit = OMAP3430_EN_GPT7_SHIFT,
884 .module_offs = OMAP3430_PER_MOD,
885 .idlest_reg_id = 1,
886 .idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
887 },
888 },
889 .slaves = omap3xxx_timer7_slaves,
890 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer7_slaves),
891 .class = &omap3xxx_timer_hwmod_class,
892 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
893};
894
895/* timer8 */
896static struct omap_hwmod omap3xxx_timer8_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700897
898static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
899 {
900 .pa_start = 0x4903E000,
901 .pa_end = 0x4903E000 + SZ_1K - 1,
902 .flags = ADDR_TYPE_RT
903 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600904 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700905};
906
907/* l4_per -> timer8 */
908static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
909 .master = &omap3xxx_l4_per_hwmod,
910 .slave = &omap3xxx_timer8_hwmod,
911 .clk = "gpt8_ick",
912 .addr = omap3xxx_timer8_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700913 .user = OCP_USER_MPU | OCP_USER_SDMA,
914};
915
916/* timer8 slave port */
917static struct omap_hwmod_ocp_if *omap3xxx_timer8_slaves[] = {
918 &omap3xxx_l4_per__timer8,
919};
920
921/* timer8 hwmod */
922static struct omap_hwmod omap3xxx_timer8_hwmod = {
923 .name = "timer8",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600924 .mpu_irqs = omap2_timer8_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700925 .main_clk = "gpt8_fck",
926 .prcm = {
927 .omap2 = {
928 .prcm_reg_id = 1,
929 .module_bit = OMAP3430_EN_GPT8_SHIFT,
930 .module_offs = OMAP3430_PER_MOD,
931 .idlest_reg_id = 1,
932 .idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
933 },
934 },
935 .slaves = omap3xxx_timer8_slaves,
936 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer8_slaves),
937 .class = &omap3xxx_timer_hwmod_class,
938 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
939};
940
941/* timer9 */
942static struct omap_hwmod omap3xxx_timer9_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700943
944static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
945 {
946 .pa_start = 0x49040000,
947 .pa_end = 0x49040000 + SZ_1K - 1,
948 .flags = ADDR_TYPE_RT
949 },
Paul Walmsley78183f32011-07-09 19:14:05 -0600950 { }
Thara Gopinathce722d22011-02-23 00:14:05 -0700951};
952
953/* l4_per -> timer9 */
954static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
955 .master = &omap3xxx_l4_per_hwmod,
956 .slave = &omap3xxx_timer9_hwmod,
957 .clk = "gpt9_ick",
958 .addr = omap3xxx_timer9_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700959 .user = OCP_USER_MPU | OCP_USER_SDMA,
960};
961
962/* timer9 slave port */
963static struct omap_hwmod_ocp_if *omap3xxx_timer9_slaves[] = {
964 &omap3xxx_l4_per__timer9,
965};
966
967/* timer9 hwmod */
968static struct omap_hwmod omap3xxx_timer9_hwmod = {
969 .name = "timer9",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600970 .mpu_irqs = omap2_timer9_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700971 .main_clk = "gpt9_fck",
972 .prcm = {
973 .omap2 = {
974 .prcm_reg_id = 1,
975 .module_bit = OMAP3430_EN_GPT9_SHIFT,
976 .module_offs = OMAP3430_PER_MOD,
977 .idlest_reg_id = 1,
978 .idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
979 },
980 },
981 .slaves = omap3xxx_timer9_slaves,
982 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer9_slaves),
983 .class = &omap3xxx_timer_hwmod_class,
984 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
985};
986
987/* timer10 */
988static struct omap_hwmod omap3xxx_timer10_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -0700989
Thara Gopinathce722d22011-02-23 00:14:05 -0700990/* l4_core -> timer10 */
991static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
992 .master = &omap3xxx_l4_core_hwmod,
993 .slave = &omap3xxx_timer10_hwmod,
994 .clk = "gpt10_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -0600995 .addr = omap2_timer10_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -0700996 .user = OCP_USER_MPU | OCP_USER_SDMA,
997};
998
999/* timer10 slave port */
1000static struct omap_hwmod_ocp_if *omap3xxx_timer10_slaves[] = {
1001 &omap3xxx_l4_core__timer10,
1002};
1003
1004/* timer10 hwmod */
1005static struct omap_hwmod omap3xxx_timer10_hwmod = {
1006 .name = "timer10",
Paul Walmsley0d619a82011-07-09 19:14:07 -06001007 .mpu_irqs = omap2_timer10_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -07001008 .main_clk = "gpt10_fck",
1009 .prcm = {
1010 .omap2 = {
1011 .prcm_reg_id = 1,
1012 .module_bit = OMAP3430_EN_GPT10_SHIFT,
1013 .module_offs = CORE_MOD,
1014 .idlest_reg_id = 1,
1015 .idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
1016 },
1017 },
1018 .slaves = omap3xxx_timer10_slaves,
1019 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer10_slaves),
1020 .class = &omap3xxx_timer_1ms_hwmod_class,
1021 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
1022};
1023
1024/* timer11 */
1025static struct omap_hwmod omap3xxx_timer11_hwmod;
Thara Gopinathce722d22011-02-23 00:14:05 -07001026
Thara Gopinathce722d22011-02-23 00:14:05 -07001027/* l4_core -> timer11 */
1028static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
1029 .master = &omap3xxx_l4_core_hwmod,
1030 .slave = &omap3xxx_timer11_hwmod,
1031 .clk = "gpt11_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -06001032 .addr = omap2_timer11_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -07001033 .user = OCP_USER_MPU | OCP_USER_SDMA,
1034};
1035
1036/* timer11 slave port */
1037static struct omap_hwmod_ocp_if *omap3xxx_timer11_slaves[] = {
1038 &omap3xxx_l4_core__timer11,
1039};
1040
1041/* timer11 hwmod */
1042static struct omap_hwmod omap3xxx_timer11_hwmod = {
1043 .name = "timer11",
Paul Walmsley0d619a82011-07-09 19:14:07 -06001044 .mpu_irqs = omap2_timer11_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -07001045 .main_clk = "gpt11_fck",
1046 .prcm = {
1047 .omap2 = {
1048 .prcm_reg_id = 1,
1049 .module_bit = OMAP3430_EN_GPT11_SHIFT,
1050 .module_offs = CORE_MOD,
1051 .idlest_reg_id = 1,
1052 .idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
1053 },
1054 },
1055 .slaves = omap3xxx_timer11_slaves,
1056 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer11_slaves),
1057 .class = &omap3xxx_timer_hwmod_class,
1058 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
1059};
1060
1061/* timer12*/
1062static struct omap_hwmod omap3xxx_timer12_hwmod;
1063static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
1064 { .irq = 95, },
Paul Walmsley212738a2011-07-09 19:14:06 -06001065 { .irq = -1 }
Thara Gopinathce722d22011-02-23 00:14:05 -07001066};
1067
1068static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
1069 {
1070 .pa_start = 0x48304000,
1071 .pa_end = 0x48304000 + SZ_1K - 1,
1072 .flags = ADDR_TYPE_RT
1073 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001074 { }
Thara Gopinathce722d22011-02-23 00:14:05 -07001075};
1076
1077/* l4_core -> timer12 */
1078static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer12 = {
1079 .master = &omap3xxx_l4_core_hwmod,
1080 .slave = &omap3xxx_timer12_hwmod,
1081 .clk = "gpt12_ick",
1082 .addr = omap3xxx_timer12_addrs,
Thara Gopinathce722d22011-02-23 00:14:05 -07001083 .user = OCP_USER_MPU | OCP_USER_SDMA,
1084};
1085
1086/* timer12 slave port */
1087static struct omap_hwmod_ocp_if *omap3xxx_timer12_slaves[] = {
1088 &omap3xxx_l4_core__timer12,
1089};
1090
1091/* timer12 hwmod */
1092static struct omap_hwmod omap3xxx_timer12_hwmod = {
1093 .name = "timer12",
1094 .mpu_irqs = omap3xxx_timer12_mpu_irqs,
Thara Gopinathce722d22011-02-23 00:14:05 -07001095 .main_clk = "gpt12_fck",
1096 .prcm = {
1097 .omap2 = {
1098 .prcm_reg_id = 1,
1099 .module_bit = OMAP3430_EN_GPT12_SHIFT,
1100 .module_offs = WKUP_MOD,
1101 .idlest_reg_id = 1,
1102 .idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
1103 },
1104 },
1105 .slaves = omap3xxx_timer12_slaves,
1106 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer12_slaves),
1107 .class = &omap3xxx_timer_hwmod_class,
1108 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
1109};
1110
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301111/* l4_wkup -> wd_timer2 */
1112static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
1113 {
1114 .pa_start = 0x48314000,
1115 .pa_end = 0x4831407f,
1116 .flags = ADDR_TYPE_RT
1117 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001118 { }
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301119};
1120
1121static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
1122 .master = &omap3xxx_l4_wkup_hwmod,
1123 .slave = &omap3xxx_wd_timer2_hwmod,
1124 .clk = "wdt2_ick",
1125 .addr = omap3xxx_wd_timer2_addrs,
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301126 .user = OCP_USER_MPU | OCP_USER_SDMA,
1127};
1128
1129/*
1130 * 'wd_timer' class
1131 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
1132 * overflow condition
1133 */
1134
1135static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
1136 .rev_offs = 0x0000,
1137 .sysc_offs = 0x0010,
1138 .syss_offs = 0x0014,
1139 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
1140 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07001141 SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1142 SYSS_HAS_RESET_STATUS),
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301143 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1144 .sysc_fields = &omap_hwmod_sysc_type1,
1145};
1146
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301147/* I2C common */
1148static struct omap_hwmod_class_sysconfig i2c_sysc = {
1149 .rev_offs = 0x00,
1150 .sysc_offs = 0x20,
1151 .syss_offs = 0x10,
1152 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1153 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07001154 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301155 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1156 .sysc_fields = &omap_hwmod_sysc_type1,
1157};
1158
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301159static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
Paul Walmsleyff2516f2010-12-21 15:39:15 -07001160 .name = "wd_timer",
1161 .sysc = &omap3xxx_wd_timer_sysc,
1162 .pre_shutdown = &omap2_wd_timer_disable
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301163};
1164
1165/* wd_timer2 */
1166static struct omap_hwmod_ocp_if *omap3xxx_wd_timer2_slaves[] = {
1167 &omap3xxx_l4_wkup__wd_timer2,
1168};
1169
1170static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
1171 .name = "wd_timer2",
1172 .class = &omap3xxx_wd_timer_hwmod_class,
1173 .main_clk = "wdt2_fck",
1174 .prcm = {
1175 .omap2 = {
1176 .prcm_reg_id = 1,
1177 .module_bit = OMAP3430_EN_WDT2_SHIFT,
1178 .module_offs = WKUP_MOD,
1179 .idlest_reg_id = 1,
1180 .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
1181 },
1182 },
1183 .slaves = omap3xxx_wd_timer2_slaves,
1184 .slaves_cnt = ARRAY_SIZE(omap3xxx_wd_timer2_slaves),
1185 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
Paul Walmsley2f4dd592011-03-10 22:40:06 -07001186 /*
1187 * XXX: Use software supervised mode, HW supervised smartidle seems to
1188 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
1189 */
1190 .flags = HWMOD_SWSUP_SIDLE,
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301191};
1192
Kevin Hilman046465b2010-09-27 20:19:30 +05301193/* UART1 */
1194
Kevin Hilman046465b2010-09-27 20:19:30 +05301195static struct omap_hwmod_ocp_if *omap3xxx_uart1_slaves[] = {
1196 &omap3_l4_core__uart1,
1197};
1198
1199static struct omap_hwmod omap3xxx_uart1_hwmod = {
1200 .name = "uart1",
Paul Walmsley0d619a82011-07-09 19:14:07 -06001201 .mpu_irqs = omap2_uart1_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06001202 .sdma_reqs = omap2_uart1_sdma_reqs,
Kevin Hilman046465b2010-09-27 20:19:30 +05301203 .main_clk = "uart1_fck",
1204 .prcm = {
1205 .omap2 = {
1206 .module_offs = CORE_MOD,
1207 .prcm_reg_id = 1,
1208 .module_bit = OMAP3430_EN_UART1_SHIFT,
1209 .idlest_reg_id = 1,
1210 .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
1211 },
1212 },
1213 .slaves = omap3xxx_uart1_slaves,
1214 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart1_slaves),
Paul Walmsley273b9462011-07-09 19:14:08 -06001215 .class = &omap2_uart_class,
Kevin Hilman046465b2010-09-27 20:19:30 +05301216 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1217};
1218
1219/* UART2 */
1220
Kevin Hilman046465b2010-09-27 20:19:30 +05301221static struct omap_hwmod_ocp_if *omap3xxx_uart2_slaves[] = {
1222 &omap3_l4_core__uart2,
1223};
1224
1225static struct omap_hwmod omap3xxx_uart2_hwmod = {
1226 .name = "uart2",
Paul Walmsley0d619a82011-07-09 19:14:07 -06001227 .mpu_irqs = omap2_uart2_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06001228 .sdma_reqs = omap2_uart2_sdma_reqs,
Kevin Hilman046465b2010-09-27 20:19:30 +05301229 .main_clk = "uart2_fck",
1230 .prcm = {
1231 .omap2 = {
1232 .module_offs = CORE_MOD,
1233 .prcm_reg_id = 1,
1234 .module_bit = OMAP3430_EN_UART2_SHIFT,
1235 .idlest_reg_id = 1,
1236 .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
1237 },
1238 },
1239 .slaves = omap3xxx_uart2_slaves,
1240 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart2_slaves),
Paul Walmsley273b9462011-07-09 19:14:08 -06001241 .class = &omap2_uart_class,
Kevin Hilman046465b2010-09-27 20:19:30 +05301242 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1243};
1244
1245/* UART3 */
1246
Kevin Hilman046465b2010-09-27 20:19:30 +05301247static struct omap_hwmod_ocp_if *omap3xxx_uart3_slaves[] = {
1248 &omap3_l4_per__uart3,
1249};
1250
1251static struct omap_hwmod omap3xxx_uart3_hwmod = {
1252 .name = "uart3",
Paul Walmsley0d619a82011-07-09 19:14:07 -06001253 .mpu_irqs = omap2_uart3_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06001254 .sdma_reqs = omap2_uart3_sdma_reqs,
Kevin Hilman046465b2010-09-27 20:19:30 +05301255 .main_clk = "uart3_fck",
1256 .prcm = {
1257 .omap2 = {
1258 .module_offs = OMAP3430_PER_MOD,
1259 .prcm_reg_id = 1,
1260 .module_bit = OMAP3430_EN_UART3_SHIFT,
1261 .idlest_reg_id = 1,
1262 .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
1263 },
1264 },
1265 .slaves = omap3xxx_uart3_slaves,
1266 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart3_slaves),
Paul Walmsley273b9462011-07-09 19:14:08 -06001267 .class = &omap2_uart_class,
Kevin Hilman046465b2010-09-27 20:19:30 +05301268 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1269};
1270
1271/* UART4 */
1272
1273static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
1274 { .irq = INT_36XX_UART4_IRQ, },
Paul Walmsley212738a2011-07-09 19:14:06 -06001275 { .irq = -1 }
Kevin Hilman046465b2010-09-27 20:19:30 +05301276};
1277
1278static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
1279 { .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
1280 { .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
Paul Walmsleybc614952011-07-09 19:14:07 -06001281 { .dma_req = -1 }
Kevin Hilman046465b2010-09-27 20:19:30 +05301282};
1283
1284static struct omap_hwmod_ocp_if *omap3xxx_uart4_slaves[] = {
1285 &omap3_l4_per__uart4,
1286};
1287
1288static struct omap_hwmod omap3xxx_uart4_hwmod = {
1289 .name = "uart4",
1290 .mpu_irqs = uart4_mpu_irqs,
Kevin Hilman046465b2010-09-27 20:19:30 +05301291 .sdma_reqs = uart4_sdma_reqs,
Kevin Hilman046465b2010-09-27 20:19:30 +05301292 .main_clk = "uart4_fck",
1293 .prcm = {
1294 .omap2 = {
1295 .module_offs = OMAP3430_PER_MOD,
1296 .prcm_reg_id = 1,
1297 .module_bit = OMAP3630_EN_UART4_SHIFT,
1298 .idlest_reg_id = 1,
1299 .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
1300 },
1301 },
1302 .slaves = omap3xxx_uart4_slaves,
1303 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart4_slaves),
Paul Walmsley273b9462011-07-09 19:14:08 -06001304 .class = &omap2_uart_class,
Kevin Hilman046465b2010-09-27 20:19:30 +05301305 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
1306};
1307
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301308static struct omap_hwmod_class i2c_class = {
1309 .name = "i2c",
1310 .sysc = &i2c_sysc,
1311};
1312
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001313static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
1314 { .name = "dispc", .dma_req = 5 },
1315 { .name = "dsi1", .dma_req = 74 },
Paul Walmsleybc614952011-07-09 19:14:07 -06001316 { .dma_req = -1 }
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001317};
1318
1319/* dss */
1320/* dss master ports */
1321static struct omap_hwmod_ocp_if *omap3xxx_dss_masters[] = {
1322 &omap3xxx_dss__l3,
1323};
1324
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001325/* l4_core -> dss */
1326static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
1327 .master = &omap3xxx_l4_core_hwmod,
1328 .slave = &omap3430es1_dss_core_hwmod,
1329 .clk = "dss_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -06001330 .addr = omap2_dss_addrs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001331 .fw = {
1332 .omap2 = {
1333 .l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
1334 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1335 .flags = OMAP_FIREWALL_L4,
1336 }
1337 },
1338 .user = OCP_USER_MPU | OCP_USER_SDMA,
1339};
1340
1341static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
1342 .master = &omap3xxx_l4_core_hwmod,
1343 .slave = &omap3xxx_dss_core_hwmod,
1344 .clk = "dss_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -06001345 .addr = omap2_dss_addrs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001346 .fw = {
1347 .omap2 = {
1348 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
1349 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1350 .flags = OMAP_FIREWALL_L4,
1351 }
1352 },
1353 .user = OCP_USER_MPU | OCP_USER_SDMA,
1354};
1355
1356/* dss slave ports */
1357static struct omap_hwmod_ocp_if *omap3430es1_dss_slaves[] = {
1358 &omap3430es1_l4_core__dss,
1359};
1360
1361static struct omap_hwmod_ocp_if *omap3xxx_dss_slaves[] = {
1362 &omap3xxx_l4_core__dss,
1363};
1364
1365static struct omap_hwmod_opt_clk dss_opt_clks[] = {
1366 { .role = "tv_clk", .clk = "dss_tv_fck" },
Sumit Semwal872462c2011-01-31 16:27:43 +00001367 { .role = "video_clk", .clk = "dss_96m_fck" },
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001368 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
1369};
1370
1371static struct omap_hwmod omap3430es1_dss_core_hwmod = {
1372 .name = "dss_core",
Paul Walmsley273b9462011-07-09 19:14:08 -06001373 .class = &omap2_dss_hwmod_class,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001374 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001375 .sdma_reqs = omap3xxx_dss_sdma_chs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001376 .prcm = {
1377 .omap2 = {
1378 .prcm_reg_id = 1,
1379 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1380 .module_offs = OMAP3430_DSS_MOD,
1381 .idlest_reg_id = 1,
1382 .idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
1383 },
1384 },
1385 .opt_clks = dss_opt_clks,
1386 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
1387 .slaves = omap3430es1_dss_slaves,
1388 .slaves_cnt = ARRAY_SIZE(omap3430es1_dss_slaves),
1389 .masters = omap3xxx_dss_masters,
1390 .masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
1391 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1),
1392 .flags = HWMOD_NO_IDLEST,
1393};
1394
1395static struct omap_hwmod omap3xxx_dss_core_hwmod = {
1396 .name = "dss_core",
Paul Walmsley273b9462011-07-09 19:14:08 -06001397 .class = &omap2_dss_hwmod_class,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001398 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001399 .sdma_reqs = omap3xxx_dss_sdma_chs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001400 .prcm = {
1401 .omap2 = {
1402 .prcm_reg_id = 1,
1403 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1404 .module_offs = OMAP3430_DSS_MOD,
1405 .idlest_reg_id = 1,
1406 .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
1407 .idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
1408 },
1409 },
1410 .opt_clks = dss_opt_clks,
1411 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
1412 .slaves = omap3xxx_dss_slaves,
1413 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_slaves),
1414 .masters = omap3xxx_dss_masters,
1415 .masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
1416 .omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2 |
1417 CHIP_IS_OMAP3630ES1 | CHIP_GE_OMAP3630ES1_1),
1418};
1419
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001420/* l4_core -> dss_dispc */
1421static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
1422 .master = &omap3xxx_l4_core_hwmod,
1423 .slave = &omap3xxx_dss_dispc_hwmod,
1424 .clk = "dss_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -06001425 .addr = omap2_dss_dispc_addrs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001426 .fw = {
1427 .omap2 = {
1428 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
1429 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1430 .flags = OMAP_FIREWALL_L4,
1431 }
1432 },
1433 .user = OCP_USER_MPU | OCP_USER_SDMA,
1434};
1435
1436/* dss_dispc slave ports */
1437static struct omap_hwmod_ocp_if *omap3xxx_dss_dispc_slaves[] = {
1438 &omap3xxx_l4_core__dss_dispc,
1439};
1440
1441static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
1442 .name = "dss_dispc",
Paul Walmsley273b9462011-07-09 19:14:08 -06001443 .class = &omap2_dispc_hwmod_class,
Paul Walmsley0d619a82011-07-09 19:14:07 -06001444 .mpu_irqs = omap2_dispc_irqs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001445 .main_clk = "dss1_alwon_fck",
1446 .prcm = {
1447 .omap2 = {
1448 .prcm_reg_id = 1,
1449 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1450 .module_offs = OMAP3430_DSS_MOD,
1451 },
1452 },
1453 .slaves = omap3xxx_dss_dispc_slaves,
1454 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dispc_slaves),
1455 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
1456 CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
1457 CHIP_GE_OMAP3630ES1_1),
1458 .flags = HWMOD_NO_IDLEST,
1459};
1460
1461/*
1462 * 'dsi' class
1463 * display serial interface controller
1464 */
1465
1466static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
1467 .name = "dsi",
1468};
1469
archit tanejaaffe3602011-02-23 08:41:03 +00001470static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {
1471 { .irq = 25 },
Paul Walmsley212738a2011-07-09 19:14:06 -06001472 { .irq = -1 }
archit tanejaaffe3602011-02-23 08:41:03 +00001473};
1474
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001475/* dss_dsi1 */
1476static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
1477 {
1478 .pa_start = 0x4804FC00,
1479 .pa_end = 0x4804FFFF,
1480 .flags = ADDR_TYPE_RT
1481 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001482 { }
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001483};
1484
1485/* l4_core -> dss_dsi1 */
1486static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
1487 .master = &omap3xxx_l4_core_hwmod,
1488 .slave = &omap3xxx_dss_dsi1_hwmod,
1489 .addr = omap3xxx_dss_dsi1_addrs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001490 .fw = {
1491 .omap2 = {
1492 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
1493 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1494 .flags = OMAP_FIREWALL_L4,
1495 }
1496 },
1497 .user = OCP_USER_MPU | OCP_USER_SDMA,
1498};
1499
1500/* dss_dsi1 slave ports */
1501static struct omap_hwmod_ocp_if *omap3xxx_dss_dsi1_slaves[] = {
1502 &omap3xxx_l4_core__dss_dsi1,
1503};
1504
1505static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
1506 .name = "dss_dsi1",
1507 .class = &omap3xxx_dsi_hwmod_class,
archit tanejaaffe3602011-02-23 08:41:03 +00001508 .mpu_irqs = omap3xxx_dsi1_irqs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001509 .main_clk = "dss1_alwon_fck",
1510 .prcm = {
1511 .omap2 = {
1512 .prcm_reg_id = 1,
1513 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1514 .module_offs = OMAP3430_DSS_MOD,
1515 },
1516 },
1517 .slaves = omap3xxx_dss_dsi1_slaves,
1518 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dsi1_slaves),
1519 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
1520 CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
1521 CHIP_GE_OMAP3630ES1_1),
1522 .flags = HWMOD_NO_IDLEST,
1523};
1524
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001525/* l4_core -> dss_rfbi */
1526static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
1527 .master = &omap3xxx_l4_core_hwmod,
1528 .slave = &omap3xxx_dss_rfbi_hwmod,
1529 .clk = "dss_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -06001530 .addr = omap2_dss_rfbi_addrs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001531 .fw = {
1532 .omap2 = {
1533 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
1534 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
1535 .flags = OMAP_FIREWALL_L4,
1536 }
1537 },
1538 .user = OCP_USER_MPU | OCP_USER_SDMA,
1539};
1540
1541/* dss_rfbi slave ports */
1542static struct omap_hwmod_ocp_if *omap3xxx_dss_rfbi_slaves[] = {
1543 &omap3xxx_l4_core__dss_rfbi,
1544};
1545
1546static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
1547 .name = "dss_rfbi",
Paul Walmsley273b9462011-07-09 19:14:08 -06001548 .class = &omap2_rfbi_hwmod_class,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001549 .main_clk = "dss1_alwon_fck",
1550 .prcm = {
1551 .omap2 = {
1552 .prcm_reg_id = 1,
1553 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1554 .module_offs = OMAP3430_DSS_MOD,
1555 },
1556 },
1557 .slaves = omap3xxx_dss_rfbi_slaves,
1558 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_rfbi_slaves),
1559 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
1560 CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
1561 CHIP_GE_OMAP3630ES1_1),
1562 .flags = HWMOD_NO_IDLEST,
1563};
1564
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001565/* l4_core -> dss_venc */
1566static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
1567 .master = &omap3xxx_l4_core_hwmod,
1568 .slave = &omap3xxx_dss_venc_hwmod,
1569 .clk = "dss_tv_fck",
Paul Walmsleyded11382011-07-09 19:14:06 -06001570 .addr = omap2_dss_venc_addrs,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001571 .fw = {
1572 .omap2 = {
1573 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
1574 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1575 .flags = OMAP_FIREWALL_L4,
1576 }
1577 },
Paul Walmsleyc39bee82011-03-04 06:02:15 +00001578 .flags = OCPIF_SWSUP_IDLE,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001579 .user = OCP_USER_MPU | OCP_USER_SDMA,
1580};
1581
1582/* dss_venc slave ports */
1583static struct omap_hwmod_ocp_if *omap3xxx_dss_venc_slaves[] = {
1584 &omap3xxx_l4_core__dss_venc,
1585};
1586
1587static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
1588 .name = "dss_venc",
Paul Walmsley273b9462011-07-09 19:14:08 -06001589 .class = &omap2_venc_hwmod_class,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001590 .main_clk = "dss1_alwon_fck",
1591 .prcm = {
1592 .omap2 = {
1593 .prcm_reg_id = 1,
1594 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1595 .module_offs = OMAP3430_DSS_MOD,
1596 },
1597 },
1598 .slaves = omap3xxx_dss_venc_slaves,
1599 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_venc_slaves),
1600 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
1601 CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
1602 CHIP_GE_OMAP3630ES1_1),
1603 .flags = HWMOD_NO_IDLEST,
1604};
1605
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301606/* I2C1 */
1607
1608static struct omap_i2c_dev_attr i2c1_dev_attr = {
1609 .fifo_depth = 8, /* bytes */
1610};
1611
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301612static struct omap_hwmod_ocp_if *omap3xxx_i2c1_slaves[] = {
1613 &omap3_l4_core__i2c1,
1614};
1615
1616static struct omap_hwmod omap3xxx_i2c1_hwmod = {
1617 .name = "i2c1",
Andy Green3e600522011-07-10 05:27:14 -06001618 .flags = HWMOD_16BIT_REG,
Paul Walmsley0d619a82011-07-09 19:14:07 -06001619 .mpu_irqs = omap2_i2c1_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06001620 .sdma_reqs = omap2_i2c1_sdma_reqs,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301621 .main_clk = "i2c1_fck",
1622 .prcm = {
1623 .omap2 = {
1624 .module_offs = CORE_MOD,
1625 .prcm_reg_id = 1,
1626 .module_bit = OMAP3430_EN_I2C1_SHIFT,
1627 .idlest_reg_id = 1,
1628 .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
1629 },
1630 },
1631 .slaves = omap3xxx_i2c1_slaves,
1632 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c1_slaves),
1633 .class = &i2c_class,
1634 .dev_attr = &i2c1_dev_attr,
1635 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1636};
1637
1638/* I2C2 */
1639
1640static struct omap_i2c_dev_attr i2c2_dev_attr = {
1641 .fifo_depth = 8, /* bytes */
1642};
1643
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301644static struct omap_hwmod_ocp_if *omap3xxx_i2c2_slaves[] = {
1645 &omap3_l4_core__i2c2,
1646};
1647
1648static struct omap_hwmod omap3xxx_i2c2_hwmod = {
1649 .name = "i2c2",
Andy Green3e600522011-07-10 05:27:14 -06001650 .flags = HWMOD_16BIT_REG,
Paul Walmsley0d619a82011-07-09 19:14:07 -06001651 .mpu_irqs = omap2_i2c2_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06001652 .sdma_reqs = omap2_i2c2_sdma_reqs,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301653 .main_clk = "i2c2_fck",
1654 .prcm = {
1655 .omap2 = {
1656 .module_offs = CORE_MOD,
1657 .prcm_reg_id = 1,
1658 .module_bit = OMAP3430_EN_I2C2_SHIFT,
1659 .idlest_reg_id = 1,
1660 .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
1661 },
1662 },
1663 .slaves = omap3xxx_i2c2_slaves,
1664 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c2_slaves),
1665 .class = &i2c_class,
1666 .dev_attr = &i2c2_dev_attr,
1667 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1668};
1669
1670/* I2C3 */
1671
1672static struct omap_i2c_dev_attr i2c3_dev_attr = {
1673 .fifo_depth = 64, /* bytes */
1674};
1675
1676static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
1677 { .irq = INT_34XX_I2C3_IRQ, },
Paul Walmsley212738a2011-07-09 19:14:06 -06001678 { .irq = -1 }
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301679};
1680
1681static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
1682 { .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
1683 { .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
Paul Walmsleybc614952011-07-09 19:14:07 -06001684 { .dma_req = -1 }
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301685};
1686
1687static struct omap_hwmod_ocp_if *omap3xxx_i2c3_slaves[] = {
1688 &omap3_l4_core__i2c3,
1689};
1690
1691static struct omap_hwmod omap3xxx_i2c3_hwmod = {
1692 .name = "i2c3",
Andy Green3e600522011-07-10 05:27:14 -06001693 .flags = HWMOD_16BIT_REG,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301694 .mpu_irqs = i2c3_mpu_irqs,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301695 .sdma_reqs = i2c3_sdma_reqs,
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301696 .main_clk = "i2c3_fck",
1697 .prcm = {
1698 .omap2 = {
1699 .module_offs = CORE_MOD,
1700 .prcm_reg_id = 1,
1701 .module_bit = OMAP3430_EN_I2C3_SHIFT,
1702 .idlest_reg_id = 1,
1703 .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
1704 },
1705 },
1706 .slaves = omap3xxx_i2c3_slaves,
1707 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c3_slaves),
1708 .class = &i2c_class,
1709 .dev_attr = &i2c3_dev_attr,
1710 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1711};
1712
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001713/* l4_wkup -> gpio1 */
1714static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
1715 {
1716 .pa_start = 0x48310000,
1717 .pa_end = 0x483101ff,
1718 .flags = ADDR_TYPE_RT
1719 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001720 { }
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001721};
1722
1723static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
1724 .master = &omap3xxx_l4_wkup_hwmod,
1725 .slave = &omap3xxx_gpio1_hwmod,
1726 .addr = omap3xxx_gpio1_addrs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001727 .user = OCP_USER_MPU | OCP_USER_SDMA,
1728};
1729
1730/* l4_per -> gpio2 */
1731static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
1732 {
1733 .pa_start = 0x49050000,
1734 .pa_end = 0x490501ff,
1735 .flags = ADDR_TYPE_RT
1736 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001737 { }
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001738};
1739
1740static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
1741 .master = &omap3xxx_l4_per_hwmod,
1742 .slave = &omap3xxx_gpio2_hwmod,
1743 .addr = omap3xxx_gpio2_addrs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001744 .user = OCP_USER_MPU | OCP_USER_SDMA,
1745};
1746
1747/* l4_per -> gpio3 */
1748static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
1749 {
1750 .pa_start = 0x49052000,
1751 .pa_end = 0x490521ff,
1752 .flags = ADDR_TYPE_RT
1753 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001754 { }
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001755};
1756
1757static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
1758 .master = &omap3xxx_l4_per_hwmod,
1759 .slave = &omap3xxx_gpio3_hwmod,
1760 .addr = omap3xxx_gpio3_addrs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001761 .user = OCP_USER_MPU | OCP_USER_SDMA,
1762};
1763
1764/* l4_per -> gpio4 */
1765static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
1766 {
1767 .pa_start = 0x49054000,
1768 .pa_end = 0x490541ff,
1769 .flags = ADDR_TYPE_RT
1770 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001771 { }
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001772};
1773
1774static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
1775 .master = &omap3xxx_l4_per_hwmod,
1776 .slave = &omap3xxx_gpio4_hwmod,
1777 .addr = omap3xxx_gpio4_addrs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001778 .user = OCP_USER_MPU | OCP_USER_SDMA,
1779};
1780
1781/* l4_per -> gpio5 */
1782static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
1783 {
1784 .pa_start = 0x49056000,
1785 .pa_end = 0x490561ff,
1786 .flags = ADDR_TYPE_RT
1787 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001788 { }
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001789};
1790
1791static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
1792 .master = &omap3xxx_l4_per_hwmod,
1793 .slave = &omap3xxx_gpio5_hwmod,
1794 .addr = omap3xxx_gpio5_addrs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001795 .user = OCP_USER_MPU | OCP_USER_SDMA,
1796};
1797
1798/* l4_per -> gpio6 */
1799static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
1800 {
1801 .pa_start = 0x49058000,
1802 .pa_end = 0x490581ff,
1803 .flags = ADDR_TYPE_RT
1804 },
Paul Walmsley78183f32011-07-09 19:14:05 -06001805 { }
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001806};
1807
1808static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
1809 .master = &omap3xxx_l4_per_hwmod,
1810 .slave = &omap3xxx_gpio6_hwmod,
1811 .addr = omap3xxx_gpio6_addrs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001812 .user = OCP_USER_MPU | OCP_USER_SDMA,
1813};
1814
1815/*
1816 * 'gpio' class
1817 * general purpose io module
1818 */
1819
1820static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
1821 .rev_offs = 0x0000,
1822 .sysc_offs = 0x0010,
1823 .syss_offs = 0x0014,
1824 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07001825 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
1826 SYSS_HAS_RESET_STATUS),
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001827 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1828 .sysc_fields = &omap_hwmod_sysc_type1,
1829};
1830
1831static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
1832 .name = "gpio",
1833 .sysc = &omap3xxx_gpio_sysc,
1834 .rev = 1,
1835};
1836
1837/* gpio_dev_attr*/
1838static struct omap_gpio_dev_attr gpio_dev_attr = {
1839 .bank_width = 32,
1840 .dbck_flag = true,
1841};
1842
1843/* gpio1 */
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001844static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
1845 { .role = "dbclk", .clk = "gpio1_dbck", },
1846};
1847
1848static struct omap_hwmod_ocp_if *omap3xxx_gpio1_slaves[] = {
1849 &omap3xxx_l4_wkup__gpio1,
1850};
1851
1852static struct omap_hwmod omap3xxx_gpio1_hwmod = {
1853 .name = "gpio1",
Avinash.H.Mf95440c2011-04-05 21:10:15 +05301854 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley0d619a82011-07-09 19:14:07 -06001855 .mpu_irqs = omap2_gpio1_irqs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001856 .main_clk = "gpio1_ick",
1857 .opt_clks = gpio1_opt_clks,
1858 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1859 .prcm = {
1860 .omap2 = {
1861 .prcm_reg_id = 1,
1862 .module_bit = OMAP3430_EN_GPIO1_SHIFT,
1863 .module_offs = WKUP_MOD,
1864 .idlest_reg_id = 1,
1865 .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
1866 },
1867 },
1868 .slaves = omap3xxx_gpio1_slaves,
1869 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio1_slaves),
1870 .class = &omap3xxx_gpio_hwmod_class,
1871 .dev_attr = &gpio_dev_attr,
1872 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1873};
1874
1875/* gpio2 */
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001876static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
1877 { .role = "dbclk", .clk = "gpio2_dbck", },
1878};
1879
1880static struct omap_hwmod_ocp_if *omap3xxx_gpio2_slaves[] = {
1881 &omap3xxx_l4_per__gpio2,
1882};
1883
1884static struct omap_hwmod omap3xxx_gpio2_hwmod = {
1885 .name = "gpio2",
Avinash.H.Mf95440c2011-04-05 21:10:15 +05301886 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley0d619a82011-07-09 19:14:07 -06001887 .mpu_irqs = omap2_gpio2_irqs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001888 .main_clk = "gpio2_ick",
1889 .opt_clks = gpio2_opt_clks,
1890 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1891 .prcm = {
1892 .omap2 = {
1893 .prcm_reg_id = 1,
1894 .module_bit = OMAP3430_EN_GPIO2_SHIFT,
1895 .module_offs = OMAP3430_PER_MOD,
1896 .idlest_reg_id = 1,
1897 .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
1898 },
1899 },
1900 .slaves = omap3xxx_gpio2_slaves,
1901 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio2_slaves),
1902 .class = &omap3xxx_gpio_hwmod_class,
1903 .dev_attr = &gpio_dev_attr,
1904 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1905};
1906
1907/* gpio3 */
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001908static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
1909 { .role = "dbclk", .clk = "gpio3_dbck", },
1910};
1911
1912static struct omap_hwmod_ocp_if *omap3xxx_gpio3_slaves[] = {
1913 &omap3xxx_l4_per__gpio3,
1914};
1915
1916static struct omap_hwmod omap3xxx_gpio3_hwmod = {
1917 .name = "gpio3",
Avinash.H.Mf95440c2011-04-05 21:10:15 +05301918 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley0d619a82011-07-09 19:14:07 -06001919 .mpu_irqs = omap2_gpio3_irqs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001920 .main_clk = "gpio3_ick",
1921 .opt_clks = gpio3_opt_clks,
1922 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1923 .prcm = {
1924 .omap2 = {
1925 .prcm_reg_id = 1,
1926 .module_bit = OMAP3430_EN_GPIO3_SHIFT,
1927 .module_offs = OMAP3430_PER_MOD,
1928 .idlest_reg_id = 1,
1929 .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
1930 },
1931 },
1932 .slaves = omap3xxx_gpio3_slaves,
1933 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio3_slaves),
1934 .class = &omap3xxx_gpio_hwmod_class,
1935 .dev_attr = &gpio_dev_attr,
1936 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1937};
1938
1939/* gpio4 */
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001940static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
1941 { .role = "dbclk", .clk = "gpio4_dbck", },
1942};
1943
1944static struct omap_hwmod_ocp_if *omap3xxx_gpio4_slaves[] = {
1945 &omap3xxx_l4_per__gpio4,
1946};
1947
1948static struct omap_hwmod omap3xxx_gpio4_hwmod = {
1949 .name = "gpio4",
Avinash.H.Mf95440c2011-04-05 21:10:15 +05301950 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Paul Walmsley0d619a82011-07-09 19:14:07 -06001951 .mpu_irqs = omap2_gpio4_irqs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001952 .main_clk = "gpio4_ick",
1953 .opt_clks = gpio4_opt_clks,
1954 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
1955 .prcm = {
1956 .omap2 = {
1957 .prcm_reg_id = 1,
1958 .module_bit = OMAP3430_EN_GPIO4_SHIFT,
1959 .module_offs = OMAP3430_PER_MOD,
1960 .idlest_reg_id = 1,
1961 .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
1962 },
1963 },
1964 .slaves = omap3xxx_gpio4_slaves,
1965 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio4_slaves),
1966 .class = &omap3xxx_gpio_hwmod_class,
1967 .dev_attr = &gpio_dev_attr,
1968 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1969};
1970
1971/* gpio5 */
1972static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
1973 { .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
Paul Walmsley212738a2011-07-09 19:14:06 -06001974 { .irq = -1 }
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001975};
1976
1977static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
1978 { .role = "dbclk", .clk = "gpio5_dbck", },
1979};
1980
1981static struct omap_hwmod_ocp_if *omap3xxx_gpio5_slaves[] = {
1982 &omap3xxx_l4_per__gpio5,
1983};
1984
1985static struct omap_hwmod omap3xxx_gpio5_hwmod = {
1986 .name = "gpio5",
Avinash.H.Mf95440c2011-04-05 21:10:15 +05301987 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001988 .mpu_irqs = omap3xxx_gpio5_irqs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001989 .main_clk = "gpio5_ick",
1990 .opt_clks = gpio5_opt_clks,
1991 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
1992 .prcm = {
1993 .omap2 = {
1994 .prcm_reg_id = 1,
1995 .module_bit = OMAP3430_EN_GPIO5_SHIFT,
1996 .module_offs = OMAP3430_PER_MOD,
1997 .idlest_reg_id = 1,
1998 .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
1999 },
2000 },
2001 .slaves = omap3xxx_gpio5_slaves,
2002 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio5_slaves),
2003 .class = &omap3xxx_gpio_hwmod_class,
2004 .dev_attr = &gpio_dev_attr,
2005 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2006};
2007
2008/* gpio6 */
2009static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
2010 { .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
Paul Walmsley212738a2011-07-09 19:14:06 -06002011 { .irq = -1 }
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08002012};
2013
2014static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
2015 { .role = "dbclk", .clk = "gpio6_dbck", },
2016};
2017
2018static struct omap_hwmod_ocp_if *omap3xxx_gpio6_slaves[] = {
2019 &omap3xxx_l4_per__gpio6,
2020};
2021
2022static struct omap_hwmod omap3xxx_gpio6_hwmod = {
2023 .name = "gpio6",
Avinash.H.Mf95440c2011-04-05 21:10:15 +05302024 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08002025 .mpu_irqs = omap3xxx_gpio6_irqs,
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08002026 .main_clk = "gpio6_ick",
2027 .opt_clks = gpio6_opt_clks,
2028 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
2029 .prcm = {
2030 .omap2 = {
2031 .prcm_reg_id = 1,
2032 .module_bit = OMAP3430_EN_GPIO6_SHIFT,
2033 .module_offs = OMAP3430_PER_MOD,
2034 .idlest_reg_id = 1,
2035 .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
2036 },
2037 },
2038 .slaves = omap3xxx_gpio6_slaves,
2039 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio6_slaves),
2040 .class = &omap3xxx_gpio_hwmod_class,
2041 .dev_attr = &gpio_dev_attr,
2042 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2043};
2044
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002045/* dma_system -> L3 */
2046static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
2047 .master = &omap3xxx_dma_system_hwmod,
2048 .slave = &omap3xxx_l3_main_hwmod,
2049 .clk = "core_l3_ick",
2050 .user = OCP_USER_MPU | OCP_USER_SDMA,
2051};
2052
2053/* dma attributes */
2054static struct omap_dma_dev_attr dma_dev_attr = {
2055 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
2056 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
2057 .lch_count = 32,
2058};
2059
2060static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
2061 .rev_offs = 0x0000,
2062 .sysc_offs = 0x002c,
2063 .syss_offs = 0x0028,
2064 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2065 SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07002066 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
2067 SYSS_HAS_RESET_STATUS),
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002068 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2069 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
2070 .sysc_fields = &omap_hwmod_sysc_type1,
2071};
2072
2073static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
2074 .name = "dma",
2075 .sysc = &omap3xxx_dma_sysc,
2076};
2077
2078/* dma_system */
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002079static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
2080 {
2081 .pa_start = 0x48056000,
Benoit Cousson1286eeb2011-04-19 10:15:36 -06002082 .pa_end = 0x48056fff,
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002083 .flags = ADDR_TYPE_RT
2084 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002085 { }
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002086};
2087
2088/* dma_system master ports */
2089static struct omap_hwmod_ocp_if *omap3xxx_dma_system_masters[] = {
2090 &omap3xxx_dma_system__l3,
2091};
2092
2093/* l4_cfg -> dma_system */
2094static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
2095 .master = &omap3xxx_l4_core_hwmod,
2096 .slave = &omap3xxx_dma_system_hwmod,
2097 .clk = "core_l4_ick",
2098 .addr = omap3xxx_dma_system_addrs,
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002099 .user = OCP_USER_MPU | OCP_USER_SDMA,
2100};
2101
2102/* dma_system slave ports */
2103static struct omap_hwmod_ocp_if *omap3xxx_dma_system_slaves[] = {
2104 &omap3xxx_l4_core__dma_system,
2105};
2106
2107static struct omap_hwmod omap3xxx_dma_system_hwmod = {
2108 .name = "dma",
2109 .class = &omap3xxx_dma_hwmod_class,
Paul Walmsley0d619a82011-07-09 19:14:07 -06002110 .mpu_irqs = omap2_dma_system_irqs,
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002111 .main_clk = "core_l3_ick",
2112 .prcm = {
2113 .omap2 = {
2114 .module_offs = CORE_MOD,
2115 .prcm_reg_id = 1,
2116 .module_bit = OMAP3430_ST_SDMA_SHIFT,
2117 .idlest_reg_id = 1,
2118 .idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
2119 },
2120 },
2121 .slaves = omap3xxx_dma_system_slaves,
2122 .slaves_cnt = ARRAY_SIZE(omap3xxx_dma_system_slaves),
2123 .masters = omap3xxx_dma_system_masters,
2124 .masters_cnt = ARRAY_SIZE(omap3xxx_dma_system_masters),
2125 .dev_attr = &dma_dev_attr,
2126 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2127 .flags = HWMOD_NO_IDLEST,
2128};
2129
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302130/*
2131 * 'mcbsp' class
2132 * multi channel buffered serial port controller
2133 */
2134
2135static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
2136 .sysc_offs = 0x008c,
2137 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
2138 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2139 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2140 .sysc_fields = &omap_hwmod_sysc_type1,
2141 .clockact = 0x2,
2142};
2143
2144static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
2145 .name = "mcbsp",
2146 .sysc = &omap3xxx_mcbsp_sysc,
2147 .rev = MCBSP_CONFIG_TYPE3,
2148};
2149
2150/* mcbsp1 */
2151static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
2152 { .name = "irq", .irq = 16 },
2153 { .name = "tx", .irq = 59 },
2154 { .name = "rx", .irq = 60 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002155 { .irq = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302156};
2157
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302158static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
2159 {
2160 .name = "mpu",
2161 .pa_start = 0x48074000,
2162 .pa_end = 0x480740ff,
2163 .flags = ADDR_TYPE_RT
2164 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002165 { }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302166};
2167
2168/* l4_core -> mcbsp1 */
2169static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
2170 .master = &omap3xxx_l4_core_hwmod,
2171 .slave = &omap3xxx_mcbsp1_hwmod,
2172 .clk = "mcbsp1_ick",
2173 .addr = omap3xxx_mcbsp1_addrs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302174 .user = OCP_USER_MPU | OCP_USER_SDMA,
2175};
2176
2177/* mcbsp1 slave ports */
2178static struct omap_hwmod_ocp_if *omap3xxx_mcbsp1_slaves[] = {
2179 &omap3xxx_l4_core__mcbsp1,
2180};
2181
2182static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
2183 .name = "mcbsp1",
2184 .class = &omap3xxx_mcbsp_hwmod_class,
2185 .mpu_irqs = omap3xxx_mcbsp1_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06002186 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302187 .main_clk = "mcbsp1_fck",
2188 .prcm = {
2189 .omap2 = {
2190 .prcm_reg_id = 1,
2191 .module_bit = OMAP3430_EN_MCBSP1_SHIFT,
2192 .module_offs = CORE_MOD,
2193 .idlest_reg_id = 1,
2194 .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
2195 },
2196 },
2197 .slaves = omap3xxx_mcbsp1_slaves,
2198 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_slaves),
2199 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2200};
2201
2202/* mcbsp2 */
2203static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
2204 { .name = "irq", .irq = 17 },
2205 { .name = "tx", .irq = 62 },
2206 { .name = "rx", .irq = 63 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002207 { .irq = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302208};
2209
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302210static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
2211 {
2212 .name = "mpu",
2213 .pa_start = 0x49022000,
2214 .pa_end = 0x490220ff,
2215 .flags = ADDR_TYPE_RT
2216 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002217 { }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302218};
2219
2220/* l4_per -> mcbsp2 */
2221static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
2222 .master = &omap3xxx_l4_per_hwmod,
2223 .slave = &omap3xxx_mcbsp2_hwmod,
2224 .clk = "mcbsp2_ick",
2225 .addr = omap3xxx_mcbsp2_addrs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302226 .user = OCP_USER_MPU | OCP_USER_SDMA,
2227};
2228
2229/* mcbsp2 slave ports */
2230static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_slaves[] = {
2231 &omap3xxx_l4_per__mcbsp2,
2232};
2233
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +05302234static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
2235 .sidetone = "mcbsp2_sidetone",
2236};
2237
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302238static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
2239 .name = "mcbsp2",
2240 .class = &omap3xxx_mcbsp_hwmod_class,
2241 .mpu_irqs = omap3xxx_mcbsp2_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06002242 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302243 .main_clk = "mcbsp2_fck",
2244 .prcm = {
2245 .omap2 = {
2246 .prcm_reg_id = 1,
2247 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
2248 .module_offs = OMAP3430_PER_MOD,
2249 .idlest_reg_id = 1,
2250 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
2251 },
2252 },
2253 .slaves = omap3xxx_mcbsp2_slaves,
2254 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_slaves),
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +05302255 .dev_attr = &omap34xx_mcbsp2_dev_attr,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302256 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2257};
2258
2259/* mcbsp3 */
2260static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
2261 { .name = "irq", .irq = 22 },
2262 { .name = "tx", .irq = 89 },
2263 { .name = "rx", .irq = 90 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002264 { .irq = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302265};
2266
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302267static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
2268 {
2269 .name = "mpu",
2270 .pa_start = 0x49024000,
2271 .pa_end = 0x490240ff,
2272 .flags = ADDR_TYPE_RT
2273 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002274 { }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302275};
2276
2277/* l4_per -> mcbsp3 */
2278static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
2279 .master = &omap3xxx_l4_per_hwmod,
2280 .slave = &omap3xxx_mcbsp3_hwmod,
2281 .clk = "mcbsp3_ick",
2282 .addr = omap3xxx_mcbsp3_addrs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302283 .user = OCP_USER_MPU | OCP_USER_SDMA,
2284};
2285
2286/* mcbsp3 slave ports */
2287static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_slaves[] = {
2288 &omap3xxx_l4_per__mcbsp3,
2289};
2290
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +05302291static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
2292 .sidetone = "mcbsp3_sidetone",
2293};
2294
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302295static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
2296 .name = "mcbsp3",
2297 .class = &omap3xxx_mcbsp_hwmod_class,
2298 .mpu_irqs = omap3xxx_mcbsp3_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06002299 .sdma_reqs = omap2_mcbsp3_sdma_reqs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302300 .main_clk = "mcbsp3_fck",
2301 .prcm = {
2302 .omap2 = {
2303 .prcm_reg_id = 1,
2304 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
2305 .module_offs = OMAP3430_PER_MOD,
2306 .idlest_reg_id = 1,
2307 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
2308 },
2309 },
2310 .slaves = omap3xxx_mcbsp3_slaves,
2311 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_slaves),
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +05302312 .dev_attr = &omap34xx_mcbsp3_dev_attr,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302313 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2314};
2315
2316/* mcbsp4 */
2317static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
2318 { .name = "irq", .irq = 23 },
2319 { .name = "tx", .irq = 54 },
2320 { .name = "rx", .irq = 55 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002321 { .irq = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302322};
2323
2324static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
2325 { .name = "rx", .dma_req = 20 },
2326 { .name = "tx", .dma_req = 19 },
Paul Walmsleybc614952011-07-09 19:14:07 -06002327 { .dma_req = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302328};
2329
2330static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
2331 {
2332 .name = "mpu",
2333 .pa_start = 0x49026000,
2334 .pa_end = 0x490260ff,
2335 .flags = ADDR_TYPE_RT
2336 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002337 { }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302338};
2339
2340/* l4_per -> mcbsp4 */
2341static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
2342 .master = &omap3xxx_l4_per_hwmod,
2343 .slave = &omap3xxx_mcbsp4_hwmod,
2344 .clk = "mcbsp4_ick",
2345 .addr = omap3xxx_mcbsp4_addrs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302346 .user = OCP_USER_MPU | OCP_USER_SDMA,
2347};
2348
2349/* mcbsp4 slave ports */
2350static struct omap_hwmod_ocp_if *omap3xxx_mcbsp4_slaves[] = {
2351 &omap3xxx_l4_per__mcbsp4,
2352};
2353
2354static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
2355 .name = "mcbsp4",
2356 .class = &omap3xxx_mcbsp_hwmod_class,
2357 .mpu_irqs = omap3xxx_mcbsp4_irqs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302358 .sdma_reqs = omap3xxx_mcbsp4_sdma_chs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302359 .main_clk = "mcbsp4_fck",
2360 .prcm = {
2361 .omap2 = {
2362 .prcm_reg_id = 1,
2363 .module_bit = OMAP3430_EN_MCBSP4_SHIFT,
2364 .module_offs = OMAP3430_PER_MOD,
2365 .idlest_reg_id = 1,
2366 .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
2367 },
2368 },
2369 .slaves = omap3xxx_mcbsp4_slaves,
2370 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_slaves),
2371 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2372};
2373
2374/* mcbsp5 */
2375static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
2376 { .name = "irq", .irq = 27 },
2377 { .name = "tx", .irq = 81 },
2378 { .name = "rx", .irq = 82 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002379 { .irq = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302380};
2381
2382static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
2383 { .name = "rx", .dma_req = 22 },
2384 { .name = "tx", .dma_req = 21 },
Paul Walmsleybc614952011-07-09 19:14:07 -06002385 { .dma_req = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302386};
2387
2388static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
2389 {
2390 .name = "mpu",
2391 .pa_start = 0x48096000,
2392 .pa_end = 0x480960ff,
2393 .flags = ADDR_TYPE_RT
2394 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002395 { }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302396};
2397
2398/* l4_core -> mcbsp5 */
2399static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
2400 .master = &omap3xxx_l4_core_hwmod,
2401 .slave = &omap3xxx_mcbsp5_hwmod,
2402 .clk = "mcbsp5_ick",
2403 .addr = omap3xxx_mcbsp5_addrs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302404 .user = OCP_USER_MPU | OCP_USER_SDMA,
2405};
2406
2407/* mcbsp5 slave ports */
2408static struct omap_hwmod_ocp_if *omap3xxx_mcbsp5_slaves[] = {
2409 &omap3xxx_l4_core__mcbsp5,
2410};
2411
2412static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
2413 .name = "mcbsp5",
2414 .class = &omap3xxx_mcbsp_hwmod_class,
2415 .mpu_irqs = omap3xxx_mcbsp5_irqs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302416 .sdma_reqs = omap3xxx_mcbsp5_sdma_chs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302417 .main_clk = "mcbsp5_fck",
2418 .prcm = {
2419 .omap2 = {
2420 .prcm_reg_id = 1,
2421 .module_bit = OMAP3430_EN_MCBSP5_SHIFT,
2422 .module_offs = CORE_MOD,
2423 .idlest_reg_id = 1,
2424 .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
2425 },
2426 },
2427 .slaves = omap3xxx_mcbsp5_slaves,
2428 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_slaves),
2429 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2430};
2431/* 'mcbsp sidetone' class */
2432
2433static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
2434 .sysc_offs = 0x0010,
2435 .sysc_flags = SYSC_HAS_AUTOIDLE,
2436 .sysc_fields = &omap_hwmod_sysc_type1,
2437};
2438
2439static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
2440 .name = "mcbsp_sidetone",
2441 .sysc = &omap3xxx_mcbsp_sidetone_sysc,
2442};
2443
2444/* mcbsp2_sidetone */
2445static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
2446 { .name = "irq", .irq = 4 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002447 { .irq = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302448};
2449
2450static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
2451 {
2452 .name = "sidetone",
2453 .pa_start = 0x49028000,
2454 .pa_end = 0x490280ff,
2455 .flags = ADDR_TYPE_RT
2456 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002457 { }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302458};
2459
2460/* l4_per -> mcbsp2_sidetone */
2461static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
2462 .master = &omap3xxx_l4_per_hwmod,
2463 .slave = &omap3xxx_mcbsp2_sidetone_hwmod,
2464 .clk = "mcbsp2_ick",
2465 .addr = omap3xxx_mcbsp2_sidetone_addrs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302466 .user = OCP_USER_MPU,
2467};
2468
2469/* mcbsp2_sidetone slave ports */
2470static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_sidetone_slaves[] = {
2471 &omap3xxx_l4_per__mcbsp2_sidetone,
2472};
2473
2474static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
2475 .name = "mcbsp2_sidetone",
2476 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
2477 .mpu_irqs = omap3xxx_mcbsp2_sidetone_irqs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302478 .main_clk = "mcbsp2_fck",
2479 .prcm = {
2480 .omap2 = {
2481 .prcm_reg_id = 1,
2482 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
2483 .module_offs = OMAP3430_PER_MOD,
2484 .idlest_reg_id = 1,
2485 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
2486 },
2487 },
2488 .slaves = omap3xxx_mcbsp2_sidetone_slaves,
2489 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_slaves),
2490 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2491};
2492
2493/* mcbsp3_sidetone */
2494static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
2495 { .name = "irq", .irq = 5 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002496 { .irq = -1 }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302497};
2498
2499static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
2500 {
2501 .name = "sidetone",
2502 .pa_start = 0x4902A000,
2503 .pa_end = 0x4902A0ff,
2504 .flags = ADDR_TYPE_RT
2505 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002506 { }
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302507};
2508
2509/* l4_per -> mcbsp3_sidetone */
2510static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
2511 .master = &omap3xxx_l4_per_hwmod,
2512 .slave = &omap3xxx_mcbsp3_sidetone_hwmod,
2513 .clk = "mcbsp3_ick",
2514 .addr = omap3xxx_mcbsp3_sidetone_addrs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302515 .user = OCP_USER_MPU,
2516};
2517
2518/* mcbsp3_sidetone slave ports */
2519static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_sidetone_slaves[] = {
2520 &omap3xxx_l4_per__mcbsp3_sidetone,
2521};
2522
2523static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
2524 .name = "mcbsp3_sidetone",
2525 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
2526 .mpu_irqs = omap3xxx_mcbsp3_sidetone_irqs,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302527 .main_clk = "mcbsp3_fck",
2528 .prcm = {
2529 .omap2 = {
2530 .prcm_reg_id = 1,
2531 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
2532 .module_offs = OMAP3430_PER_MOD,
2533 .idlest_reg_id = 1,
2534 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
2535 },
2536 },
2537 .slaves = omap3xxx_mcbsp3_sidetone_slaves,
2538 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_slaves),
2539 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2540};
2541
2542
Thara Gopinathd3442722010-05-29 22:02:24 +05302543/* SR common */
2544static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
2545 .clkact_shift = 20,
2546};
2547
2548static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
2549 .sysc_offs = 0x24,
2550 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
2551 .clockact = CLOCKACT_TEST_ICLK,
2552 .sysc_fields = &omap34xx_sr_sysc_fields,
2553};
2554
2555static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
2556 .name = "smartreflex",
2557 .sysc = &omap34xx_sr_sysc,
2558 .rev = 1,
2559};
2560
2561static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
2562 .sidle_shift = 24,
2563 .enwkup_shift = 26
2564};
2565
2566static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
2567 .sysc_offs = 0x38,
2568 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2569 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
2570 SYSC_NO_CACHE),
2571 .sysc_fields = &omap36xx_sr_sysc_fields,
2572};
2573
2574static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
2575 .name = "smartreflex",
2576 .sysc = &omap36xx_sr_sysc,
2577 .rev = 2,
2578};
2579
2580/* SR1 */
2581static struct omap_hwmod_ocp_if *omap3_sr1_slaves[] = {
2582 &omap3_l4_core__sr1,
2583};
2584
2585static struct omap_hwmod omap34xx_sr1_hwmod = {
2586 .name = "sr1_hwmod",
2587 .class = &omap34xx_smartreflex_hwmod_class,
2588 .main_clk = "sr1_fck",
2589 .vdd_name = "mpu",
2590 .prcm = {
2591 .omap2 = {
2592 .prcm_reg_id = 1,
2593 .module_bit = OMAP3430_EN_SR1_SHIFT,
2594 .module_offs = WKUP_MOD,
2595 .idlest_reg_id = 1,
2596 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
2597 },
2598 },
2599 .slaves = omap3_sr1_slaves,
2600 .slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
2601 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
2602 CHIP_IS_OMAP3430ES3_0 |
2603 CHIP_IS_OMAP3430ES3_1),
2604 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
2605};
2606
2607static struct omap_hwmod omap36xx_sr1_hwmod = {
2608 .name = "sr1_hwmod",
2609 .class = &omap36xx_smartreflex_hwmod_class,
2610 .main_clk = "sr1_fck",
2611 .vdd_name = "mpu",
2612 .prcm = {
2613 .omap2 = {
2614 .prcm_reg_id = 1,
2615 .module_bit = OMAP3430_EN_SR1_SHIFT,
2616 .module_offs = WKUP_MOD,
2617 .idlest_reg_id = 1,
2618 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
2619 },
2620 },
2621 .slaves = omap3_sr1_slaves,
2622 .slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
2623 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
2624};
2625
2626/* SR2 */
2627static struct omap_hwmod_ocp_if *omap3_sr2_slaves[] = {
2628 &omap3_l4_core__sr2,
2629};
2630
2631static struct omap_hwmod omap34xx_sr2_hwmod = {
2632 .name = "sr2_hwmod",
2633 .class = &omap34xx_smartreflex_hwmod_class,
2634 .main_clk = "sr2_fck",
2635 .vdd_name = "core",
2636 .prcm = {
2637 .omap2 = {
2638 .prcm_reg_id = 1,
2639 .module_bit = OMAP3430_EN_SR2_SHIFT,
2640 .module_offs = WKUP_MOD,
2641 .idlest_reg_id = 1,
2642 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
2643 },
2644 },
2645 .slaves = omap3_sr2_slaves,
2646 .slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
2647 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
2648 CHIP_IS_OMAP3430ES3_0 |
2649 CHIP_IS_OMAP3430ES3_1),
2650 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
2651};
2652
2653static struct omap_hwmod omap36xx_sr2_hwmod = {
2654 .name = "sr2_hwmod",
2655 .class = &omap36xx_smartreflex_hwmod_class,
2656 .main_clk = "sr2_fck",
2657 .vdd_name = "core",
2658 .prcm = {
2659 .omap2 = {
2660 .prcm_reg_id = 1,
2661 .module_bit = OMAP3430_EN_SR2_SHIFT,
2662 .module_offs = WKUP_MOD,
2663 .idlest_reg_id = 1,
2664 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
2665 },
2666 },
2667 .slaves = omap3_sr2_slaves,
2668 .slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
2669 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
2670};
2671
Felipe Contreras0f9dfdd2011-02-24 12:51:32 -08002672/*
2673 * 'mailbox' class
2674 * mailbox module allowing communication between the on-chip processors
2675 * using a queued mailbox-interrupt mechanism.
2676 */
2677
2678static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
2679 .rev_offs = 0x000,
2680 .sysc_offs = 0x010,
2681 .syss_offs = 0x014,
2682 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2683 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
2684 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2685 .sysc_fields = &omap_hwmod_sysc_type1,
2686};
2687
2688static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
2689 .name = "mailbox",
2690 .sysc = &omap3xxx_mailbox_sysc,
2691};
2692
2693static struct omap_hwmod omap3xxx_mailbox_hwmod;
2694static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
2695 { .irq = 26 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002696 { .irq = -1 }
Felipe Contreras0f9dfdd2011-02-24 12:51:32 -08002697};
2698
2699static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
2700 {
2701 .pa_start = 0x48094000,
2702 .pa_end = 0x480941ff,
2703 .flags = ADDR_TYPE_RT,
2704 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002705 { }
Felipe Contreras0f9dfdd2011-02-24 12:51:32 -08002706};
2707
2708/* l4_core -> mailbox */
2709static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
2710 .master = &omap3xxx_l4_core_hwmod,
2711 .slave = &omap3xxx_mailbox_hwmod,
2712 .addr = omap3xxx_mailbox_addrs,
Felipe Contreras0f9dfdd2011-02-24 12:51:32 -08002713 .user = OCP_USER_MPU | OCP_USER_SDMA,
2714};
2715
2716/* mailbox slave ports */
2717static struct omap_hwmod_ocp_if *omap3xxx_mailbox_slaves[] = {
2718 &omap3xxx_l4_core__mailbox,
2719};
2720
2721static struct omap_hwmod omap3xxx_mailbox_hwmod = {
2722 .name = "mailbox",
2723 .class = &omap3xxx_mailbox_hwmod_class,
2724 .mpu_irqs = omap3xxx_mailbox_irqs,
Felipe Contreras0f9dfdd2011-02-24 12:51:32 -08002725 .main_clk = "mailboxes_ick",
2726 .prcm = {
2727 .omap2 = {
2728 .prcm_reg_id = 1,
2729 .module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
2730 .module_offs = CORE_MOD,
2731 .idlest_reg_id = 1,
2732 .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
2733 },
2734 },
2735 .slaves = omap3xxx_mailbox_slaves,
2736 .slaves_cnt = ARRAY_SIZE(omap3xxx_mailbox_slaves),
2737 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2738};
2739
Charulatha V0f616a42011-02-17 09:53:10 -08002740/* l4 core -> mcspi1 interface */
Charulatha V0f616a42011-02-17 09:53:10 -08002741static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
2742 .master = &omap3xxx_l4_core_hwmod,
2743 .slave = &omap34xx_mcspi1,
2744 .clk = "mcspi1_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -06002745 .addr = omap2_mcspi1_addr_space,
Charulatha V0f616a42011-02-17 09:53:10 -08002746 .user = OCP_USER_MPU | OCP_USER_SDMA,
2747};
2748
2749/* l4 core -> mcspi2 interface */
Charulatha V0f616a42011-02-17 09:53:10 -08002750static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
2751 .master = &omap3xxx_l4_core_hwmod,
2752 .slave = &omap34xx_mcspi2,
2753 .clk = "mcspi2_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -06002754 .addr = omap2_mcspi2_addr_space,
Charulatha V0f616a42011-02-17 09:53:10 -08002755 .user = OCP_USER_MPU | OCP_USER_SDMA,
2756};
2757
2758/* l4 core -> mcspi3 interface */
Charulatha V0f616a42011-02-17 09:53:10 -08002759static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
2760 .master = &omap3xxx_l4_core_hwmod,
2761 .slave = &omap34xx_mcspi3,
2762 .clk = "mcspi3_ick",
Paul Walmsleyded11382011-07-09 19:14:06 -06002763 .addr = omap2430_mcspi3_addr_space,
Charulatha V0f616a42011-02-17 09:53:10 -08002764 .user = OCP_USER_MPU | OCP_USER_SDMA,
2765};
2766
2767/* l4 core -> mcspi4 interface */
2768static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
2769 {
2770 .pa_start = 0x480ba000,
2771 .pa_end = 0x480ba0ff,
2772 .flags = ADDR_TYPE_RT,
2773 },
Paul Walmsley78183f32011-07-09 19:14:05 -06002774 { }
Charulatha V0f616a42011-02-17 09:53:10 -08002775};
2776
2777static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
2778 .master = &omap3xxx_l4_core_hwmod,
2779 .slave = &omap34xx_mcspi4,
2780 .clk = "mcspi4_ick",
2781 .addr = omap34xx_mcspi4_addr_space,
Charulatha V0f616a42011-02-17 09:53:10 -08002782 .user = OCP_USER_MPU | OCP_USER_SDMA,
2783};
2784
2785/*
2786 * 'mcspi' class
2787 * multichannel serial port interface (mcspi) / master/slave synchronous serial
2788 * bus
2789 */
2790
2791static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
2792 .rev_offs = 0x0000,
2793 .sysc_offs = 0x0010,
2794 .syss_offs = 0x0014,
2795 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2796 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
2797 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
2798 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2799 .sysc_fields = &omap_hwmod_sysc_type1,
2800};
2801
2802static struct omap_hwmod_class omap34xx_mcspi_class = {
2803 .name = "mcspi",
2804 .sysc = &omap34xx_mcspi_sysc,
2805 .rev = OMAP3_MCSPI_REV,
2806};
2807
2808/* mcspi1 */
Charulatha V0f616a42011-02-17 09:53:10 -08002809static struct omap_hwmod_ocp_if *omap34xx_mcspi1_slaves[] = {
2810 &omap34xx_l4_core__mcspi1,
2811};
2812
2813static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
2814 .num_chipselect = 4,
2815};
2816
2817static struct omap_hwmod omap34xx_mcspi1 = {
2818 .name = "mcspi1",
Paul Walmsley0d619a82011-07-09 19:14:07 -06002819 .mpu_irqs = omap2_mcspi1_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06002820 .sdma_reqs = omap2_mcspi1_sdma_reqs,
Charulatha V0f616a42011-02-17 09:53:10 -08002821 .main_clk = "mcspi1_fck",
2822 .prcm = {
2823 .omap2 = {
2824 .module_offs = CORE_MOD,
2825 .prcm_reg_id = 1,
2826 .module_bit = OMAP3430_EN_MCSPI1_SHIFT,
2827 .idlest_reg_id = 1,
2828 .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
2829 },
2830 },
2831 .slaves = omap34xx_mcspi1_slaves,
2832 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi1_slaves),
2833 .class = &omap34xx_mcspi_class,
2834 .dev_attr = &omap_mcspi1_dev_attr,
2835 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2836};
2837
2838/* mcspi2 */
Charulatha V0f616a42011-02-17 09:53:10 -08002839static struct omap_hwmod_ocp_if *omap34xx_mcspi2_slaves[] = {
2840 &omap34xx_l4_core__mcspi2,
2841};
2842
2843static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
2844 .num_chipselect = 2,
2845};
2846
2847static struct omap_hwmod omap34xx_mcspi2 = {
2848 .name = "mcspi2",
Paul Walmsley0d619a82011-07-09 19:14:07 -06002849 .mpu_irqs = omap2_mcspi2_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -06002850 .sdma_reqs = omap2_mcspi2_sdma_reqs,
Charulatha V0f616a42011-02-17 09:53:10 -08002851 .main_clk = "mcspi2_fck",
2852 .prcm = {
2853 .omap2 = {
2854 .module_offs = CORE_MOD,
2855 .prcm_reg_id = 1,
2856 .module_bit = OMAP3430_EN_MCSPI2_SHIFT,
2857 .idlest_reg_id = 1,
2858 .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
2859 },
2860 },
2861 .slaves = omap34xx_mcspi2_slaves,
2862 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi2_slaves),
2863 .class = &omap34xx_mcspi_class,
2864 .dev_attr = &omap_mcspi2_dev_attr,
2865 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2866};
2867
2868/* mcspi3 */
2869static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
2870 { .name = "irq", .irq = 91 }, /* 91 */
Paul Walmsley212738a2011-07-09 19:14:06 -06002871 { .irq = -1 }
Charulatha V0f616a42011-02-17 09:53:10 -08002872};
2873
2874static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
2875 { .name = "tx0", .dma_req = 15 },
2876 { .name = "rx0", .dma_req = 16 },
2877 { .name = "tx1", .dma_req = 23 },
2878 { .name = "rx1", .dma_req = 24 },
Paul Walmsleybc614952011-07-09 19:14:07 -06002879 { .dma_req = -1 }
Charulatha V0f616a42011-02-17 09:53:10 -08002880};
2881
2882static struct omap_hwmod_ocp_if *omap34xx_mcspi3_slaves[] = {
2883 &omap34xx_l4_core__mcspi3,
2884};
2885
2886static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
2887 .num_chipselect = 2,
2888};
2889
2890static struct omap_hwmod omap34xx_mcspi3 = {
2891 .name = "mcspi3",
2892 .mpu_irqs = omap34xx_mcspi3_mpu_irqs,
Charulatha V0f616a42011-02-17 09:53:10 -08002893 .sdma_reqs = omap34xx_mcspi3_sdma_reqs,
Charulatha V0f616a42011-02-17 09:53:10 -08002894 .main_clk = "mcspi3_fck",
2895 .prcm = {
2896 .omap2 = {
2897 .module_offs = CORE_MOD,
2898 .prcm_reg_id = 1,
2899 .module_bit = OMAP3430_EN_MCSPI3_SHIFT,
2900 .idlest_reg_id = 1,
2901 .idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
2902 },
2903 },
2904 .slaves = omap34xx_mcspi3_slaves,
2905 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi3_slaves),
2906 .class = &omap34xx_mcspi_class,
2907 .dev_attr = &omap_mcspi3_dev_attr,
2908 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2909};
2910
2911/* SPI4 */
2912static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
2913 { .name = "irq", .irq = INT_34XX_SPI4_IRQ }, /* 48 */
Paul Walmsley212738a2011-07-09 19:14:06 -06002914 { .irq = -1 }
Charulatha V0f616a42011-02-17 09:53:10 -08002915};
2916
2917static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
2918 { .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
2919 { .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
Paul Walmsleybc614952011-07-09 19:14:07 -06002920 { .dma_req = -1 }
Charulatha V0f616a42011-02-17 09:53:10 -08002921};
2922
2923static struct omap_hwmod_ocp_if *omap34xx_mcspi4_slaves[] = {
2924 &omap34xx_l4_core__mcspi4,
2925};
2926
2927static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
2928 .num_chipselect = 1,
2929};
2930
2931static struct omap_hwmod omap34xx_mcspi4 = {
2932 .name = "mcspi4",
2933 .mpu_irqs = omap34xx_mcspi4_mpu_irqs,
Charulatha V0f616a42011-02-17 09:53:10 -08002934 .sdma_reqs = omap34xx_mcspi4_sdma_reqs,
Charulatha V0f616a42011-02-17 09:53:10 -08002935 .main_clk = "mcspi4_fck",
2936 .prcm = {
2937 .omap2 = {
2938 .module_offs = CORE_MOD,
2939 .prcm_reg_id = 1,
2940 .module_bit = OMAP3430_EN_MCSPI4_SHIFT,
2941 .idlest_reg_id = 1,
2942 .idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
2943 },
2944 },
2945 .slaves = omap34xx_mcspi4_slaves,
2946 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi4_slaves),
2947 .class = &omap34xx_mcspi_class,
2948 .dev_attr = &omap_mcspi4_dev_attr,
2949 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2950};
2951
Hema HK870ea2b2011-02-17 12:07:18 +05302952/*
2953 * usbhsotg
2954 */
2955static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
2956 .rev_offs = 0x0400,
2957 .sysc_offs = 0x0404,
2958 .syss_offs = 0x0408,
2959 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
2960 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
2961 SYSC_HAS_AUTOIDLE),
2962 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2963 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
2964 .sysc_fields = &omap_hwmod_sysc_type1,
2965};
2966
2967static struct omap_hwmod_class usbotg_class = {
2968 .name = "usbotg",
2969 .sysc = &omap3xxx_usbhsotg_sysc,
2970};
Hema HK870ea2b2011-02-17 12:07:18 +05302971/* usb_otg_hs */
2972static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
2973
2974 { .name = "mc", .irq = 92 },
2975 { .name = "dma", .irq = 93 },
Paul Walmsley212738a2011-07-09 19:14:06 -06002976 { .irq = -1 }
Hema HK870ea2b2011-02-17 12:07:18 +05302977};
2978
2979static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
2980 .name = "usb_otg_hs",
2981 .mpu_irqs = omap3xxx_usbhsotg_mpu_irqs,
Hema HK870ea2b2011-02-17 12:07:18 +05302982 .main_clk = "hsotgusb_ick",
2983 .prcm = {
2984 .omap2 = {
2985 .prcm_reg_id = 1,
2986 .module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
2987 .module_offs = CORE_MOD,
2988 .idlest_reg_id = 1,
2989 .idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
2990 .idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
2991 },
2992 },
2993 .masters = omap3xxx_usbhsotg_masters,
2994 .masters_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_masters),
2995 .slaves = omap3xxx_usbhsotg_slaves,
2996 .slaves_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_slaves),
2997 .class = &usbotg_class,
2998
2999 /*
3000 * Erratum ID: i479 idle_req / idle_ack mechanism potentially
3001 * broken when autoidle is enabled
3002 * workaround is to disable the autoidle bit at module level.
3003 */
3004 .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
3005 | HWMOD_SWSUP_MSTANDBY,
3006 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
3007};
Tony Lindgren04aa67d2011-02-22 10:54:12 -08003008
Hema HK273ff8c2011-02-17 12:07:19 +05303009/* usb_otg_hs */
3010static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
3011
3012 { .name = "mc", .irq = 71 },
Paul Walmsley212738a2011-07-09 19:14:06 -06003013 { .irq = -1 }
Hema HK273ff8c2011-02-17 12:07:19 +05303014};
3015
3016static struct omap_hwmod_class am35xx_usbotg_class = {
3017 .name = "am35xx_usbotg",
3018 .sysc = NULL,
3019};
3020
3021static struct omap_hwmod am35xx_usbhsotg_hwmod = {
3022 .name = "am35x_otg_hs",
3023 .mpu_irqs = am35xx_usbhsotg_mpu_irqs,
Hema HK273ff8c2011-02-17 12:07:19 +05303024 .main_clk = NULL,
3025 .prcm = {
3026 .omap2 = {
3027 },
3028 },
3029 .masters = am35xx_usbhsotg_masters,
3030 .masters_cnt = ARRAY_SIZE(am35xx_usbhsotg_masters),
3031 .slaves = am35xx_usbhsotg_slaves,
3032 .slaves_cnt = ARRAY_SIZE(am35xx_usbhsotg_slaves),
3033 .class = &am35xx_usbotg_class,
3034 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES3_1)
3035};
Hema HK870ea2b2011-02-17 12:07:18 +05303036
Paul Walmsleyb1636052011-03-01 13:12:56 -08003037/* MMC/SD/SDIO common */
3038
3039static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
3040 .rev_offs = 0x1fc,
3041 .sysc_offs = 0x10,
3042 .syss_offs = 0x14,
3043 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3044 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3045 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
3046 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3047 .sysc_fields = &omap_hwmod_sysc_type1,
3048};
3049
3050static struct omap_hwmod_class omap34xx_mmc_class = {
3051 .name = "mmc",
3052 .sysc = &omap34xx_mmc_sysc,
3053};
3054
3055/* MMC/SD/SDIO1 */
3056
3057static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
3058 { .irq = 83, },
Paul Walmsley212738a2011-07-09 19:14:06 -06003059 { .irq = -1 }
Paul Walmsleyb1636052011-03-01 13:12:56 -08003060};
3061
3062static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
3063 { .name = "tx", .dma_req = 61, },
3064 { .name = "rx", .dma_req = 62, },
Paul Walmsleybc614952011-07-09 19:14:07 -06003065 { .dma_req = -1 }
Paul Walmsleyb1636052011-03-01 13:12:56 -08003066};
3067
3068static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
3069 { .role = "dbck", .clk = "omap_32k_fck", },
3070};
3071
3072static struct omap_hwmod_ocp_if *omap3xxx_mmc1_slaves[] = {
3073 &omap3xxx_l4_core__mmc1,
3074};
3075
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08003076static struct omap_mmc_dev_attr mmc1_dev_attr = {
3077 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
3078};
3079
Paul Walmsleyb1636052011-03-01 13:12:56 -08003080static struct omap_hwmod omap3xxx_mmc1_hwmod = {
3081 .name = "mmc1",
3082 .mpu_irqs = omap34xx_mmc1_mpu_irqs,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003083 .sdma_reqs = omap34xx_mmc1_sdma_reqs,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003084 .opt_clks = omap34xx_mmc1_opt_clks,
3085 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
3086 .main_clk = "mmchs1_fck",
3087 .prcm = {
3088 .omap2 = {
3089 .module_offs = CORE_MOD,
3090 .prcm_reg_id = 1,
3091 .module_bit = OMAP3430_EN_MMC1_SHIFT,
3092 .idlest_reg_id = 1,
3093 .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
3094 },
3095 },
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08003096 .dev_attr = &mmc1_dev_attr,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003097 .slaves = omap3xxx_mmc1_slaves,
3098 .slaves_cnt = ARRAY_SIZE(omap3xxx_mmc1_slaves),
3099 .class = &omap34xx_mmc_class,
3100 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3101};
3102
3103/* MMC/SD/SDIO2 */
3104
3105static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
3106 { .irq = INT_24XX_MMC2_IRQ, },
Paul Walmsley212738a2011-07-09 19:14:06 -06003107 { .irq = -1 }
Paul Walmsleyb1636052011-03-01 13:12:56 -08003108};
3109
3110static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
3111 { .name = "tx", .dma_req = 47, },
3112 { .name = "rx", .dma_req = 48, },
Paul Walmsleybc614952011-07-09 19:14:07 -06003113 { .dma_req = -1 }
Paul Walmsleyb1636052011-03-01 13:12:56 -08003114};
3115
3116static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
3117 { .role = "dbck", .clk = "omap_32k_fck", },
3118};
3119
3120static struct omap_hwmod_ocp_if *omap3xxx_mmc2_slaves[] = {
3121 &omap3xxx_l4_core__mmc2,
3122};
3123
3124static struct omap_hwmod omap3xxx_mmc2_hwmod = {
3125 .name = "mmc2",
3126 .mpu_irqs = omap34xx_mmc2_mpu_irqs,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003127 .sdma_reqs = omap34xx_mmc2_sdma_reqs,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003128 .opt_clks = omap34xx_mmc2_opt_clks,
3129 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
3130 .main_clk = "mmchs2_fck",
3131 .prcm = {
3132 .omap2 = {
3133 .module_offs = CORE_MOD,
3134 .prcm_reg_id = 1,
3135 .module_bit = OMAP3430_EN_MMC2_SHIFT,
3136 .idlest_reg_id = 1,
3137 .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
3138 },
3139 },
3140 .slaves = omap3xxx_mmc2_slaves,
3141 .slaves_cnt = ARRAY_SIZE(omap3xxx_mmc2_slaves),
3142 .class = &omap34xx_mmc_class,
3143 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3144};
3145
3146/* MMC/SD/SDIO3 */
3147
3148static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {
3149 { .irq = 94, },
Paul Walmsley212738a2011-07-09 19:14:06 -06003150 { .irq = -1 }
Paul Walmsleyb1636052011-03-01 13:12:56 -08003151};
3152
3153static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {
3154 { .name = "tx", .dma_req = 77, },
3155 { .name = "rx", .dma_req = 78, },
Paul Walmsleybc614952011-07-09 19:14:07 -06003156 { .dma_req = -1 }
Paul Walmsleyb1636052011-03-01 13:12:56 -08003157};
3158
3159static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
3160 { .role = "dbck", .clk = "omap_32k_fck", },
3161};
3162
3163static struct omap_hwmod_ocp_if *omap3xxx_mmc3_slaves[] = {
3164 &omap3xxx_l4_core__mmc3,
3165};
3166
3167static struct omap_hwmod omap3xxx_mmc3_hwmod = {
3168 .name = "mmc3",
3169 .mpu_irqs = omap34xx_mmc3_mpu_irqs,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003170 .sdma_reqs = omap34xx_mmc3_sdma_reqs,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003171 .opt_clks = omap34xx_mmc3_opt_clks,
3172 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc3_opt_clks),
3173 .main_clk = "mmchs3_fck",
3174 .prcm = {
3175 .omap2 = {
3176 .prcm_reg_id = 1,
3177 .module_bit = OMAP3430_EN_MMC3_SHIFT,
3178 .idlest_reg_id = 1,
3179 .idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
3180 },
3181 },
3182 .slaves = omap3xxx_mmc3_slaves,
3183 .slaves_cnt = ARRAY_SIZE(omap3xxx_mmc3_slaves),
3184 .class = &omap34xx_mmc_class,
3185 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3186};
3187
Paul Walmsley73591542010-02-22 22:09:32 -07003188static __initdata struct omap_hwmod *omap3xxx_hwmods[] = {
Kevin Hilman4a7cf902010-07-26 16:34:32 -06003189 &omap3xxx_l3_main_hwmod,
Paul Walmsley73591542010-02-22 22:09:32 -07003190 &omap3xxx_l4_core_hwmod,
3191 &omap3xxx_l4_per_hwmod,
3192 &omap3xxx_l4_wkup_hwmod,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003193 &omap3xxx_mmc1_hwmod,
3194 &omap3xxx_mmc2_hwmod,
3195 &omap3xxx_mmc3_hwmod,
Paul Walmsley73591542010-02-22 22:09:32 -07003196 &omap3xxx_mpu_hwmod,
Kevin Hilman540064b2010-07-26 16:34:32 -06003197 &omap3xxx_iva_hwmod,
Thara Gopinathce722d22011-02-23 00:14:05 -07003198
3199 &omap3xxx_timer1_hwmod,
3200 &omap3xxx_timer2_hwmod,
3201 &omap3xxx_timer3_hwmod,
3202 &omap3xxx_timer4_hwmod,
3203 &omap3xxx_timer5_hwmod,
3204 &omap3xxx_timer6_hwmod,
3205 &omap3xxx_timer7_hwmod,
3206 &omap3xxx_timer8_hwmod,
3207 &omap3xxx_timer9_hwmod,
3208 &omap3xxx_timer10_hwmod,
3209 &omap3xxx_timer11_hwmod,
3210 &omap3xxx_timer12_hwmod,
3211
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05303212 &omap3xxx_wd_timer2_hwmod,
Kevin Hilman046465b2010-09-27 20:19:30 +05303213 &omap3xxx_uart1_hwmod,
3214 &omap3xxx_uart2_hwmod,
3215 &omap3xxx_uart3_hwmod,
3216 &omap3xxx_uart4_hwmod,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00003217 /* dss class */
3218 &omap3430es1_dss_core_hwmod,
3219 &omap3xxx_dss_core_hwmod,
3220 &omap3xxx_dss_dispc_hwmod,
3221 &omap3xxx_dss_dsi1_hwmod,
3222 &omap3xxx_dss_rfbi_hwmod,
3223 &omap3xxx_dss_venc_hwmod,
3224
3225 /* i2c class */
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05303226 &omap3xxx_i2c1_hwmod,
3227 &omap3xxx_i2c2_hwmod,
3228 &omap3xxx_i2c3_hwmod,
Thara Gopinathd3442722010-05-29 22:02:24 +05303229 &omap34xx_sr1_hwmod,
3230 &omap34xx_sr2_hwmod,
3231 &omap36xx_sr1_hwmod,
3232 &omap36xx_sr2_hwmod,
3233
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08003234
3235 /* gpio class */
3236 &omap3xxx_gpio1_hwmod,
3237 &omap3xxx_gpio2_hwmod,
3238 &omap3xxx_gpio3_hwmod,
3239 &omap3xxx_gpio4_hwmod,
3240 &omap3xxx_gpio5_hwmod,
3241 &omap3xxx_gpio6_hwmod,
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08003242
3243 /* dma_system class*/
3244 &omap3xxx_dma_system_hwmod,
Charulatha V0f616a42011-02-17 09:53:10 -08003245
Charulatha Vdc48e5f2011-02-24 15:16:49 +05303246 /* mcbsp class */
3247 &omap3xxx_mcbsp1_hwmod,
3248 &omap3xxx_mcbsp2_hwmod,
3249 &omap3xxx_mcbsp3_hwmod,
3250 &omap3xxx_mcbsp4_hwmod,
3251 &omap3xxx_mcbsp5_hwmod,
3252 &omap3xxx_mcbsp2_sidetone_hwmod,
3253 &omap3xxx_mcbsp3_sidetone_hwmod,
3254
Felipe Contreras0f9dfdd2011-02-24 12:51:32 -08003255 /* mailbox class */
3256 &omap3xxx_mailbox_hwmod,
3257
Charulatha V0f616a42011-02-17 09:53:10 -08003258 /* mcspi class */
3259 &omap34xx_mcspi1,
3260 &omap34xx_mcspi2,
3261 &omap34xx_mcspi3,
3262 &omap34xx_mcspi4,
Tony Lindgren04aa67d2011-02-22 10:54:12 -08003263
Hema HK870ea2b2011-02-17 12:07:18 +05303264 /* usbotg class */
3265 &omap3xxx_usbhsotg_hwmod,
3266
Hema HK273ff8c2011-02-17 12:07:19 +05303267 /* usbotg for am35x */
3268 &am35xx_usbhsotg_hwmod,
3269
Paul Walmsley73591542010-02-22 22:09:32 -07003270 NULL,
3271};
3272
3273int __init omap3xxx_hwmod_init(void)
3274{
Paul Walmsley550c8092011-02-28 11:58:14 -07003275 return omap_hwmod_register(omap3xxx_hwmods);
Paul Walmsley73591542010-02-22 22:09:32 -07003276}