blob: fa637dfdda53f3ed593fea78b1030e6e9b5cd66f [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Walmsley0d8e2d02010-11-24 16:49:05 -070031#include <linux/console.h>
Jean Pihet5e7c58d2011-03-03 11:25:43 +010032#include <trace/events/power.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070033
Russell King2c74a0c2011-06-22 17:41:48 +010034#include <asm/suspend.h>
35
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/sram.h>
Paul Walmsley1540f2142010-12-21 21:05:15 -070037#include "clockdomain.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070038#include "powerdomain.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/serial.h>
Rajendra Nayak61255ab2008-09-26 17:49:56 +053040#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053041#include <plat/prcm.h>
42#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000043#include <plat/dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070044
Tony Lindgren4e653312011-11-10 22:45:17 +010045#include "common.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070046#include "cm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070047#include "cm-regbits-34xx.h"
48#include "prm-regbits-34xx.h"
49
Paul Walmsley59fb6592010-12-21 15:30:55 -070050#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070051#include "pm.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030052#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060053#include "control.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030054
Kevin Hilmane83df172010-12-08 22:40:40 +000055#ifdef CONFIG_SUSPEND
56static suspend_state_t suspend_state = PM_SUSPEND_ON;
57static inline bool is_suspending(void)
58{
Kevin Hilmandca2d0e2011-09-13 11:18:44 -070059 return (suspend_state != PM_SUSPEND_ON) && console_suspend_enabled;
Kevin Hilmane83df172010-12-08 22:40:40 +000060}
61#else
62static inline bool is_suspending(void)
63{
64 return false;
65}
66#endif
67
Nishanth Menon8cdfd832010-12-20 14:05:05 -060068/* pm34xx errata defined in pm.h */
69u16 pm34xx_errata;
70
Kevin Hilman8bd22942009-05-28 10:56:16 -070071struct power_state {
72 struct powerdomain *pwrdm;
73 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070074#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070075 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070076#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070077 struct list_head node;
78};
79
80static LIST_HEAD(pwrst_list);
81
Tero Kristo27d59a42008-10-13 13:15:00 +030082static int (*_omap_save_secure_sram)(u32 *addr);
Jean Pihet46e130d2011-06-29 18:40:23 +020083void (*omap3_do_wfi_sram)(void);
Tero Kristo27d59a42008-10-13 13:15:00 +030084
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053085static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
86static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020087static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053088
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053089static inline void omap3_per_save_context(void)
90{
91 omap_gpio_save_context();
92}
93
94static inline void omap3_per_restore_context(void)
95{
96 omap_gpio_restore_context();
97}
98
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020099static void omap3_enable_io_chain(void)
100{
101 int timeout = 0;
102
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600103 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
104 PM_WKEN);
105 /* Do a readback to assure write has been done */
106 omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200107
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600108 while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
109 OMAP3430_ST_IO_CHAIN_MASK)) {
110 timeout++;
111 if (timeout > 1000) {
112 pr_err("Wake up daisy chain activation failed.\n");
113 return;
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200114 }
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600115 omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
116 WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200117 }
118}
119
120static void omap3_disable_io_chain(void)
121{
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600122 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
123 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200124}
125
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530126static void omap3_core_save_context(void)
127{
Paul Walmsley596efe42010-12-21 21:05:16 -0700128 omap3_ctrl_save_padconf();
Tero Kristodccaad82009-11-17 18:34:53 +0200129
130 /*
131 * Force write last pad into memory, as this can fail in some
Jean Pihet83521292010-12-18 16:44:46 +0100132 * cases according to errata 1.157, 1.185
Tero Kristodccaad82009-11-17 18:34:53 +0200133 */
134 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
135 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
136
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530137 /* Save the Interrupt controller context */
138 omap_intc_save_context();
139 /* Save the GPMC context */
140 omap3_gpmc_save_context();
141 /* Save the system control module context, padconf already save above*/
142 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000143 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530144}
145
146static void omap3_core_restore_context(void)
147{
148 /* Restore the control module context, padconf restored by h/w */
149 omap3_control_restore_context();
150 /* Restore the GPMC context */
151 omap3_gpmc_restore_context();
152 /* Restore the interrupt controller context */
153 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000154 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530155}
156
Tero Kristo9d971402008-12-12 11:20:05 +0200157/*
158 * FIXME: This function should be called before entering off-mode after
159 * OMAP3 secure services have been accessed. Currently it is only called
160 * once during boot sequence, but this works as we are not using secure
161 * services.
162 */
Kevin Hilman617fcc92011-01-25 16:40:01 -0800163static void omap3_save_secure_ram_context(void)
Tero Kristo27d59a42008-10-13 13:15:00 +0300164{
165 u32 ret;
Kevin Hilman617fcc92011-01-25 16:40:01 -0800166 int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300167
168 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300169 /*
170 * MPU next state must be set to POWER_ON temporarily,
171 * otherwise the WFI executed inside the ROM code
172 * will hang the system.
173 */
174 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
175 ret = _omap_save_secure_sram((u32 *)
176 __pa(omap3_secure_ram_storage));
Kevin Hilman617fcc92011-01-25 16:40:01 -0800177 pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
Tero Kristo27d59a42008-10-13 13:15:00 +0300178 /* Following is for error tracking, it should not happen */
179 if (ret) {
180 printk(KERN_ERR "save_secure_sram() returns %08x\n",
181 ret);
182 while (1)
183 ;
184 }
185 }
186}
187
Jon Hunter77da2d92009-06-27 00:07:25 -0500188/*
189 * PRCM Interrupt Handler Helper Function
190 *
191 * The purpose of this function is to clear any wake-up events latched
192 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
193 * may occur whilst attempting to clear a PM_WKST_x register and thus
194 * set another bit in this register. A while loop is used to ensure
195 * that any peripheral wake-up events occurring while attempting to
196 * clear the PM_WKST_x are detected and cleared.
197 */
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700198static int prcm_clear_mod_irqs(s16 module, u8 regs)
Jon Hunter77da2d92009-06-27 00:07:25 -0500199{
Vikram Pandita71a80772009-07-17 19:33:09 -0500200 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500201 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
202 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
203 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700204 u16 grpsel_off = (regs == 3) ?
205 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700206 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500207
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700208 wkst = omap2_prm_read_mod_reg(module, wkst_off);
209 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500210 if (wkst) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700211 iclk = omap2_cm_read_mod_reg(module, iclk_off);
212 fclk = omap2_cm_read_mod_reg(module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500213 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500214 clken = wkst;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700215 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
Vikram Pandita71a80772009-07-17 19:33:09 -0500216 /*
217 * For USBHOST, we don't know whether HOST1 or
218 * HOST2 woke us up, so enable both f-clocks
219 */
220 if (module == OMAP3430ES2_USBHOST_MOD)
221 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700222 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
223 omap2_prm_write_mod_reg(wkst, module, wkst_off);
224 wkst = omap2_prm_read_mod_reg(module, wkst_off);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700225 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500226 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700227 omap2_cm_write_mod_reg(iclk, module, iclk_off);
228 omap2_cm_write_mod_reg(fclk, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500229 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700230
231 return c;
232}
233
234static int _prcm_int_handle_wakeup(void)
235{
236 int c;
237
238 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
239 c += prcm_clear_mod_irqs(CORE_MOD, 1);
240 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
241 if (omap_rev() > OMAP3430_REV_ES1_0) {
242 c += prcm_clear_mod_irqs(CORE_MOD, 3);
243 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
244 }
245
246 return c;
Jon Hunter77da2d92009-06-27 00:07:25 -0500247}
248
249/*
250 * PRCM Interrupt Handler
251 *
252 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
253 * interrupts from the PRCM for the MPU. These bits must be cleared in
254 * order to clear the PRCM interrupt. The PRCM interrupt handler is
255 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
256 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
257 * register indicates that a wake-up event is pending for the MPU and
258 * this bit can only be cleared if the all the wake-up events latched
259 * in the various PM_WKST_x registers have been cleared. The interrupt
260 * handler is implemented using a do-while loop so that if a wake-up
261 * event occurred during the processing of the prcm interrupt handler
262 * (setting a bit in the corresponding PM_WKST_x register and thus
263 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
264 * this would be handled.
265 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700266static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
267{
Kevin Hilmand6290a32010-04-26 14:59:09 -0700268 u32 irqenable_mpu, irqstatus_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700269 int c = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700270
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700271 irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700272 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700273 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700274 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
275 irqstatus_mpu &= irqenable_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700276
Kevin Hilmand6290a32010-04-26 14:59:09 -0700277 do {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600278 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
279 OMAP3430_IO_ST_MASK)) {
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700280 c = _prcm_int_handle_wakeup();
281
282 /*
283 * Is the MPU PRCM interrupt handler racing with the
284 * IVA2 PRCM interrupt handler ?
285 */
286 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
287 "but no wakeup sources are marked\n");
288 } else {
289 /* XXX we need to expand our PRCM interrupt handler */
290 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
291 "no code to handle it (%08x)\n", irqstatus_mpu);
292 }
293
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700294 omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
Jon Hunter77da2d92009-06-27 00:07:25 -0500295 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700296
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700297 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700298 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
299 irqstatus_mpu &= irqenable_mpu;
300
301 } while (irqstatus_mpu);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700302
303 return IRQ_HANDLED;
304}
305
Russell Kingcbe26342011-06-30 08:45:49 +0100306static void omap34xx_save_context(u32 *save)
307{
308 u32 val;
309
310 /* Read Auxiliary Control Register */
311 asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
312 *save++ = 1;
313 *save++ = val;
314
315 /* Read L2 AUX ctrl register */
316 asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
317 *save++ = 1;
318 *save++ = val;
319}
320
Russell King29cb3cd2011-07-02 09:54:01 +0100321static int omap34xx_do_sram_idle(unsigned long save_state)
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530322{
Russell Kingcbe26342011-06-30 08:45:49 +0100323 omap34xx_cpu_suspend(save_state);
Russell King29cb3cd2011-07-02 09:54:01 +0100324 return 0;
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530325}
326
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530327void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700328{
329 /* Variable to tell what needs to be saved and restored
330 * in omap_sram_idle*/
331 /* save_state = 0 => Nothing to save and restored */
332 /* save_state = 1 => Only L1 and logic lost */
333 /* save_state = 2 => Only L2 lost */
334 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530335 int save_state = 0;
336 int mpu_next_state = PWRDM_POWER_ON;
337 int per_next_state = PWRDM_POWER_ON;
338 int core_next_state = PWRDM_POWER_ON;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700339 int per_going_off;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530340 int core_prev_state, per_prev_state;
Tero Kristo13a6fe02008-10-13 13:17:06 +0300341 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700342
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530343 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
344 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
345 pwrdm_clear_all_prev_pwrst(core_pwrdm);
346 pwrdm_clear_all_prev_pwrst(per_pwrdm);
347
Kevin Hilman8bd22942009-05-28 10:56:16 -0700348 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
349 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530350 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700351 case PWRDM_POWER_RET:
352 /* No need to save context */
353 save_state = 0;
354 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530355 case PWRDM_POWER_OFF:
356 save_state = 3;
357 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700358 default:
359 /* Invalid state */
360 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
361 return;
362 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300363
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530364 /* NEON control */
365 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200366 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530367
Mike Chan40742fa2010-05-03 16:04:06 -0700368 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800369 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200370 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilmand5c47d72010-08-10 16:04:35 -0700371 if (omap3_has_io_wakeup() &&
372 (per_next_state < PWRDM_POWER_ON ||
373 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700374 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600375 if (omap3_has_io_chain_ctrl())
376 omap3_enable_io_chain();
Mike Chan40742fa2010-05-03 16:04:06 -0700377 }
378
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700379 /* Block console output in case it is on one of the OMAP UARTs */
Kevin Hilmane83df172010-12-08 22:40:40 +0000380 if (!is_suspending())
381 if (per_next_state < PWRDM_POWER_ON ||
382 core_next_state < PWRDM_POWER_ON)
Torben Hohnac751ef2011-01-25 15:07:35 -0800383 if (!console_trylock())
Kevin Hilmane83df172010-12-08 22:40:40 +0000384 goto console_still_active;
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700385
Charulatha Vff2f8e52011-09-13 18:32:37 +0530386 pwrdm_pre_transition();
387
Mike Chan40742fa2010-05-03 16:04:06 -0700388 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800389 if (per_next_state < PWRDM_POWER_ON) {
Paul Walmsley72e06d02010-12-21 21:05:16 -0700390 per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
Kevin Hilman658ce972008-11-04 20:50:52 -0800391 omap_uart_prepare_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530392 omap_uart_prepare_idle(3);
Paul Walmsley72e06d02010-12-21 21:05:16 -0700393 omap2_gpio_prepare_for_idle(per_going_off);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700394 if (per_next_state == PWRDM_POWER_OFF)
Tero Kristoecf157d2008-12-01 13:17:29 +0200395 omap3_per_save_context();
Kevin Hilman658ce972008-11-04 20:50:52 -0800396 }
397
398 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530399 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530400 omap_uart_prepare_idle(0);
401 omap_uart_prepare_idle(1);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530402 if (core_next_state == PWRDM_POWER_OFF) {
403 omap3_core_save_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700404 omap3_cm_save_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530405 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530406 }
Mike Chan40742fa2010-05-03 16:04:06 -0700407
Tero Kristof18cc2f2009-10-23 19:03:50 +0300408 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700409
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530410 /*
Paul Walmsley30474542011-10-06 13:43:23 -0600411 * On EMU/HS devices ROM code restores a SRDC value
412 * from scratchpad which has automatic self refresh on timeout
413 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
414 * Hence store/restore the SDRC_POWER register here.
415 */
416 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
417 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
418 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530419 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe02008-10-13 13:17:06 +0300420 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe02008-10-13 13:17:06 +0300421
422 /*
Russell King076f2cc2011-06-22 15:42:54 +0100423 * omap3_arm_context is the location where some ARM context
424 * get saved. The rest is placed on the stack, and restored
425 * from there before resuming.
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530426 */
Russell Kingcbe26342011-06-30 08:45:49 +0100427 if (save_state)
428 omap34xx_save_context(omap3_arm_context);
Russell King076f2cc2011-06-22 15:42:54 +0100429 if (save_state == 1 || save_state == 3)
Russell King2c74a0c2011-06-22 17:41:48 +0100430 cpu_suspend(save_state, omap34xx_do_sram_idle);
Russell King076f2cc2011-06-22 15:42:54 +0100431 else
432 omap34xx_do_sram_idle(save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700433
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530434 /* Restore normal SDRC POWER settings */
Paul Walmsley30474542011-10-06 13:43:23 -0600435 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
436 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
437 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
Tero Kristo13a6fe02008-10-13 13:17:06 +0300438 core_next_state == PWRDM_POWER_OFF)
439 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
440
Kevin Hilman658ce972008-11-04 20:50:52 -0800441 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530442 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530443 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
444 if (core_prev_state == PWRDM_POWER_OFF) {
445 omap3_core_restore_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700446 omap3_cm_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530447 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300448 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530449 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800450 omap_uart_resume_idle(0);
451 omap_uart_resume_idle(1);
452 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700453 omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800454 OMAP3430_GR_MOD,
455 OMAP3_PRM_VOLTCTRL_OFFSET);
456 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300457 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800458
Charulatha Vff2f8e52011-09-13 18:32:37 +0530459 pwrdm_post_transition();
460
Kevin Hilman658ce972008-11-04 20:50:52 -0800461 /* PER */
462 if (per_next_state < PWRDM_POWER_ON) {
463 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800464 omap2_gpio_resume_after_idle();
465 if (per_prev_state == PWRDM_POWER_OFF)
Kevin Hilman658ce972008-11-04 20:50:52 -0800466 omap3_per_restore_context();
Tero Kristoecf157d2008-12-01 13:17:29 +0200467 omap_uart_resume_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530468 omap_uart_resume_idle(3);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530469 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300470
Kevin Hilmane83df172010-12-08 22:40:40 +0000471 if (!is_suspending())
Torben Hohnac751ef2011-01-25 15:07:35 -0800472 console_unlock();
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700473
474console_still_active:
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200475 /* Disable IO-PAD and IO-CHAIN wakeup */
Kevin Hilman58a55592010-08-16 09:21:19 +0300476 if (omap3_has_io_wakeup() &&
477 (per_next_state < PWRDM_POWER_ON ||
478 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700479 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
480 PM_WKEN);
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600481 if (omap3_has_io_chain_ctrl())
482 omap3_disable_io_chain();
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200483 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800484
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700485 clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700486}
487
Rajendra Nayak20b01662008-10-08 17:31:22 +0530488int omap3_can_sleep(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700489{
Kevin Hilman4af40162009-02-04 10:51:40 -0800490 if (!omap_uart_can_sleep())
491 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700492 return 1;
493}
494
Kevin Hilman8bd22942009-05-28 10:56:16 -0700495static void omap3_pm_idle(void)
496{
497 local_irq_disable();
498 local_fiq_disable();
499
500 if (!omap3_can_sleep())
501 goto out;
502
Tero Kristocf228542009-03-20 15:21:02 +0200503 if (omap_irq_pending() || need_resched())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700504 goto out;
505
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100506 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
507 trace_cpu_idle(1, smp_processor_id());
508
Kevin Hilman8bd22942009-05-28 10:56:16 -0700509 omap_sram_idle();
510
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100511 trace_power_end(smp_processor_id());
512 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
513
Kevin Hilman8bd22942009-05-28 10:56:16 -0700514out:
515 local_fiq_enable();
516 local_irq_enable();
517}
518
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700519#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700520static int omap3_pm_suspend(void)
521{
522 struct power_state *pwrst;
523 int state, ret = 0;
524
525 /* Read current next_pwrsts */
526 list_for_each_entry(pwrst, &pwrst_list, node)
527 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
528 /* Set ones wanted by suspend */
529 list_for_each_entry(pwrst, &pwrst_list, node) {
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530530 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700531 goto restore;
532 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
533 goto restore;
534 }
535
Kevin Hilman4af40162009-02-04 10:51:40 -0800536 omap_uart_prepare_suspend();
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300537 omap3_intc_suspend();
538
Kevin Hilman8bd22942009-05-28 10:56:16 -0700539 omap_sram_idle();
540
541restore:
542 /* Restore next_pwrsts */
543 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700544 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
545 if (state > pwrst->next_state) {
546 printk(KERN_INFO "Powerdomain (%s) didn't enter "
547 "target state %d\n",
548 pwrst->pwrdm->name, pwrst->next_state);
549 ret = -1;
550 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530551 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700552 }
553 if (ret)
554 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
555 else
556 printk(KERN_INFO "Successfully put all powerdomains "
557 "to target state\n");
558
559 return ret;
560}
561
Tero Kristo24662112009-03-05 16:32:23 +0200562static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700563{
564 int ret = 0;
565
Tero Kristo24662112009-03-05 16:32:23 +0200566 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700567 case PM_SUSPEND_STANDBY:
568 case PM_SUSPEND_MEM:
569 ret = omap3_pm_suspend();
570 break;
571 default:
572 ret = -EINVAL;
573 }
574
575 return ret;
576}
577
Tero Kristo24662112009-03-05 16:32:23 +0200578/* Hooks to enable / disable UART interrupts during suspend */
579static int omap3_pm_begin(suspend_state_t state)
580{
Jean Pihetc1663812010-12-09 18:39:58 +0100581 disable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200582 suspend_state = state;
583 omap_uart_enable_irqs(0);
584 return 0;
585}
586
587static void omap3_pm_end(void)
588{
589 suspend_state = PM_SUSPEND_ON;
590 omap_uart_enable_irqs(1);
Jean Pihetc1663812010-12-09 18:39:58 +0100591 enable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200592 return;
593}
594
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100595static const struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200596 .begin = omap3_pm_begin,
597 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700598 .enter = omap3_pm_enter,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700599 .valid = suspend_valid_only_mem,
600};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700601#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700602
Kevin Hilman1155e422008-11-25 11:48:24 -0800603
604/**
605 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
606 * retention
607 *
608 * In cases where IVA2 is activated by bootcode, it may prevent
609 * full-chip retention or off-mode because it is not idle. This
610 * function forces the IVA2 into idle state so it can go
611 * into retention/off and thus allow full-chip retention/off.
612 *
613 **/
614static void __init omap3_iva_idle(void)
615{
616 /* ensure IVA2 clock is disabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700617 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800618
619 /* if no clock activity, nothing else to do */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700620 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
Kevin Hilman1155e422008-11-25 11:48:24 -0800621 OMAP3430_CLKACTIVITY_IVA2_MASK))
622 return;
623
624 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700625 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600626 OMAP3430_RST2_IVA2_MASK |
627 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700628 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800629
630 /* Enable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700631 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800632 OMAP3430_IVA2_MOD, CM_FCLKEN);
633
634 /* Set IVA2 boot mode to 'idle' */
635 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
636 OMAP343X_CONTROL_IVA2_BOOTMOD);
637
638 /* Un-reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700639 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800640
641 /* Disable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700642 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800643
644 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700645 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600646 OMAP3430_RST2_IVA2_MASK |
647 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700648 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800649}
650
Kevin Hilman8111b222009-04-28 15:27:44 -0700651static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700652{
Kevin Hilman8111b222009-04-28 15:27:44 -0700653 u16 mask, padconf;
654
655 /* In a stand alone OMAP3430 where there is not a stacked
656 * modem for the D2D Idle Ack and D2D MStandby must be pulled
657 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
658 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
659 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
660 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
661 padconf |= mask;
662 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
663
664 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
665 padconf |= mask;
666 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
667
Kevin Hilman8bd22942009-05-28 10:56:16 -0700668 /* reset modem */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700669 omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600670 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700671 CORE_MOD, OMAP2_RM_RSTCTRL);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700672 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700673}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700674
Kevin Hilman8111b222009-04-28 15:27:44 -0700675static void __init prcm_setup_regs(void)
676{
Govindraj.Re5863682010-09-27 20:20:25 +0530677 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
678 OMAP3630_EN_UART4_MASK : 0;
679 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
680 OMAP3630_GRPSEL_UART4_MASK : 0;
681
Paul Walmsley4ef70c02011-02-25 15:39:30 -0700682 /* XXX This should be handled by hwmod code or SCM init code */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600683 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300684
Kevin Hilman8bd22942009-05-28 10:56:16 -0700685 /*
Kevin Hilman8bd22942009-05-28 10:56:16 -0700686 * Enable control of expternal oscillator through
687 * sys_clkreq. In the long run clock framework should
688 * take care of this.
689 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700690 omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700691 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
692 OMAP3430_GR_MOD,
693 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
694
695 /* setup wakup source */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700696 omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600697 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700698 WKUP_MOD, PM_WKEN);
699 /* No need to write EN_IO, that is always enabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700700 omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600701 OMAP3430_GRPSEL_GPT1_MASK |
702 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700703 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
704 /* For some reason IO doesn't generate wakeup event even if
705 * it is selected to mpu wakeup goup */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700706 omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700707 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Kevin Hilman1155e422008-11-25 11:48:24 -0800708
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530709 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700710 omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530711 OMAP3430_DSS_MOD, PM_WKEN);
712
Kevin Hilmanb427f922009-10-22 14:48:13 -0700713 /* Enable wakeups in PER */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700714 omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530715 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600716 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
717 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
718 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
719 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700720 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000721 /* and allow them to wake up MPU */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700722 omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530723 OMAP3430_GRPSEL_GPIO2_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600724 OMAP3430_GRPSEL_GPIO3_MASK |
725 OMAP3430_GRPSEL_GPIO4_MASK |
726 OMAP3430_GRPSEL_GPIO5_MASK |
727 OMAP3430_GRPSEL_GPIO6_MASK |
728 OMAP3430_GRPSEL_UART3_MASK |
729 OMAP3430_GRPSEL_MCBSP2_MASK |
730 OMAP3430_GRPSEL_MCBSP3_MASK |
731 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000732 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
733
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700734 /* Don't attach IVA interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700735 omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
736 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
737 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
738 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700739
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700740 /* Clear any pending 'reset' flags */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700741 omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
742 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
743 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
744 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
745 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
746 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
747 omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700748
Kevin Hilman014c46d2009-04-27 07:50:23 -0700749 /* Clear any pending PRCM interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700750 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman014c46d2009-04-27 07:50:23 -0700751
Kevin Hilman1155e422008-11-25 11:48:24 -0800752 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700753 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700754}
755
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700756void omap3_pm_off_mode_enable(int enable)
757{
758 struct power_state *pwrst;
759 u32 state;
760
761 if (enable)
762 state = PWRDM_POWER_OFF;
763 else
764 state = PWRDM_POWER_RET;
765
766 list_for_each_entry(pwrst, &pwrst_list, node) {
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600767 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
768 pwrst->pwrdm == core_pwrdm &&
769 state == PWRDM_POWER_OFF) {
770 pwrst->next_state = PWRDM_POWER_RET;
Ricardo Salveti de Araujoe16b41b2011-01-31 11:35:25 -0200771 pr_warn("%s: Core OFF disabled due to errata i583\n",
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600772 __func__);
773 } else {
774 pwrst->next_state = state;
775 }
776 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700777 }
778}
779
Tero Kristo68d47782008-11-26 12:26:24 +0200780int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
781{
782 struct power_state *pwrst;
783
784 list_for_each_entry(pwrst, &pwrst_list, node) {
785 if (pwrst->pwrdm == pwrdm)
786 return pwrst->next_state;
787 }
788 return -EINVAL;
789}
790
791int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
792{
793 struct power_state *pwrst;
794
795 list_for_each_entry(pwrst, &pwrst_list, node) {
796 if (pwrst->pwrdm == pwrdm) {
797 pwrst->next_state = state;
798 return 0;
799 }
800 }
801 return -EINVAL;
802}
803
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300804static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700805{
806 struct power_state *pwrst;
807
808 if (!pwrdm->pwrsts)
809 return 0;
810
Ming Leid3d381c2009-08-22 21:20:26 +0800811 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700812 if (!pwrst)
813 return -ENOMEM;
814 pwrst->pwrdm = pwrdm;
815 pwrst->next_state = PWRDM_POWER_RET;
816 list_add(&pwrst->node, &pwrst_list);
817
818 if (pwrdm_has_hdwr_sar(pwrdm))
819 pwrdm_enable_hdwr_sar(pwrdm);
820
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530821 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700822}
823
824/*
825 * Enable hw supervised mode for all clockdomains if it's
826 * supported. Initiate sleep transition for other clockdomains, if
827 * they are not used
828 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300829static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700830{
831 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700832 clkdm_allow_idle(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700833 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
834 atomic_read(&clkdm->usecount) == 0)
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700835 clkdm_sleep(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700836 return 0;
837}
838
Jean Pihet46e130d2011-06-29 18:40:23 +0200839/*
840 * Push functions to SRAM
841 *
842 * The minimum set of functions is pushed to SRAM for execution:
843 * - omap3_do_wfi for erratum i581 WA,
844 * - save_secure_ram_context for security extensions.
845 */
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530846void omap_push_sram_idle(void)
847{
Jean Pihet46e130d2011-06-29 18:40:23 +0200848 omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
849
Tero Kristo27d59a42008-10-13 13:15:00 +0300850 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
851 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
852 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530853}
854
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600855static void __init pm_errata_configure(void)
856{
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600857 if (cpu_is_omap3630()) {
Nishanth Menon458e9992010-12-20 14:05:06 -0600858 pm34xx_errata |= PM_RTA_ERRATUM_i608;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600859 /* Enable the l2 cache toggling in sleep logic */
860 enable_omap3630_toggle_l2_on_restore();
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600861 if (omap_rev() < OMAP3630_REV_ES1_2)
862 pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600863 }
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600864}
865
Kevin Hilman7cc515f2009-06-10 09:02:25 -0700866static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700867{
868 struct power_state *pwrst, *tmp;
Paul Walmsley55ed9692010-01-26 20:12:59 -0700869 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700870 int ret;
871
872 if (!cpu_is_omap34xx())
873 return -ENODEV;
874
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600875 if (!omap3_has_io_chain_ctrl())
876 pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
877
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600878 pm_errata_configure();
879
Kevin Hilman8bd22942009-05-28 10:56:16 -0700880 /* XXX prcm_setup_regs needs to be before enabling hw
881 * supervised mode for powerdomains */
882 prcm_setup_regs();
883
884 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
885 (irq_handler_t)prcm_interrupt_handler,
886 IRQF_DISABLED, "prcm", NULL);
887 if (ret) {
888 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
889 INT_34XX_PRCM_MPU_IRQ);
890 goto err1;
891 }
892
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300893 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700894 if (ret) {
895 printk(KERN_ERR "Failed to setup powerdomains\n");
896 goto err2;
897 }
898
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300899 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700900
901 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
902 if (mpu_pwrdm == NULL) {
903 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
904 goto err2;
905 }
906
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530907 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
908 per_pwrdm = pwrdm_lookup("per_pwrdm");
909 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +0200910 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530911
Paul Walmsley55ed9692010-01-26 20:12:59 -0700912 neon_clkdm = clkdm_lookup("neon_clkdm");
913 mpu_clkdm = clkdm_lookup("mpu_clkdm");
914 per_clkdm = clkdm_lookup("per_clkdm");
915 core_clkdm = clkdm_lookup("core_clkdm");
916
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700917#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700918 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700919#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700920
921 pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300922 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700923
Nishanth Menon458e9992010-12-20 14:05:06 -0600924 /*
925 * RTA is disabled during initialization as per erratum i608
926 * it is safer to disable RTA by the bootloader, but we would like
927 * to be doubly sure here and prevent any mishaps.
928 */
929 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
930 omap3630_ctrl_disable_rta();
931
Paul Walmsley55ed9692010-01-26 20:12:59 -0700932 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300933 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
934 omap3_secure_ram_storage =
935 kmalloc(0x803F, GFP_KERNEL);
936 if (!omap3_secure_ram_storage)
937 printk(KERN_ERR "Memory allocation failed when"
938 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +0300939
Tero Kristo9d971402008-12-12 11:20:05 +0200940 local_irq_disable();
941 local_fiq_disable();
942
943 omap_dma_global_context_save();
Kevin Hilman617fcc92011-01-25 16:40:01 -0800944 omap3_save_secure_ram_context();
Tero Kristo9d971402008-12-12 11:20:05 +0200945 omap_dma_global_context_restore();
946
947 local_irq_enable();
948 local_fiq_enable();
949 }
950
951 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700952err1:
953 return ret;
954err2:
955 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
956 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
957 list_del(&pwrst->node);
958 kfree(pwrst);
959 }
960 return ret;
961}
962
963late_initcall(omap3_pm_init);