blob: ac66b0fab6ab301f3916af12d8eec079f447d03b [file] [log] [blame]
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070018
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080019/* Sharability attributes of MSM IOMMU mappings */
20#define MSM_IOMMU_ATTR_NON_SH 0x0
21#define MSM_IOMMU_ATTR_SH 0x4
22
23/* Cacheability attributes of MSM IOMMU mappings */
24#define MSM_IOMMU_ATTR_NONCACHED 0x0
25#define MSM_IOMMU_ATTR_CACHED_WB_WA 0x1
26#define MSM_IOMMU_ATTR_CACHED_WB_NWA 0x2
27#define MSM_IOMMU_ATTR_CACHED_WT 0x3
28
29/* Mask for the cache policy attribute */
30#define MSM_IOMMU_CP_MASK 0x03
31
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070032/* Maximum number of Machine IDs that we are allowing to be mapped to the same
33 * context bank. The number of MIDs mapped to the same CB does not affect
34 * performance, but there is a practical limit on how many distinct MIDs may
35 * be present. These mappings are typically determined at design time and are
36 * not expected to change at run time.
37 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080038#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070039
40/**
41 * struct msm_iommu_dev - a single IOMMU hardware instance
42 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080043 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070044 */
45struct msm_iommu_dev {
46 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080047 int ncb;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070048};
49
50/**
51 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
52 * name Human-readable name given to this context bank
53 * num Index of this context bank within the hardware
54 * mids List of Machine IDs that are to be mapped into this context
55 * bank, terminated by -1. The MID is a set of signals on the
56 * AXI bus that identifies the function associated with a specific
57 * memory request. (See ARM spec).
58 */
59struct msm_iommu_ctx_dev {
60 const char *name;
61 int num;
62 int mids[MAX_NUM_MIDS];
63};
64
65
66/**
67 * struct msm_iommu_drvdata - A single IOMMU hardware instance
68 * @base: IOMMU config port base address (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080069 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070070 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080071 * @clk: The bus clock for this IOMMU hardware instance
72 * @pclk: The clock for the IOMMU bus interconnect
73 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070074 * A msm_iommu_drvdata holds the global driver data about a single piece
75 * of an IOMMU hardware instance.
76 */
77struct msm_iommu_drvdata {
78 void __iomem *base;
79 int irq;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080080 int ncb;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080081 struct clk *clk;
82 struct clk *pclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070083 const char *name;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070084};
85
86/**
87 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
88 * @num: Hardware context number of this context
89 * @pdev: Platform device associated wit this HW instance
90 * @attached_elm: List element for domains to track which devices are
91 * attached to them
92 *
93 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
94 * within each IOMMU hardware instance
95 */
96struct msm_iommu_ctx_drvdata {
97 int num;
98 struct platform_device *pdev;
99 struct list_head attached_elm;
100};
101
102/*
103 * Look up an IOMMU context device by its context name. NULL if none found.
104 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
105 * their platform devices.
106 */
107struct device *msm_iommu_get_ctx(const char *ctx_name);
108
109/*
110 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
111 * interrupt is not supported in the API yet, but this will print an error
112 * message and dump useful IOMMU registers.
113 */
114irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
115
116#endif