blob: d3fce7b97fcfeaf852153c364d599f42ea4d8bb3 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
27
28#include <plat/prcm.h>
Rajendra Nayak20b01662008-10-08 17:31:22 +053029#include <plat/irqs.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Kevin Hilman0f724ed2008-10-28 17:32:11 -070032#include <plat/serial.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053033
Kevin Hilmanc98e2232008-10-28 17:30:07 -070034#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060035#include "control.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070036
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053037#ifdef CONFIG_CPU_IDLE
38
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080039/*
40 * The latencies/thresholds for various C states have
41 * to be configured from the respective board files.
42 * These are some default values (which might not provide
43 * the best power savings) used on boards which do not
44 * pass these details from the board file.
45 */
46static struct cpuidle_params cpuidle_params_table[] = {
47 /* C1 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020048 {2 + 2, 5, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080049 /* C2 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020050 {10 + 10, 30, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080051 /* C3 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020052 {50 + 50, 300, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080053 /* C4 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020054 {1500 + 1800, 4000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080055 /* C5 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020056 {2500 + 7500, 12000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080057 /* C6 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020058 {3000 + 8500, 15000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080059 /* C7 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020060 {10000 + 30000, 300000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080061};
Jean Pihetbadc3032011-05-09 12:02:14 +020062#define OMAP3_NUM_STATES ARRAY_SIZE(cpuidle_params_table)
63
64/* Mach specific information to be recorded in the C-state driver_data */
65struct omap3_idle_statedata {
66 u32 mpu_state;
67 u32 core_state;
68 u8 valid;
69};
70struct omap3_idle_statedata omap3_idle_data[OMAP3_NUM_STATES];
71
72struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080073
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020074static int _cpuidle_allow_idle(struct powerdomain *pwrdm,
75 struct clockdomain *clkdm)
76{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070077 clkdm_allow_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020078 return 0;
79}
80
81static int _cpuidle_deny_idle(struct powerdomain *pwrdm,
82 struct clockdomain *clkdm)
83{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070084 clkdm_deny_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020085 return 0;
86}
87
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053088/**
89 * omap3_enter_idle - Programs OMAP3 to enter the specified state
90 * @dev: cpuidle device
Deepthi Dharware978aa72011-10-28 16:20:09 +053091 * @index: the index of state to be entered
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053092 *
93 * Called from the CPUidle framework to program the device to the
94 * specified target state selected by the governor.
95 */
96static int omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharware978aa72011-10-28 16:20:09 +053097 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053098{
Deepthi Dharware978aa72011-10-28 16:20:09 +053099 struct omap3_idle_statedata *cx =
Deepthi Dharwar42027352011-10-28 16:20:33 +0530100 cpuidle_get_statedata(&dev->states_usage[index]);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530101 struct timespec ts_preidle, ts_postidle, ts_idle;
Kevin Hilmanc98e2232008-10-28 17:30:07 -0700102 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530103 int idle_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530104
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530105 /* Used to keep track of the total time in idle */
106 getnstimeofday(&ts_preidle);
107
108 local_irq_disable();
109 local_fiq_disable();
110
Jouni Hogander71391782008-10-28 10:59:05 +0200111 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
112 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +0530113
Tero Kristocf228542009-03-20 15:21:02 +0200114 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530115 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530116
Jean Pihetbadc3032011-05-09 12:02:14 +0200117 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530118 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200119 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_deny_idle);
120 pwrdm_for_each_clkdm(core_pd, _cpuidle_deny_idle);
121 }
122
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530123 /* Execute ARM wfi */
124 omap_sram_idle();
125
Jean Pihetbadc3032011-05-09 12:02:14 +0200126 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530127 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200128 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_allow_idle);
129 pwrdm_for_each_clkdm(core_pd, _cpuidle_allow_idle);
130 }
131
Rajendra Nayak20b01662008-10-08 17:31:22 +0530132return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530133 getnstimeofday(&ts_postidle);
134 ts_idle = timespec_sub(ts_postidle, ts_preidle);
135
136 local_irq_enable();
137 local_fiq_enable();
138
Deepthi Dharware978aa72011-10-28 16:20:09 +0530139 idle_time = ts_idle.tv_nsec / NSEC_PER_USEC + ts_idle.tv_sec * \
140 USEC_PER_SEC;
141
142 /* Update cpuidle counters */
143 dev->last_residency = idle_time;
144
145 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530146}
147
148/**
Jean Pihet04908912011-05-09 12:02:16 +0200149 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530150 * @dev: cpuidle device
Deepthi Dharware978aa72011-10-28 16:20:09 +0530151 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530152 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530153 * If the state corresponding to index is valid, index is returned back
154 * to the caller. Else, this function searches for a lower c-state which is
155 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200156 *
157 * A state is valid if the 'valid' field is enabled and
158 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530159 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530160static int next_valid_state(struct cpuidle_device *dev,
161 int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530162{
Deepthi Dharwar42027352011-10-28 16:20:33 +0530163 struct cpuidle_state_usage *curr_usage = &dev->states_usage[index];
Deepthi Dharware978aa72011-10-28 16:20:09 +0530164 struct cpuidle_state *curr = &dev->states[index];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530165 struct omap3_idle_statedata *cx = cpuidle_get_statedata(curr_usage);
Jean Pihet04908912011-05-09 12:02:16 +0200166 u32 mpu_deepest_state = PWRDM_POWER_RET;
167 u32 core_deepest_state = PWRDM_POWER_RET;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530168 int next_index = -1;
Jean Pihet04908912011-05-09 12:02:16 +0200169
170 if (enable_off_mode) {
171 mpu_deepest_state = PWRDM_POWER_OFF;
172 /*
173 * Erratum i583: valable for ES rev < Es1.2 on 3630.
174 * CORE OFF mode is not supported in a stable form, restrict
175 * instead the CORE state to RET.
176 */
177 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
178 core_deepest_state = PWRDM_POWER_OFF;
179 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530180
181 /* Check if current state is valid */
Jean Pihet04908912011-05-09 12:02:16 +0200182 if ((cx->valid) &&
183 (cx->mpu_state >= mpu_deepest_state) &&
184 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530185 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530186 } else {
Jean Pihetbadc3032011-05-09 12:02:14 +0200187 int idx = OMAP3_NUM_STATES - 1;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530188
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200189 /* Reach the current state starting at highest C-state */
Jean Pihetbadc3032011-05-09 12:02:14 +0200190 for (; idx >= 0; idx--) {
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530191 if (&dev->states[idx] == curr) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530192 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530193 break;
194 }
195 }
196
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200197 /* Should never hit this condition */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530198 WARN_ON(next_index == -1);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530199
200 /*
201 * Drop to next valid state.
202 * Start search from the next (lower) state.
203 */
204 idx--;
Jean Pihetbadc3032011-05-09 12:02:14 +0200205 for (; idx >= 0; idx--) {
Deepthi Dharwar42027352011-10-28 16:20:33 +0530206 cx = cpuidle_get_statedata(&dev->states_usage[idx]);
Jean Pihet04908912011-05-09 12:02:16 +0200207 if ((cx->valid) &&
208 (cx->mpu_state >= mpu_deepest_state) &&
209 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530210 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530211 break;
212 }
213 }
214 /*
Jean Pihetbadc3032011-05-09 12:02:14 +0200215 * C1 is always valid.
Deepthi Dharware978aa72011-10-28 16:20:09 +0530216 * So, no need to check for 'next_index == -1' outside
217 * this loop.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530218 */
219 }
220
Deepthi Dharware978aa72011-10-28 16:20:09 +0530221 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530222}
223
224/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530225 * omap3_enter_idle_bm - Checks for any bus activity
226 * @dev: cpuidle device
Deepthi Dharware978aa72011-10-28 16:20:09 +0530227 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530228 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200229 * This function checks for any pending activity and then programs
230 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530231 */
232static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530233 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530234{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530235 int new_state_idx;
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200236 u32 core_next_state, per_next_state = 0, per_saved_state = 0, cam_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200237 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700238 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700239
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200240 if (!omap3_can_sleep()) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530241 new_state_idx = dev->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700242 goto select_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530243 }
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700244
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700245 /*
246 * Prevent idle completely if CAM is active.
247 * CAM does not have wakeup capability in OMAP3.
248 */
249 cam_state = pwrdm_read_pwrst(cam_pd);
250 if (cam_state == PWRDM_POWER_ON) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530251 new_state_idx = dev->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700252 goto select_state;
253 }
254
255 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200256 * FIXME: we currently manage device-specific idle states
257 * for PER and CORE in combination with CPU-specific
258 * idle states. This is wrong, and device-specific
259 * idle management needs to be separated out into
260 * its own code.
261 */
262
263 /*
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700264 * Prevent PER off if CORE is not in retention or off as this
265 * would disable PER wakeups completely.
266 */
Deepthi Dharwar42027352011-10-28 16:20:33 +0530267 cx = cpuidle_get_statedata(&dev->states_usage[index]);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200268 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700269 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
270 if ((per_next_state == PWRDM_POWER_OFF) &&
Kevin Hilman65707fb2010-10-01 08:35:47 -0700271 (core_next_state > PWRDM_POWER_RET))
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700272 per_next_state = PWRDM_POWER_RET;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700273
274 /* Are we changing PER target state? */
275 if (per_next_state != per_saved_state)
276 pwrdm_set_next_pwrst(per_pd, per_next_state);
277
Deepthi Dharware978aa72011-10-28 16:20:09 +0530278 new_state_idx = next_valid_state(dev, index);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200279
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700280select_state:
Deepthi Dharware978aa72011-10-28 16:20:09 +0530281 ret = omap3_enter_idle(dev, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700282
283 /* Restore original PER state if it was modified */
284 if (per_next_state != per_saved_state)
285 pwrdm_set_next_pwrst(per_pd, per_saved_state);
286
287 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530288}
289
290DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
291
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800292void omap3_pm_init_cpuidle(struct cpuidle_params *cpuidle_board_params)
293{
294 int i;
295
296 if (!cpuidle_board_params)
297 return;
298
Jean Pihetbadc3032011-05-09 12:02:14 +0200299 for (i = 0; i < OMAP3_NUM_STATES; i++) {
300 cpuidle_params_table[i].valid = cpuidle_board_params[i].valid;
Jean Pihet866ba0e2011-05-09 12:02:13 +0200301 cpuidle_params_table[i].exit_latency =
302 cpuidle_board_params[i].exit_latency;
303 cpuidle_params_table[i].target_residency =
304 cpuidle_board_params[i].target_residency;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800305 }
306 return;
307}
308
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530309struct cpuidle_driver omap3_idle_driver = {
310 .name = "omap3_idle",
311 .owner = THIS_MODULE,
312};
313
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200314/* Helper to fill the C-state common data and register the driver_data */
Jean Pihetbadc3032011-05-09 12:02:14 +0200315static inline struct omap3_idle_statedata *_fill_cstate(
316 struct cpuidle_device *dev,
317 int idx, const char *descr)
318{
319 struct omap3_idle_statedata *cx = &omap3_idle_data[idx];
320 struct cpuidle_state *state = &dev->states[idx];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530321 struct cpuidle_state_usage *state_usage = &dev->states_usage[idx];
Jean Pihetbadc3032011-05-09 12:02:14 +0200322
323 state->exit_latency = cpuidle_params_table[idx].exit_latency;
324 state->target_residency = cpuidle_params_table[idx].target_residency;
325 state->flags = CPUIDLE_FLAG_TIME_VALID;
326 state->enter = omap3_enter_idle_bm;
327 cx->valid = cpuidle_params_table[idx].valid;
328 sprintf(state->name, "C%d", idx + 1);
329 strncpy(state->desc, descr, CPUIDLE_DESC_LEN);
Deepthi Dharwar42027352011-10-28 16:20:33 +0530330 cpuidle_set_statedata(state_usage, cx);
Jean Pihetbadc3032011-05-09 12:02:14 +0200331
332 return cx;
333}
334
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530335/**
336 * omap3_idle_init - Init routine for OMAP3 idle
337 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200338 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530339 * framework with the valid set of states.
340 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300341int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530342{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530343 struct cpuidle_device *dev;
Jean Pihetbadc3032011-05-09 12:02:14 +0200344 struct omap3_idle_statedata *cx;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530345
346 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530347 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700348 per_pd = pwrdm_lookup("per_pwrdm");
349 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530350
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530351 cpuidle_register_driver(&omap3_idle_driver);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530352 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
Deepthi Dharware978aa72011-10-28 16:20:09 +0530353 dev->safe_state_index = -1;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530354
Jean Pihetbadc3032011-05-09 12:02:14 +0200355 /* C1 . MPU WFI + Core active */
356 cx = _fill_cstate(dev, 0, "MPU ON + CORE ON");
357 (&dev->states[0])->enter = omap3_enter_idle;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530358 dev->safe_state_index = 0;
Jean Pihetbadc3032011-05-09 12:02:14 +0200359 cx->valid = 1; /* C1 is always valid */
360 cx->mpu_state = PWRDM_POWER_ON;
361 cx->core_state = PWRDM_POWER_ON;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530362
Jean Pihetbadc3032011-05-09 12:02:14 +0200363 /* C2 . MPU WFI + Core inactive */
364 cx = _fill_cstate(dev, 1, "MPU ON + CORE ON");
365 cx->mpu_state = PWRDM_POWER_ON;
366 cx->core_state = PWRDM_POWER_ON;
367
368 /* C3 . MPU CSWR + Core inactive */
369 cx = _fill_cstate(dev, 2, "MPU RET + CORE ON");
370 cx->mpu_state = PWRDM_POWER_RET;
371 cx->core_state = PWRDM_POWER_ON;
372
373 /* C4 . MPU OFF + Core inactive */
374 cx = _fill_cstate(dev, 3, "MPU OFF + CORE ON");
375 cx->mpu_state = PWRDM_POWER_OFF;
376 cx->core_state = PWRDM_POWER_ON;
377
378 /* C5 . MPU RET + Core RET */
379 cx = _fill_cstate(dev, 4, "MPU RET + CORE RET");
380 cx->mpu_state = PWRDM_POWER_RET;
381 cx->core_state = PWRDM_POWER_RET;
382
383 /* C6 . MPU OFF + Core RET */
384 cx = _fill_cstate(dev, 5, "MPU OFF + CORE RET");
385 cx->mpu_state = PWRDM_POWER_OFF;
386 cx->core_state = PWRDM_POWER_RET;
387
388 /* C7 . MPU OFF + Core OFF */
389 cx = _fill_cstate(dev, 6, "MPU OFF + CORE OFF");
390 /*
391 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
392 * enable OFF mode in a stable form for previous revisions.
393 * We disable C7 state as a result.
394 */
395 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583)) {
396 cx->valid = 0;
397 pr_warn("%s: core off state C7 disabled due to i583\n",
398 __func__);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530399 }
Jean Pihetbadc3032011-05-09 12:02:14 +0200400 cx->mpu_state = PWRDM_POWER_OFF;
401 cx->core_state = PWRDM_POWER_OFF;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530402
Jean Pihetbadc3032011-05-09 12:02:14 +0200403 dev->state_count = OMAP3_NUM_STATES;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530404 if (cpuidle_register_device(dev)) {
405 printk(KERN_ERR "%s: CPUidle register device failed\n",
406 __func__);
407 return -EIO;
408 }
409
410 return 0;
411}
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300412#else
413int __init omap3_idle_init(void)
414{
415 return 0;
416}
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530417#endif /* CONFIG_CPU_IDLE */