Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/mach-dove/pcie.c |
| 3 | * |
| 4 | * PCIe functions for Marvell Dove 88AP510 SoC |
| 5 | * |
| 6 | * This file is licensed under the terms of the GNU General Public |
| 7 | * License version 2. This program is licensed "as is" without any |
| 8 | * warranty of any kind, whether express or implied. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/kernel.h> |
| 12 | #include <linux/pci.h> |
Rob Herring | cc22b4c | 2011-06-28 21:22:40 -0500 | [diff] [blame] | 13 | #include <video/vga.h> |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 14 | #include <asm/mach/pci.h> |
| 15 | #include <asm/mach/arch.h> |
| 16 | #include <asm/setup.h> |
| 17 | #include <asm/delay.h> |
| 18 | #include <plat/pcie.h> |
| 19 | #include <mach/irqs.h> |
| 20 | #include <mach/bridge-regs.h> |
Andrew Lunn | 45173d5 | 2011-12-07 21:48:06 +0100 | [diff] [blame] | 21 | #include <plat/addr-map.h> |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 22 | #include "common.h" |
| 23 | |
| 24 | struct pcie_port { |
| 25 | u8 index; |
| 26 | u8 root_bus_nr; |
| 27 | void __iomem *base; |
| 28 | spinlock_t conf_lock; |
| 29 | char io_space_name[16]; |
| 30 | char mem_space_name[16]; |
| 31 | struct resource res[2]; |
| 32 | }; |
| 33 | |
| 34 | static struct pcie_port pcie_port[2]; |
| 35 | static int num_pcie_ports; |
| 36 | |
| 37 | |
| 38 | static int __init dove_pcie_setup(int nr, struct pci_sys_data *sys) |
| 39 | { |
| 40 | struct pcie_port *pp; |
| 41 | |
| 42 | if (nr >= num_pcie_ports) |
| 43 | return 0; |
| 44 | |
| 45 | pp = &pcie_port[nr]; |
| 46 | pp->root_bus_nr = sys->busnr; |
| 47 | |
| 48 | /* |
| 49 | * Generic PCIe unit setup. |
| 50 | */ |
| 51 | orion_pcie_set_local_bus_nr(pp->base, sys->busnr); |
| 52 | |
Andrew Lunn | 63a9332 | 2011-12-07 21:48:07 +0100 | [diff] [blame] | 53 | orion_pcie_setup(pp->base); |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 54 | |
| 55 | /* |
| 56 | * IORESOURCE_IO |
| 57 | */ |
| 58 | snprintf(pp->io_space_name, sizeof(pp->io_space_name), |
| 59 | "PCIe %d I/O", pp->index); |
| 60 | pp->io_space_name[sizeof(pp->io_space_name) - 1] = 0; |
| 61 | pp->res[0].name = pp->io_space_name; |
| 62 | if (pp->index == 0) { |
| 63 | pp->res[0].start = DOVE_PCIE0_IO_PHYS_BASE; |
| 64 | pp->res[0].end = pp->res[0].start + DOVE_PCIE0_IO_SIZE - 1; |
| 65 | } else { |
| 66 | pp->res[0].start = DOVE_PCIE1_IO_PHYS_BASE; |
| 67 | pp->res[0].end = pp->res[0].start + DOVE_PCIE1_IO_SIZE - 1; |
| 68 | } |
| 69 | pp->res[0].flags = IORESOURCE_IO; |
| 70 | if (request_resource(&ioport_resource, &pp->res[0])) |
| 71 | panic("Request PCIe IO resource failed\n"); |
Bjorn Helgaas | 37d1590 | 2011-10-28 16:26:16 -0600 | [diff] [blame] | 72 | pci_add_resource(&sys->resources, &pp->res[0]); |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * IORESOURCE_MEM |
| 76 | */ |
| 77 | snprintf(pp->mem_space_name, sizeof(pp->mem_space_name), |
| 78 | "PCIe %d MEM", pp->index); |
| 79 | pp->mem_space_name[sizeof(pp->mem_space_name) - 1] = 0; |
| 80 | pp->res[1].name = pp->mem_space_name; |
| 81 | if (pp->index == 0) { |
| 82 | pp->res[1].start = DOVE_PCIE0_MEM_PHYS_BASE; |
| 83 | pp->res[1].end = pp->res[1].start + DOVE_PCIE0_MEM_SIZE - 1; |
| 84 | } else { |
| 85 | pp->res[1].start = DOVE_PCIE1_MEM_PHYS_BASE; |
| 86 | pp->res[1].end = pp->res[1].start + DOVE_PCIE1_MEM_SIZE - 1; |
| 87 | } |
| 88 | pp->res[1].flags = IORESOURCE_MEM; |
| 89 | if (request_resource(&iomem_resource, &pp->res[1])) |
| 90 | panic("Request PCIe Memory resource failed\n"); |
Bjorn Helgaas | 37d1590 | 2011-10-28 16:26:16 -0600 | [diff] [blame] | 91 | pci_add_resource(&sys->resources, &pp->res[1]); |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 92 | |
| 93 | return 1; |
| 94 | } |
| 95 | |
| 96 | static struct pcie_port *bus_to_port(int bus) |
| 97 | { |
| 98 | int i; |
| 99 | |
| 100 | for (i = num_pcie_ports - 1; i >= 0; i--) { |
| 101 | int rbus = pcie_port[i].root_bus_nr; |
| 102 | if (rbus != -1 && rbus <= bus) |
| 103 | break; |
| 104 | } |
| 105 | |
| 106 | return i >= 0 ? pcie_port + i : NULL; |
| 107 | } |
| 108 | |
| 109 | static int pcie_valid_config(struct pcie_port *pp, int bus, int dev) |
| 110 | { |
| 111 | /* |
| 112 | * Don't go out when trying to access nonexisting devices |
| 113 | * on the local bus. |
| 114 | */ |
| 115 | if (bus == pp->root_bus_nr && dev > 1) |
| 116 | return 0; |
| 117 | |
| 118 | return 1; |
| 119 | } |
| 120 | |
| 121 | static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where, |
| 122 | int size, u32 *val) |
| 123 | { |
| 124 | struct pcie_port *pp = bus_to_port(bus->number); |
| 125 | unsigned long flags; |
| 126 | int ret; |
| 127 | |
| 128 | if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0) { |
| 129 | *val = 0xffffffff; |
| 130 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 131 | } |
| 132 | |
| 133 | spin_lock_irqsave(&pp->conf_lock, flags); |
| 134 | ret = orion_pcie_rd_conf(pp->base, bus, devfn, where, size, val); |
| 135 | spin_unlock_irqrestore(&pp->conf_lock, flags); |
| 136 | |
| 137 | return ret; |
| 138 | } |
| 139 | |
| 140 | static int pcie_wr_conf(struct pci_bus *bus, u32 devfn, |
| 141 | int where, int size, u32 val) |
| 142 | { |
| 143 | struct pcie_port *pp = bus_to_port(bus->number); |
| 144 | unsigned long flags; |
| 145 | int ret; |
| 146 | |
| 147 | if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0) |
| 148 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 149 | |
| 150 | spin_lock_irqsave(&pp->conf_lock, flags); |
| 151 | ret = orion_pcie_wr_conf(pp->base, bus, devfn, where, size, val); |
| 152 | spin_unlock_irqrestore(&pp->conf_lock, flags); |
| 153 | |
| 154 | return ret; |
| 155 | } |
| 156 | |
| 157 | static struct pci_ops pcie_ops = { |
| 158 | .read = pcie_rd_conf, |
| 159 | .write = pcie_wr_conf, |
| 160 | }; |
| 161 | |
| 162 | static void __devinit rc_pci_fixup(struct pci_dev *dev) |
| 163 | { |
| 164 | /* |
| 165 | * Prevent enumeration of root complex. |
| 166 | */ |
| 167 | if (dev->bus->parent == NULL && dev->devfn == 0) { |
| 168 | int i; |
| 169 | |
| 170 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { |
| 171 | dev->resource[i].start = 0; |
| 172 | dev->resource[i].end = 0; |
| 173 | dev->resource[i].flags = 0; |
| 174 | } |
| 175 | } |
| 176 | } |
| 177 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup); |
| 178 | |
| 179 | static struct pci_bus __init * |
| 180 | dove_pcie_scan_bus(int nr, struct pci_sys_data *sys) |
| 181 | { |
| 182 | struct pci_bus *bus; |
| 183 | |
| 184 | if (nr < num_pcie_ports) { |
Bjorn Helgaas | 37d1590 | 2011-10-28 16:26:16 -0600 | [diff] [blame] | 185 | bus = pci_scan_root_bus(NULL, sys->busnr, &pcie_ops, sys, |
| 186 | &sys->resources); |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 187 | } else { |
| 188 | bus = NULL; |
| 189 | BUG(); |
| 190 | } |
| 191 | |
| 192 | return bus; |
| 193 | } |
| 194 | |
Ralf Baechle | d534194 | 2011-06-10 15:30:21 +0100 | [diff] [blame] | 195 | static int __init dove_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin) |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 196 | { |
| 197 | struct pcie_port *pp = bus_to_port(dev->bus->number); |
| 198 | |
| 199 | return pp->index ? IRQ_DOVE_PCIE1 : IRQ_DOVE_PCIE0; |
| 200 | } |
| 201 | |
| 202 | static struct hw_pci dove_pci __initdata = { |
| 203 | .nr_controllers = 2, |
| 204 | .swizzle = pci_std_swizzle, |
| 205 | .setup = dove_pcie_setup, |
| 206 | .scan = dove_pcie_scan_bus, |
| 207 | .map_irq = dove_pcie_map_irq, |
| 208 | }; |
| 209 | |
| 210 | static void __init add_pcie_port(int index, unsigned long base) |
| 211 | { |
| 212 | printk(KERN_INFO "Dove PCIe port %d: ", index); |
| 213 | |
| 214 | if (orion_pcie_link_up((void __iomem *)base)) { |
| 215 | struct pcie_port *pp = &pcie_port[num_pcie_ports++]; |
| 216 | |
| 217 | printk(KERN_INFO "link up\n"); |
| 218 | |
| 219 | pp->index = index; |
| 220 | pp->root_bus_nr = -1; |
| 221 | pp->base = (void __iomem *)base; |
| 222 | spin_lock_init(&pp->conf_lock); |
| 223 | memset(pp->res, 0, sizeof(pp->res)); |
| 224 | } else { |
| 225 | printk(KERN_INFO "link down, ignoring\n"); |
| 226 | } |
| 227 | } |
| 228 | |
| 229 | void __init dove_pcie_init(int init_port0, int init_port1) |
| 230 | { |
Rob Herring | cc22b4c | 2011-06-28 21:22:40 -0500 | [diff] [blame] | 231 | vga_base = DOVE_PCIE0_MEM_PHYS_BASE; |
| 232 | |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 233 | if (init_port0) |
| 234 | add_pcie_port(0, DOVE_PCIE0_VIRT_BASE); |
| 235 | |
| 236 | if (init_port1) |
| 237 | add_pcie_port(1, DOVE_PCIE1_VIRT_BASE); |
| 238 | |
| 239 | pci_common_init(&dove_pci); |
| 240 | } |