blob: 40d2639eedcb62393ca1cc81f246478aeea8f008 [file] [log] [blame]
Ron Mercer5a4faa82006-07-25 00:40:21 -07001/*
2 * QLogic QLA3xxx NIC HBA Driver
3 * Copyright (c) 2003-2006 QLogic Corporation
4 *
5 * See LICENSE.qla3xxx for copyright and licensing details.
6 */
7
8#include <linux/kernel.h>
9#include <linux/init.h>
10#include <linux/types.h>
11#include <linux/module.h>
12#include <linux/list.h>
13#include <linux/pci.h>
14#include <linux/dma-mapping.h>
15#include <linux/sched.h>
16#include <linux/slab.h>
17#include <linux/dmapool.h>
18#include <linux/mempool.h>
19#include <linux/spinlock.h>
20#include <linux/kthread.h>
21#include <linux/interrupt.h>
22#include <linux/errno.h>
23#include <linux/ioport.h>
24#include <linux/ip.h>
Ron Mercerbd36b0a2007-01-03 16:26:08 -080025#include <linux/in.h>
Ron Mercer5a4faa82006-07-25 00:40:21 -070026#include <linux/if_arp.h>
27#include <linux/if_ether.h>
28#include <linux/netdevice.h>
29#include <linux/etherdevice.h>
30#include <linux/ethtool.h>
31#include <linux/skbuff.h>
32#include <linux/rtnetlink.h>
33#include <linux/if_vlan.h>
34#include <linux/init.h>
35#include <linux/delay.h>
36#include <linux/mm.h>
37
38#include "qla3xxx.h"
39
40#define DRV_NAME "qla3xxx"
41#define DRV_STRING "QLogic ISP3XXX Network Driver"
Benjamin Lied227dc2007-02-26 11:06:43 -080042#define DRV_VERSION "v2.03.00-k3"
Ron Mercer5a4faa82006-07-25 00:40:21 -070043#define PFX DRV_NAME " "
44
45static const char ql3xxx_driver_name[] = DRV_NAME;
46static const char ql3xxx_driver_version[] = DRV_VERSION;
47
48MODULE_AUTHOR("QLogic Corporation");
49MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
50MODULE_LICENSE("GPL");
51MODULE_VERSION(DRV_VERSION);
52
53static const u32 default_msg
54 = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
55 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
56
57static int debug = -1; /* defaults above */
58module_param(debug, int, 0);
59MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
60
61static int msi;
62module_param(msi, int, 0);
63MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
64
65static struct pci_device_id ql3xxx_pci_tbl[] __devinitdata = {
66 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
Ron Mercerbd36b0a2007-01-03 16:26:08 -080067 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
Ron Mercer5a4faa82006-07-25 00:40:21 -070068 /* required last entry */
69 {0,}
70};
71
72MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
73
74/*
75 * Caller must take hw_lock.
76 */
77static int ql_sem_spinlock(struct ql3_adapter *qdev,
78 u32 sem_mask, u32 sem_bits)
79{
80 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
81 u32 value;
82 unsigned int seconds = 3;
83
84 do {
85 writel((sem_mask | sem_bits),
86 &port_regs->CommonRegs.semaphoreReg);
87 value = readl(&port_regs->CommonRegs.semaphoreReg);
88 if ((value & (sem_mask >> 16)) == sem_bits)
89 return 0;
90 ssleep(1);
91 } while(--seconds);
92 return -1;
93}
94
95static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
96{
97 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
98 writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
99 readl(&port_regs->CommonRegs.semaphoreReg);
100}
101
102static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
103{
104 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
105 u32 value;
106
107 writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
108 value = readl(&port_regs->CommonRegs.semaphoreReg);
109 return ((value & (sem_mask >> 16)) == sem_bits);
110}
111
112/*
113 * Caller holds hw_lock.
114 */
115static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
116{
117 int i = 0;
118
119 while (1) {
120 if (!ql_sem_lock(qdev,
121 QL_DRVR_SEM_MASK,
122 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
123 * 2) << 1)) {
124 if (i < 10) {
125 ssleep(1);
126 i++;
127 } else {
128 printk(KERN_ERR PFX "%s: Timed out waiting for "
129 "driver lock...\n",
130 qdev->ndev->name);
131 return 0;
132 }
133 } else {
134 printk(KERN_DEBUG PFX
135 "%s: driver lock acquired.\n",
136 qdev->ndev->name);
137 return 1;
138 }
139 }
140}
141
142static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
143{
144 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
145
146 writel(((ISP_CONTROL_NP_MASK << 16) | page),
147 &port_regs->CommonRegs.ispControlStatus);
148 readl(&port_regs->CommonRegs.ispControlStatus);
149 qdev->current_page = page;
150}
151
152static u32 ql_read_common_reg_l(struct ql3_adapter *qdev,
153 u32 __iomem * reg)
154{
155 u32 value;
156 unsigned long hw_flags;
157
158 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
159 value = readl(reg);
160 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
161
162 return value;
163}
164
165static u32 ql_read_common_reg(struct ql3_adapter *qdev,
166 u32 __iomem * reg)
167{
168 return readl(reg);
169}
170
171static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
172{
173 u32 value;
174 unsigned long hw_flags;
175
176 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
177
178 if (qdev->current_page != 0)
179 ql_set_register_page(qdev,0);
180 value = readl(reg);
181
182 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
183 return value;
184}
185
186static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
187{
188 if (qdev->current_page != 0)
189 ql_set_register_page(qdev,0);
190 return readl(reg);
191}
192
193static void ql_write_common_reg_l(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100194 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa82006-07-25 00:40:21 -0700195{
196 unsigned long hw_flags;
197
198 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Al Viroee111d12006-09-25 02:53:53 +0100199 writel(value, reg);
Ron Mercer5a4faa82006-07-25 00:40:21 -0700200 readl(reg);
201 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
202 return;
203}
204
205static void ql_write_common_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100206 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa82006-07-25 00:40:21 -0700207{
Al Viroee111d12006-09-25 02:53:53 +0100208 writel(value, reg);
Ron Mercer5a4faa82006-07-25 00:40:21 -0700209 readl(reg);
210 return;
211}
212
Ron Mercer80b02e52007-01-03 16:26:07 -0800213static void ql_write_nvram_reg(struct ql3_adapter *qdev,
214 u32 __iomem *reg, u32 value)
215{
216 writel(value, reg);
217 readl(reg);
218 udelay(1);
219 return;
220}
221
Ron Mercer5a4faa82006-07-25 00:40:21 -0700222static void ql_write_page0_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100223 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa82006-07-25 00:40:21 -0700224{
225 if (qdev->current_page != 0)
226 ql_set_register_page(qdev,0);
Al Viroee111d12006-09-25 02:53:53 +0100227 writel(value, reg);
Ron Mercer5a4faa82006-07-25 00:40:21 -0700228 readl(reg);
229 return;
230}
231
232/*
233 * Caller holds hw_lock. Only called during init.
234 */
235static void ql_write_page1_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100236 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa82006-07-25 00:40:21 -0700237{
238 if (qdev->current_page != 1)
239 ql_set_register_page(qdev,1);
Al Viroee111d12006-09-25 02:53:53 +0100240 writel(value, reg);
Ron Mercer5a4faa82006-07-25 00:40:21 -0700241 readl(reg);
242 return;
243}
244
245/*
246 * Caller holds hw_lock. Only called during init.
247 */
248static void ql_write_page2_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100249 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa82006-07-25 00:40:21 -0700250{
251 if (qdev->current_page != 2)
252 ql_set_register_page(qdev,2);
Al Viroee111d12006-09-25 02:53:53 +0100253 writel(value, reg);
Ron Mercer5a4faa82006-07-25 00:40:21 -0700254 readl(reg);
255 return;
256}
257
258static void ql_disable_interrupts(struct ql3_adapter *qdev)
259{
260 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
261
262 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
263 (ISP_IMR_ENABLE_INT << 16));
264
265}
266
267static void ql_enable_interrupts(struct ql3_adapter *qdev)
268{
269 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
270
271 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
272 ((0xff << 16) | ISP_IMR_ENABLE_INT));
273
274}
275
276static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
277 struct ql_rcv_buf_cb *lrg_buf_cb)
278{
Benjamin Li0f8ab892007-02-26 11:06:40 -0800279 dma_addr_t map;
280 int err;
Ron Mercer5a4faa82006-07-25 00:40:21 -0700281 lrg_buf_cb->next = NULL;
282
283 if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
284 qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
285 } else {
286 qdev->lrg_buf_free_tail->next = lrg_buf_cb;
287 qdev->lrg_buf_free_tail = lrg_buf_cb;
288 }
289
290 if (!lrg_buf_cb->skb) {
Benjamin Licd238fa2007-02-26 11:06:33 -0800291 lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
292 qdev->lrg_buffer_len);
Ron Mercer5a4faa82006-07-25 00:40:21 -0700293 if (unlikely(!lrg_buf_cb->skb)) {
Benjamin Licd238fa2007-02-26 11:06:33 -0800294 printk(KERN_ERR PFX "%s: failed netdev_alloc_skb().\n",
Ron Mercer5a4faa82006-07-25 00:40:21 -0700295 qdev->ndev->name);
296 qdev->lrg_buf_skb_check++;
297 } else {
298 /*
299 * We save some space to copy the ethhdr from first
300 * buffer
301 */
302 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
303 map = pci_map_single(qdev->pdev,
304 lrg_buf_cb->skb->data,
305 qdev->lrg_buffer_len -
306 QL_HEADER_SPACE,
307 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -0800308 err = pci_dma_mapping_error(map);
309 if(err) {
310 printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
311 qdev->ndev->name, err);
312 dev_kfree_skb(lrg_buf_cb->skb);
313 lrg_buf_cb->skb = NULL;
314
315 qdev->lrg_buf_skb_check++;
316 return;
317 }
318
Ron Mercer5a4faa82006-07-25 00:40:21 -0700319 lrg_buf_cb->buf_phy_addr_low =
320 cpu_to_le32(LS_64BITS(map));
321 lrg_buf_cb->buf_phy_addr_high =
322 cpu_to_le32(MS_64BITS(map));
323 pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
324 pci_unmap_len_set(lrg_buf_cb, maplen,
325 qdev->lrg_buffer_len -
326 QL_HEADER_SPACE);
327 }
328 }
329
330 qdev->lrg_buf_free_count++;
331}
332
333static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
334 *qdev)
335{
336 struct ql_rcv_buf_cb *lrg_buf_cb;
337
338 if ((lrg_buf_cb = qdev->lrg_buf_free_head) != NULL) {
339 if ((qdev->lrg_buf_free_head = lrg_buf_cb->next) == NULL)
340 qdev->lrg_buf_free_tail = NULL;
341 qdev->lrg_buf_free_count--;
342 }
343
344 return lrg_buf_cb;
345}
346
347static u32 addrBits = EEPROM_NO_ADDR_BITS;
348static u32 dataBits = EEPROM_NO_DATA_BITS;
349
350static void fm93c56a_deselect(struct ql3_adapter *qdev);
351static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
352 unsigned short *value);
353
354/*
355 * Caller holds hw_lock.
356 */
357static void fm93c56a_select(struct ql3_adapter *qdev)
358{
359 struct ql3xxx_port_registers __iomem *port_regs =
360 qdev->mem_map_registers;
361
362 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
Ron Mercer80b02e52007-01-03 16:26:07 -0800363 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700364 ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
Ron Mercer80b02e52007-01-03 16:26:07 -0800365 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700366 ((ISP_NVRAM_MASK << 16) | qdev->eeprom_cmd_data));
367}
368
369/*
370 * Caller holds hw_lock.
371 */
372static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
373{
374 int i;
375 u32 mask;
376 u32 dataBit;
377 u32 previousBit;
378 struct ql3xxx_port_registers __iomem *port_regs =
379 qdev->mem_map_registers;
380
381 /* Clock in a zero, then do the start bit */
Ron Mercer80b02e52007-01-03 16:26:07 -0800382 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700383 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
384 AUBURN_EEPROM_DO_1);
Ron Mercer80b02e52007-01-03 16:26:07 -0800385 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700386 ISP_NVRAM_MASK | qdev->
387 eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
388 AUBURN_EEPROM_CLK_RISE);
Ron Mercer80b02e52007-01-03 16:26:07 -0800389 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700390 ISP_NVRAM_MASK | qdev->
391 eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
392 AUBURN_EEPROM_CLK_FALL);
393
394 mask = 1 << (FM93C56A_CMD_BITS - 1);
395 /* Force the previous data bit to be different */
396 previousBit = 0xffff;
397 for (i = 0; i < FM93C56A_CMD_BITS; i++) {
398 dataBit =
399 (cmd & mask) ? AUBURN_EEPROM_DO_1 : AUBURN_EEPROM_DO_0;
400 if (previousBit != dataBit) {
401 /*
402 * If the bit changed, then change the DO state to
403 * match
404 */
Ron Mercer80b02e52007-01-03 16:26:07 -0800405 ql_write_nvram_reg(qdev,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700406 &port_regs->CommonRegs.
407 serialPortInterfaceReg,
408 ISP_NVRAM_MASK | qdev->
409 eeprom_cmd_data | dataBit);
410 previousBit = dataBit;
411 }
Ron Mercer80b02e52007-01-03 16:26:07 -0800412 ql_write_nvram_reg(qdev,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700413 &port_regs->CommonRegs.
414 serialPortInterfaceReg,
415 ISP_NVRAM_MASK | qdev->
416 eeprom_cmd_data | dataBit |
417 AUBURN_EEPROM_CLK_RISE);
Ron Mercer80b02e52007-01-03 16:26:07 -0800418 ql_write_nvram_reg(qdev,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700419 &port_regs->CommonRegs.
420 serialPortInterfaceReg,
421 ISP_NVRAM_MASK | qdev->
422 eeprom_cmd_data | dataBit |
423 AUBURN_EEPROM_CLK_FALL);
424 cmd = cmd << 1;
425 }
426
427 mask = 1 << (addrBits - 1);
428 /* Force the previous data bit to be different */
429 previousBit = 0xffff;
430 for (i = 0; i < addrBits; i++) {
431 dataBit =
432 (eepromAddr & mask) ? AUBURN_EEPROM_DO_1 :
433 AUBURN_EEPROM_DO_0;
434 if (previousBit != dataBit) {
435 /*
436 * If the bit changed, then change the DO state to
437 * match
438 */
Ron Mercer80b02e52007-01-03 16:26:07 -0800439 ql_write_nvram_reg(qdev,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700440 &port_regs->CommonRegs.
441 serialPortInterfaceReg,
442 ISP_NVRAM_MASK | qdev->
443 eeprom_cmd_data | dataBit);
444 previousBit = dataBit;
445 }
Ron Mercer80b02e52007-01-03 16:26:07 -0800446 ql_write_nvram_reg(qdev,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700447 &port_regs->CommonRegs.
448 serialPortInterfaceReg,
449 ISP_NVRAM_MASK | qdev->
450 eeprom_cmd_data | dataBit |
451 AUBURN_EEPROM_CLK_RISE);
Ron Mercer80b02e52007-01-03 16:26:07 -0800452 ql_write_nvram_reg(qdev,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700453 &port_regs->CommonRegs.
454 serialPortInterfaceReg,
455 ISP_NVRAM_MASK | qdev->
456 eeprom_cmd_data | dataBit |
457 AUBURN_EEPROM_CLK_FALL);
458 eepromAddr = eepromAddr << 1;
459 }
460}
461
462/*
463 * Caller holds hw_lock.
464 */
465static void fm93c56a_deselect(struct ql3_adapter *qdev)
466{
467 struct ql3xxx_port_registers __iomem *port_regs =
468 qdev->mem_map_registers;
469 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
Ron Mercer80b02e52007-01-03 16:26:07 -0800470 ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700471 ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
472}
473
474/*
475 * Caller holds hw_lock.
476 */
477static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
478{
479 int i;
480 u32 data = 0;
481 u32 dataBit;
482 struct ql3xxx_port_registers __iomem *port_regs =
483 qdev->mem_map_registers;
484
485 /* Read the data bits */
486 /* The first bit is a dummy. Clock right over it. */
487 for (i = 0; i < dataBits; i++) {
Ron Mercer80b02e52007-01-03 16:26:07 -0800488 ql_write_nvram_reg(qdev,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700489 &port_regs->CommonRegs.
490 serialPortInterfaceReg,
491 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
492 AUBURN_EEPROM_CLK_RISE);
Ron Mercer80b02e52007-01-03 16:26:07 -0800493 ql_write_nvram_reg(qdev,
Ron Mercer5a4faa82006-07-25 00:40:21 -0700494 &port_regs->CommonRegs.
495 serialPortInterfaceReg,
496 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
497 AUBURN_EEPROM_CLK_FALL);
498 dataBit =
499 (ql_read_common_reg
500 (qdev,
501 &port_regs->CommonRegs.
502 serialPortInterfaceReg) & AUBURN_EEPROM_DI_1) ? 1 : 0;
503 data = (data << 1) | dataBit;
504 }
505 *value = (u16) data;
506}
507
508/*
509 * Caller holds hw_lock.
510 */
511static void eeprom_readword(struct ql3_adapter *qdev,
512 u32 eepromAddr, unsigned short *value)
513{
514 fm93c56a_select(qdev);
515 fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
516 fm93c56a_datain(qdev, value);
517 fm93c56a_deselect(qdev);
518}
519
520static void ql_swap_mac_addr(u8 * macAddress)
521{
522#ifdef __BIG_ENDIAN
523 u8 temp;
524 temp = macAddress[0];
525 macAddress[0] = macAddress[1];
526 macAddress[1] = temp;
527 temp = macAddress[2];
528 macAddress[2] = macAddress[3];
529 macAddress[3] = temp;
530 temp = macAddress[4];
531 macAddress[4] = macAddress[5];
532 macAddress[5] = temp;
533#endif
534}
535
536static int ql_get_nvram_params(struct ql3_adapter *qdev)
537{
538 u16 *pEEPROMData;
539 u16 checksum = 0;
540 u32 index;
541 unsigned long hw_flags;
542
543 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
544
545 pEEPROMData = (u16 *) & qdev->nvram_data;
546 qdev->eeprom_cmd_data = 0;
547 if(ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
548 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
549 2) << 10)) {
550 printk(KERN_ERR PFX"%s: Failed ql_sem_spinlock().\n",
551 __func__);
552 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
553 return -1;
554 }
555
556 for (index = 0; index < EEPROM_SIZE; index++) {
557 eeprom_readword(qdev, index, pEEPROMData);
558 checksum += *pEEPROMData;
559 pEEPROMData++;
560 }
561 ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
562
563 if (checksum != 0) {
564 printk(KERN_ERR PFX "%s: checksum should be zero, is %x!!\n",
565 qdev->ndev->name, checksum);
566 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
567 return -1;
568 }
569
570 /*
571 * We have a problem with endianness for the MAC addresses
572 * and the two 8-bit values version, and numPorts. We
573 * have to swap them on big endian systems.
574 */
575 ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn0.macAddress);
576 ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn1.macAddress);
577 ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn2.macAddress);
578 ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn3.macAddress);
579 pEEPROMData = (u16 *) & qdev->nvram_data.version;
580 *pEEPROMData = le16_to_cpu(*pEEPROMData);
581
582 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
583 return checksum;
584}
585
586static const u32 PHYAddr[2] = {
587 PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
588};
589
590static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
591{
592 struct ql3xxx_port_registers __iomem *port_regs =
593 qdev->mem_map_registers;
594 u32 temp;
595 int count = 1000;
596
597 while (count) {
598 temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
599 if (!(temp & MAC_MII_STATUS_BSY))
600 return 0;
601 udelay(10);
602 count--;
603 }
604 return -1;
605}
606
607static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
608{
609 struct ql3xxx_port_registers __iomem *port_regs =
610 qdev->mem_map_registers;
611 u32 scanControl;
612
613 if (qdev->numPorts > 1) {
614 /* Auto scan will cycle through multiple ports */
615 scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
616 } else {
617 scanControl = MAC_MII_CONTROL_SC;
618 }
619
620 /*
621 * Scan register 1 of PHY/PETBI,
622 * Set up to scan both devices
623 * The autoscan starts from the first register, completes
624 * the last one before rolling over to the first
625 */
626 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
627 PHYAddr[0] | MII_SCAN_REGISTER);
628
629 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
630 (scanControl) |
631 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
632}
633
634static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
635{
636 u8 ret;
637 struct ql3xxx_port_registers __iomem *port_regs =
638 qdev->mem_map_registers;
639
640 /* See if scan mode is enabled before we turn it off */
641 if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
642 (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
643 /* Scan is enabled */
644 ret = 1;
645 } else {
646 /* Scan is disabled */
647 ret = 0;
648 }
649
650 /*
651 * When disabling scan mode you must first change the MII register
652 * address
653 */
654 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
655 PHYAddr[0] | MII_SCAN_REGISTER);
656
657 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
658 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
659 MAC_MII_CONTROL_RC) << 16));
660
661 return ret;
662}
663
664static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
665 u16 regAddr, u16 value, u32 mac_index)
666{
667 struct ql3xxx_port_registers __iomem *port_regs =
668 qdev->mem_map_registers;
669 u8 scanWasEnabled;
670
671 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
672
673 if (ql_wait_for_mii_ready(qdev)) {
674 if (netif_msg_link(qdev))
675 printk(KERN_WARNING PFX
676 "%s Timed out waiting for management port to "
677 "get free before issuing command.\n",
678 qdev->ndev->name);
679 return -1;
680 }
681
682 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
683 PHYAddr[mac_index] | regAddr);
684
685 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
686
687 /* Wait for write to complete 9/10/04 SJP */
688 if (ql_wait_for_mii_ready(qdev)) {
689 if (netif_msg_link(qdev))
690 printk(KERN_WARNING PFX
691 "%s: Timed out waiting for management port to"
692 "get free before issuing command.\n",
693 qdev->ndev->name);
694 return -1;
695 }
696
697 if (scanWasEnabled)
698 ql_mii_enable_scan_mode(qdev);
699
700 return 0;
701}
702
703static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
704 u16 * value, u32 mac_index)
705{
706 struct ql3xxx_port_registers __iomem *port_regs =
707 qdev->mem_map_registers;
708 u8 scanWasEnabled;
709 u32 temp;
710
711 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
712
713 if (ql_wait_for_mii_ready(qdev)) {
714 if (netif_msg_link(qdev))
715 printk(KERN_WARNING PFX
716 "%s: Timed out waiting for management port to "
717 "get free before issuing command.\n",
718 qdev->ndev->name);
719 return -1;
720 }
721
722 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
723 PHYAddr[mac_index] | regAddr);
724
725 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
726 (MAC_MII_CONTROL_RC << 16));
727
728 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
729 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
730
731 /* Wait for the read to complete */
732 if (ql_wait_for_mii_ready(qdev)) {
733 if (netif_msg_link(qdev))
734 printk(KERN_WARNING PFX
735 "%s: Timed out waiting for management port to "
736 "get free after issuing command.\n",
737 qdev->ndev->name);
738 return -1;
739 }
740
741 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
742 *value = (u16) temp;
743
744 if (scanWasEnabled)
745 ql_mii_enable_scan_mode(qdev);
746
747 return 0;
748}
749
750static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
751{
752 struct ql3xxx_port_registers __iomem *port_regs =
753 qdev->mem_map_registers;
754
755 ql_mii_disable_scan_mode(qdev);
756
757 if (ql_wait_for_mii_ready(qdev)) {
758 if (netif_msg_link(qdev))
759 printk(KERN_WARNING PFX
760 "%s: Timed out waiting for management port to "
761 "get free before issuing command.\n",
762 qdev->ndev->name);
763 return -1;
764 }
765
766 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
767 qdev->PHYAddr | regAddr);
768
769 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
770
771 /* Wait for write to complete. */
772 if (ql_wait_for_mii_ready(qdev)) {
773 if (netif_msg_link(qdev))
774 printk(KERN_WARNING PFX
775 "%s: Timed out waiting for management port to "
776 "get free before issuing command.\n",
777 qdev->ndev->name);
778 return -1;
779 }
780
781 ql_mii_enable_scan_mode(qdev);
782
783 return 0;
784}
785
786static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
787{
788 u32 temp;
789 struct ql3xxx_port_registers __iomem *port_regs =
790 qdev->mem_map_registers;
791
792 ql_mii_disable_scan_mode(qdev);
793
794 if (ql_wait_for_mii_ready(qdev)) {
795 if (netif_msg_link(qdev))
796 printk(KERN_WARNING PFX
797 "%s: Timed out waiting for management port to "
798 "get free before issuing command.\n",
799 qdev->ndev->name);
800 return -1;
801 }
802
803 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
804 qdev->PHYAddr | regAddr);
805
806 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
807 (MAC_MII_CONTROL_RC << 16));
808
809 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
810 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
811
812 /* Wait for the read to complete */
813 if (ql_wait_for_mii_ready(qdev)) {
814 if (netif_msg_link(qdev))
815 printk(KERN_WARNING PFX
816 "%s: Timed out waiting for management port to "
817 "get free before issuing command.\n",
818 qdev->ndev->name);
819 return -1;
820 }
821
822 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
823 *value = (u16) temp;
824
825 ql_mii_enable_scan_mode(qdev);
826
827 return 0;
828}
829
830static void ql_petbi_reset(struct ql3_adapter *qdev)
831{
832 ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
833}
834
835static void ql_petbi_start_neg(struct ql3_adapter *qdev)
836{
837 u16 reg;
838
839 /* Enable Auto-negotiation sense */
840 ql_mii_read_reg(qdev, PETBI_TBI_CTRL, &reg);
841 reg |= PETBI_TBI_AUTO_SENSE;
842 ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
843
844 ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
845 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
846
847 ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
848 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
849 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
850
851}
852
853static void ql_petbi_reset_ex(struct ql3_adapter *qdev, u32 mac_index)
854{
855 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
856 mac_index);
857}
858
859static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev, u32 mac_index)
860{
861 u16 reg;
862
863 /* Enable Auto-negotiation sense */
864 ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, &reg, mac_index);
865 reg |= PETBI_TBI_AUTO_SENSE;
866 ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg, mac_index);
867
868 ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
869 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX, mac_index);
870
871 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
872 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
873 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
874 mac_index);
875}
876
877static void ql_petbi_init(struct ql3_adapter *qdev)
878{
879 ql_petbi_reset(qdev);
880 ql_petbi_start_neg(qdev);
881}
882
883static void ql_petbi_init_ex(struct ql3_adapter *qdev, u32 mac_index)
884{
885 ql_petbi_reset_ex(qdev, mac_index);
886 ql_petbi_start_neg_ex(qdev, mac_index);
887}
888
889static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
890{
891 u16 reg;
892
893 if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, &reg) < 0)
894 return 0;
895
896 return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
897}
898
899static int ql_phy_get_speed(struct ql3_adapter *qdev)
900{
901 u16 reg;
902
903 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
904 return 0;
905
906 reg = (((reg & 0x18) >> 3) & 3);
907
908 if (reg == 2)
909 return SPEED_1000;
910 else if (reg == 1)
911 return SPEED_100;
912 else if (reg == 0)
913 return SPEED_10;
914 else
915 return -1;
916}
917
918static int ql_is_full_dup(struct ql3_adapter *qdev)
919{
920 u16 reg;
921
922 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
923 return 0;
924
925 return (reg & PHY_AUX_DUPLEX_STAT) != 0;
926}
927
928static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
929{
930 u16 reg;
931
932 if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, &reg) < 0)
933 return 0;
934
935 return (reg & PHY_NEG_PAUSE) != 0;
936}
937
938/*
939 * Caller holds hw_lock.
940 */
941static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
942{
943 struct ql3xxx_port_registers __iomem *port_regs =
944 qdev->mem_map_registers;
945 u32 value;
946
947 if (enable)
948 value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
949 else
950 value = (MAC_CONFIG_REG_PE << 16);
951
952 if (qdev->mac_index)
953 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
954 else
955 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
956}
957
958/*
959 * Caller holds hw_lock.
960 */
961static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
962{
963 struct ql3xxx_port_registers __iomem *port_regs =
964 qdev->mem_map_registers;
965 u32 value;
966
967 if (enable)
968 value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
969 else
970 value = (MAC_CONFIG_REG_SR << 16);
971
972 if (qdev->mac_index)
973 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
974 else
975 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
976}
977
978/*
979 * Caller holds hw_lock.
980 */
981static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
982{
983 struct ql3xxx_port_registers __iomem *port_regs =
984 qdev->mem_map_registers;
985 u32 value;
986
987 if (enable)
988 value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
989 else
990 value = (MAC_CONFIG_REG_GM << 16);
991
992 if (qdev->mac_index)
993 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
994 else
995 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
996}
997
998/*
999 * Caller holds hw_lock.
1000 */
1001static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
1002{
1003 struct ql3xxx_port_registers __iomem *port_regs =
1004 qdev->mem_map_registers;
1005 u32 value;
1006
1007 if (enable)
1008 value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
1009 else
1010 value = (MAC_CONFIG_REG_FD << 16);
1011
1012 if (qdev->mac_index)
1013 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1014 else
1015 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1016}
1017
1018/*
1019 * Caller holds hw_lock.
1020 */
1021static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
1022{
1023 struct ql3xxx_port_registers __iomem *port_regs =
1024 qdev->mem_map_registers;
1025 u32 value;
1026
1027 if (enable)
1028 value =
1029 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
1030 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
1031 else
1032 value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
1033
1034 if (qdev->mac_index)
1035 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1036 else
1037 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1038}
1039
1040/*
1041 * Caller holds hw_lock.
1042 */
1043static int ql_is_fiber(struct ql3_adapter *qdev)
1044{
1045 struct ql3xxx_port_registers __iomem *port_regs =
1046 qdev->mem_map_registers;
1047 u32 bitToCheck = 0;
1048 u32 temp;
1049
1050 switch (qdev->mac_index) {
1051 case 0:
1052 bitToCheck = PORT_STATUS_SM0;
1053 break;
1054 case 1:
1055 bitToCheck = PORT_STATUS_SM1;
1056 break;
1057 }
1058
1059 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1060 return (temp & bitToCheck) != 0;
1061}
1062
1063static int ql_is_auto_cfg(struct ql3_adapter *qdev)
1064{
1065 u16 reg;
1066 ql_mii_read_reg(qdev, 0x00, &reg);
1067 return (reg & 0x1000) != 0;
1068}
1069
1070/*
1071 * Caller holds hw_lock.
1072 */
1073static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
1074{
1075 struct ql3xxx_port_registers __iomem *port_regs =
1076 qdev->mem_map_registers;
1077 u32 bitToCheck = 0;
1078 u32 temp;
1079
1080 switch (qdev->mac_index) {
1081 case 0:
1082 bitToCheck = PORT_STATUS_AC0;
1083 break;
1084 case 1:
1085 bitToCheck = PORT_STATUS_AC1;
1086 break;
1087 }
1088
1089 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1090 if (temp & bitToCheck) {
1091 if (netif_msg_link(qdev))
1092 printk(KERN_INFO PFX
1093 "%s: Auto-Negotiate complete.\n",
1094 qdev->ndev->name);
1095 return 1;
1096 } else {
1097 if (netif_msg_link(qdev))
1098 printk(KERN_WARNING PFX
1099 "%s: Auto-Negotiate incomplete.\n",
1100 qdev->ndev->name);
1101 return 0;
1102 }
1103}
1104
1105/*
1106 * ql_is_neg_pause() returns 1 if pause was negotiated to be on
1107 */
1108static int ql_is_neg_pause(struct ql3_adapter *qdev)
1109{
1110 if (ql_is_fiber(qdev))
1111 return ql_is_petbi_neg_pause(qdev);
1112 else
1113 return ql_is_phy_neg_pause(qdev);
1114}
1115
1116static int ql_auto_neg_error(struct ql3_adapter *qdev)
1117{
1118 struct ql3xxx_port_registers __iomem *port_regs =
1119 qdev->mem_map_registers;
1120 u32 bitToCheck = 0;
1121 u32 temp;
1122
1123 switch (qdev->mac_index) {
1124 case 0:
1125 bitToCheck = PORT_STATUS_AE0;
1126 break;
1127 case 1:
1128 bitToCheck = PORT_STATUS_AE1;
1129 break;
1130 }
1131 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1132 return (temp & bitToCheck) != 0;
1133}
1134
1135static u32 ql_get_link_speed(struct ql3_adapter *qdev)
1136{
1137 if (ql_is_fiber(qdev))
1138 return SPEED_1000;
1139 else
1140 return ql_phy_get_speed(qdev);
1141}
1142
1143static int ql_is_link_full_dup(struct ql3_adapter *qdev)
1144{
1145 if (ql_is_fiber(qdev))
1146 return 1;
1147 else
1148 return ql_is_full_dup(qdev);
1149}
1150
1151/*
1152 * Caller holds hw_lock.
1153 */
1154static int ql_link_down_detect(struct ql3_adapter *qdev)
1155{
1156 struct ql3xxx_port_registers __iomem *port_regs =
1157 qdev->mem_map_registers;
1158 u32 bitToCheck = 0;
1159 u32 temp;
1160
1161 switch (qdev->mac_index) {
1162 case 0:
1163 bitToCheck = ISP_CONTROL_LINK_DN_0;
1164 break;
1165 case 1:
1166 bitToCheck = ISP_CONTROL_LINK_DN_1;
1167 break;
1168 }
1169
1170 temp =
1171 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
1172 return (temp & bitToCheck) != 0;
1173}
1174
1175/*
1176 * Caller holds hw_lock.
1177 */
1178static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
1179{
1180 struct ql3xxx_port_registers __iomem *port_regs =
1181 qdev->mem_map_registers;
1182
1183 switch (qdev->mac_index) {
1184 case 0:
1185 ql_write_common_reg(qdev,
1186 &port_regs->CommonRegs.ispControlStatus,
1187 (ISP_CONTROL_LINK_DN_0) |
1188 (ISP_CONTROL_LINK_DN_0 << 16));
1189 break;
1190
1191 case 1:
1192 ql_write_common_reg(qdev,
1193 &port_regs->CommonRegs.ispControlStatus,
1194 (ISP_CONTROL_LINK_DN_1) |
1195 (ISP_CONTROL_LINK_DN_1 << 16));
1196 break;
1197
1198 default:
1199 return 1;
1200 }
1201
1202 return 0;
1203}
1204
1205/*
1206 * Caller holds hw_lock.
1207 */
1208static int ql_this_adapter_controls_port(struct ql3_adapter *qdev,
1209 u32 mac_index)
1210{
1211 struct ql3xxx_port_registers __iomem *port_regs =
1212 qdev->mem_map_registers;
1213 u32 bitToCheck = 0;
1214 u32 temp;
1215
1216 switch (mac_index) {
1217 case 0:
1218 bitToCheck = PORT_STATUS_F1_ENABLED;
1219 break;
1220 case 1:
1221 bitToCheck = PORT_STATUS_F3_ENABLED;
1222 break;
1223 default:
1224 break;
1225 }
1226
1227 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1228 if (temp & bitToCheck) {
1229 if (netif_msg_link(qdev))
1230 printk(KERN_DEBUG PFX
1231 "%s: is not link master.\n", qdev->ndev->name);
1232 return 0;
1233 } else {
1234 if (netif_msg_link(qdev))
1235 printk(KERN_DEBUG PFX
1236 "%s: is link master.\n", qdev->ndev->name);
1237 return 1;
1238 }
1239}
1240
1241static void ql_phy_reset_ex(struct ql3_adapter *qdev, u32 mac_index)
1242{
1243 ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET, mac_index);
1244}
1245
1246static void ql_phy_start_neg_ex(struct ql3_adapter *qdev, u32 mac_index)
1247{
1248 u16 reg;
1249
1250 ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER,
1251 PHY_NEG_PAUSE | PHY_NEG_ADV_SPEED | 1, mac_index);
1252
1253 ql_mii_read_reg_ex(qdev, CONTROL_REG, &reg, mac_index);
1254 ql_mii_write_reg_ex(qdev, CONTROL_REG, reg | PHY_CTRL_RESTART_NEG,
1255 mac_index);
1256}
1257
1258static void ql_phy_init_ex(struct ql3_adapter *qdev, u32 mac_index)
1259{
1260 ql_phy_reset_ex(qdev, mac_index);
1261 ql_phy_start_neg_ex(qdev, mac_index);
1262}
1263
1264/*
1265 * Caller holds hw_lock.
1266 */
1267static u32 ql_get_link_state(struct ql3_adapter *qdev)
1268{
1269 struct ql3xxx_port_registers __iomem *port_regs =
1270 qdev->mem_map_registers;
1271 u32 bitToCheck = 0;
1272 u32 temp, linkState;
1273
1274 switch (qdev->mac_index) {
1275 case 0:
1276 bitToCheck = PORT_STATUS_UP0;
1277 break;
1278 case 1:
1279 bitToCheck = PORT_STATUS_UP1;
1280 break;
1281 }
1282 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1283 if (temp & bitToCheck) {
1284 linkState = LS_UP;
1285 } else {
1286 linkState = LS_DOWN;
1287 if (netif_msg_link(qdev))
1288 printk(KERN_WARNING PFX
1289 "%s: Link is down.\n", qdev->ndev->name);
1290 }
1291 return linkState;
1292}
1293
1294static int ql_port_start(struct ql3_adapter *qdev)
1295{
1296 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1297 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1298 2) << 7))
1299 return -1;
1300
1301 if (ql_is_fiber(qdev)) {
1302 ql_petbi_init(qdev);
1303 } else {
1304 /* Copper port */
1305 ql_phy_init_ex(qdev, qdev->mac_index);
1306 }
1307
1308 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1309 return 0;
1310}
1311
1312static int ql_finish_auto_neg(struct ql3_adapter *qdev)
1313{
1314
1315 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1316 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1317 2) << 7))
1318 return -1;
1319
1320 if (!ql_auto_neg_error(qdev)) {
1321 if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
1322 /* configure the MAC */
1323 if (netif_msg_link(qdev))
1324 printk(KERN_DEBUG PFX
1325 "%s: Configuring link.\n",
1326 qdev->ndev->
1327 name);
1328 ql_mac_cfg_soft_reset(qdev, 1);
1329 ql_mac_cfg_gig(qdev,
1330 (ql_get_link_speed
1331 (qdev) ==
1332 SPEED_1000));
1333 ql_mac_cfg_full_dup(qdev,
1334 ql_is_link_full_dup
1335 (qdev));
1336 ql_mac_cfg_pause(qdev,
1337 ql_is_neg_pause
1338 (qdev));
1339 ql_mac_cfg_soft_reset(qdev, 0);
1340
1341 /* enable the MAC */
1342 if (netif_msg_link(qdev))
1343 printk(KERN_DEBUG PFX
1344 "%s: Enabling mac.\n",
1345 qdev->ndev->
1346 name);
1347 ql_mac_enable(qdev, 1);
1348 }
1349
1350 if (netif_msg_link(qdev))
1351 printk(KERN_DEBUG PFX
1352 "%s: Change port_link_state LS_DOWN to LS_UP.\n",
1353 qdev->ndev->name);
1354 qdev->port_link_state = LS_UP;
1355 netif_start_queue(qdev->ndev);
1356 netif_carrier_on(qdev->ndev);
1357 if (netif_msg_link(qdev))
1358 printk(KERN_INFO PFX
1359 "%s: Link is up at %d Mbps, %s duplex.\n",
1360 qdev->ndev->name,
1361 ql_get_link_speed(qdev),
1362 ql_is_link_full_dup(qdev)
1363 ? "full" : "half");
1364
1365 } else { /* Remote error detected */
1366
1367 if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
1368 if (netif_msg_link(qdev))
1369 printk(KERN_DEBUG PFX
1370 "%s: Remote error detected. "
1371 "Calling ql_port_start().\n",
1372 qdev->ndev->
1373 name);
1374 /*
1375 * ql_port_start() is shared code and needs
1376 * to lock the PHY on it's own.
1377 */
1378 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1379 if(ql_port_start(qdev)) {/* Restart port */
1380 return -1;
1381 } else
1382 return 0;
1383 }
1384 }
1385 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1386 return 0;
1387}
1388
1389static void ql_link_state_machine(struct ql3_adapter *qdev)
1390{
1391 u32 curr_link_state;
1392 unsigned long hw_flags;
1393
1394 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1395
1396 curr_link_state = ql_get_link_state(qdev);
1397
1398 if (test_bit(QL_RESET_ACTIVE,&qdev->flags)) {
1399 if (netif_msg_link(qdev))
1400 printk(KERN_INFO PFX
1401 "%s: Reset in progress, skip processing link "
1402 "state.\n", qdev->ndev->name);
Benjamin Li04f10772007-02-26 11:06:35 -08001403
1404 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001405 return;
1406 }
1407
1408 switch (qdev->port_link_state) {
1409 default:
1410 if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
1411 ql_port_start(qdev);
1412 }
1413 qdev->port_link_state = LS_DOWN;
1414 /* Fall Through */
1415
1416 case LS_DOWN:
1417 if (netif_msg_link(qdev))
1418 printk(KERN_DEBUG PFX
1419 "%s: port_link_state = LS_DOWN.\n",
1420 qdev->ndev->name);
1421 if (curr_link_state == LS_UP) {
1422 if (netif_msg_link(qdev))
1423 printk(KERN_DEBUG PFX
1424 "%s: curr_link_state = LS_UP.\n",
1425 qdev->ndev->name);
1426 if (ql_is_auto_neg_complete(qdev))
1427 ql_finish_auto_neg(qdev);
1428
1429 if (qdev->port_link_state == LS_UP)
1430 ql_link_down_detect_clear(qdev);
1431
1432 }
1433 break;
1434
1435 case LS_UP:
1436 /*
1437 * See if the link is currently down or went down and came
1438 * back up
1439 */
1440 if ((curr_link_state == LS_DOWN) || ql_link_down_detect(qdev)) {
1441 if (netif_msg_link(qdev))
1442 printk(KERN_INFO PFX "%s: Link is down.\n",
1443 qdev->ndev->name);
1444 qdev->port_link_state = LS_DOWN;
1445 }
1446 break;
1447 }
1448 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1449}
1450
1451/*
1452 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1453 */
1454static void ql_get_phy_owner(struct ql3_adapter *qdev)
1455{
1456 if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
1457 set_bit(QL_LINK_MASTER,&qdev->flags);
1458 else
1459 clear_bit(QL_LINK_MASTER,&qdev->flags);
1460}
1461
1462/*
1463 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1464 */
1465static void ql_init_scan_mode(struct ql3_adapter *qdev)
1466{
1467 ql_mii_enable_scan_mode(qdev);
1468
1469 if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
1470 if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
1471 ql_petbi_init_ex(qdev, qdev->mac_index);
1472 } else {
1473 if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
1474 ql_phy_init_ex(qdev, qdev->mac_index);
1475 }
1476}
1477
1478/*
1479 * MII_Setup needs to be called before taking the PHY out of reset so that the
1480 * management interface clock speed can be set properly. It would be better if
1481 * we had a way to disable MDC until after the PHY is out of reset, but we
1482 * don't have that capability.
1483 */
1484static int ql_mii_setup(struct ql3_adapter *qdev)
1485{
1486 u32 reg;
1487 struct ql3xxx_port_registers __iomem *port_regs =
1488 qdev->mem_map_registers;
1489
1490 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1491 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1492 2) << 7))
1493 return -1;
1494
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001495 if (qdev->device_id == QL3032_DEVICE_ID)
1496 ql_write_page0_reg(qdev,
1497 &port_regs->macMIIMgmtControlReg, 0x0f00000);
1498
Ron Mercer5a4faa82006-07-25 00:40:21 -07001499 /* Divide 125MHz clock by 28 to meet PHY timing requirements */
1500 reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
1501
1502 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
1503 reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
1504
1505 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1506 return 0;
1507}
1508
1509static u32 ql_supported_modes(struct ql3_adapter *qdev)
1510{
1511 u32 supported;
1512
1513 if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
1514 supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
1515 | SUPPORTED_Autoneg;
1516 } else {
1517 supported = SUPPORTED_10baseT_Half
1518 | SUPPORTED_10baseT_Full
1519 | SUPPORTED_100baseT_Half
1520 | SUPPORTED_100baseT_Full
1521 | SUPPORTED_1000baseT_Half
1522 | SUPPORTED_1000baseT_Full
1523 | SUPPORTED_Autoneg | SUPPORTED_TP;
1524 }
1525
1526 return supported;
1527}
1528
1529static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
1530{
1531 int status;
1532 unsigned long hw_flags;
1533 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1534 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1535 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
Benjamin Li04f10772007-02-26 11:06:35 -08001536 2) << 7)) {
1537 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001538 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001539 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07001540 status = ql_is_auto_cfg(qdev);
1541 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1542 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1543 return status;
1544}
1545
1546static u32 ql_get_speed(struct ql3_adapter *qdev)
1547{
1548 u32 status;
1549 unsigned long hw_flags;
1550 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1551 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1552 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
Benjamin Li04f10772007-02-26 11:06:35 -08001553 2) << 7)) {
1554 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001555 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001556 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07001557 status = ql_get_link_speed(qdev);
1558 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1559 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1560 return status;
1561}
1562
1563static int ql_get_full_dup(struct ql3_adapter *qdev)
1564{
1565 int status;
1566 unsigned long hw_flags;
1567 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1568 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1569 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
Benjamin Li04f10772007-02-26 11:06:35 -08001570 2) << 7)) {
1571 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001572 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001573 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07001574 status = ql_is_link_full_dup(qdev);
1575 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1576 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1577 return status;
1578}
1579
1580
1581static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1582{
1583 struct ql3_adapter *qdev = netdev_priv(ndev);
1584
1585 ecmd->transceiver = XCVR_INTERNAL;
1586 ecmd->supported = ql_supported_modes(qdev);
1587
1588 if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
1589 ecmd->port = PORT_FIBRE;
1590 } else {
1591 ecmd->port = PORT_TP;
1592 ecmd->phy_address = qdev->PHYAddr;
1593 }
1594 ecmd->advertising = ql_supported_modes(qdev);
1595 ecmd->autoneg = ql_get_auto_cfg_status(qdev);
1596 ecmd->speed = ql_get_speed(qdev);
1597 ecmd->duplex = ql_get_full_dup(qdev);
1598 return 0;
1599}
1600
1601static void ql_get_drvinfo(struct net_device *ndev,
1602 struct ethtool_drvinfo *drvinfo)
1603{
1604 struct ql3_adapter *qdev = netdev_priv(ndev);
1605 strncpy(drvinfo->driver, ql3xxx_driver_name, 32);
1606 strncpy(drvinfo->version, ql3xxx_driver_version, 32);
1607 strncpy(drvinfo->fw_version, "N/A", 32);
1608 strncpy(drvinfo->bus_info, pci_name(qdev->pdev), 32);
1609 drvinfo->n_stats = 0;
1610 drvinfo->testinfo_len = 0;
1611 drvinfo->regdump_len = 0;
1612 drvinfo->eedump_len = 0;
1613}
1614
1615static u32 ql_get_msglevel(struct net_device *ndev)
1616{
1617 struct ql3_adapter *qdev = netdev_priv(ndev);
1618 return qdev->msg_enable;
1619}
1620
1621static void ql_set_msglevel(struct net_device *ndev, u32 value)
1622{
1623 struct ql3_adapter *qdev = netdev_priv(ndev);
1624 qdev->msg_enable = value;
1625}
1626
Jeff Garzik7282d492006-09-13 14:30:00 -04001627static const struct ethtool_ops ql3xxx_ethtool_ops = {
Ron Mercer5a4faa82006-07-25 00:40:21 -07001628 .get_settings = ql_get_settings,
1629 .get_drvinfo = ql_get_drvinfo,
1630 .get_perm_addr = ethtool_op_get_perm_addr,
1631 .get_link = ethtool_op_get_link,
1632 .get_msglevel = ql_get_msglevel,
1633 .set_msglevel = ql_set_msglevel,
1634};
1635
1636static int ql_populate_free_queue(struct ql3_adapter *qdev)
1637{
1638 struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
Benjamin Li0f8ab892007-02-26 11:06:40 -08001639 dma_addr_t map;
1640 int err;
Ron Mercer5a4faa82006-07-25 00:40:21 -07001641
1642 while (lrg_buf_cb) {
1643 if (!lrg_buf_cb->skb) {
Benjamin Licd238fa2007-02-26 11:06:33 -08001644 lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
1645 qdev->lrg_buffer_len);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001646 if (unlikely(!lrg_buf_cb->skb)) {
1647 printk(KERN_DEBUG PFX
Benjamin Licd238fa2007-02-26 11:06:33 -08001648 "%s: Failed netdev_alloc_skb().\n",
Ron Mercer5a4faa82006-07-25 00:40:21 -07001649 qdev->ndev->name);
1650 break;
1651 } else {
1652 /*
1653 * We save some space to copy the ethhdr from
1654 * first buffer
1655 */
1656 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
1657 map = pci_map_single(qdev->pdev,
1658 lrg_buf_cb->skb->data,
1659 qdev->lrg_buffer_len -
1660 QL_HEADER_SPACE,
1661 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08001662
1663 err = pci_dma_mapping_error(map);
1664 if(err) {
1665 printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
1666 qdev->ndev->name, err);
1667 dev_kfree_skb(lrg_buf_cb->skb);
1668 lrg_buf_cb->skb = NULL;
1669 break;
1670 }
1671
1672
Ron Mercer5a4faa82006-07-25 00:40:21 -07001673 lrg_buf_cb->buf_phy_addr_low =
1674 cpu_to_le32(LS_64BITS(map));
1675 lrg_buf_cb->buf_phy_addr_high =
1676 cpu_to_le32(MS_64BITS(map));
1677 pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
1678 pci_unmap_len_set(lrg_buf_cb, maplen,
1679 qdev->lrg_buffer_len -
1680 QL_HEADER_SPACE);
1681 --qdev->lrg_buf_skb_check;
1682 if (!qdev->lrg_buf_skb_check)
1683 return 1;
1684 }
1685 }
1686 lrg_buf_cb = lrg_buf_cb->next;
1687 }
1688 return 0;
1689}
1690
1691/*
1692 * Caller holds hw_lock.
1693 */
Ron Mercerf67cac02007-03-26 13:42:59 -07001694static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
1695{
1696 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
1697 if (qdev->small_buf_release_cnt >= 16) {
1698 while (qdev->small_buf_release_cnt >= 16) {
1699 qdev->small_buf_q_producer_index++;
1700
1701 if (qdev->small_buf_q_producer_index ==
1702 NUM_SBUFQ_ENTRIES)
1703 qdev->small_buf_q_producer_index = 0;
1704 qdev->small_buf_release_cnt -= 8;
1705 }
1706 wmb();
1707 writel(qdev->small_buf_q_producer_index,
1708 &port_regs->CommonRegs.rxSmallQProducerIndex);
1709 }
1710}
1711
1712/*
1713 * Caller holds hw_lock.
1714 */
Ron Mercer5a4faa82006-07-25 00:40:21 -07001715static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
1716{
1717 struct bufq_addr_element *lrg_buf_q_ele;
1718 int i;
1719 struct ql_rcv_buf_cb *lrg_buf_cb;
1720 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
1721
1722 if ((qdev->lrg_buf_free_count >= 8)
1723 && (qdev->lrg_buf_release_cnt >= 16)) {
1724
1725 if (qdev->lrg_buf_skb_check)
1726 if (!ql_populate_free_queue(qdev))
1727 return;
1728
1729 lrg_buf_q_ele = qdev->lrg_buf_next_free;
1730
1731 while ((qdev->lrg_buf_release_cnt >= 16)
1732 && (qdev->lrg_buf_free_count >= 8)) {
1733
1734 for (i = 0; i < 8; i++) {
1735 lrg_buf_cb =
1736 ql_get_from_lrg_buf_free_list(qdev);
1737 lrg_buf_q_ele->addr_high =
1738 lrg_buf_cb->buf_phy_addr_high;
1739 lrg_buf_q_ele->addr_low =
1740 lrg_buf_cb->buf_phy_addr_low;
1741 lrg_buf_q_ele++;
1742
1743 qdev->lrg_buf_release_cnt--;
1744 }
1745
1746 qdev->lrg_buf_q_producer_index++;
1747
Ron Mercer1357bfc2007-02-26 11:06:37 -08001748 if (qdev->lrg_buf_q_producer_index == qdev->num_lbufq_entries)
Ron Mercer5a4faa82006-07-25 00:40:21 -07001749 qdev->lrg_buf_q_producer_index = 0;
1750
1751 if (qdev->lrg_buf_q_producer_index ==
Ron Mercer1357bfc2007-02-26 11:06:37 -08001752 (qdev->num_lbufq_entries - 1)) {
Ron Mercer5a4faa82006-07-25 00:40:21 -07001753 lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
1754 }
1755 }
Ron Mercerf67cac02007-03-26 13:42:59 -07001756 wmb();
Ron Mercer5a4faa82006-07-25 00:40:21 -07001757 qdev->lrg_buf_next_free = lrg_buf_q_ele;
Ron Mercerf67cac02007-03-26 13:42:59 -07001758 writel(qdev->lrg_buf_q_producer_index,
1759 &port_regs->CommonRegs.rxLargeQProducerIndex);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001760 }
1761}
1762
1763static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
1764 struct ob_mac_iocb_rsp *mac_rsp)
1765{
1766 struct ql_tx_buf_cb *tx_cb;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001767 int i;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001768 int retval = 0;
Ron Mercer5a4faa82006-07-25 00:40:21 -07001769
Benjamin Lie8f4df22007-02-26 11:06:42 -08001770 if(mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
1771 printk(KERN_WARNING "Frame short but, frame was padded and sent.\n");
1772 }
1773
Ron Mercer5a4faa82006-07-25 00:40:21 -07001774 tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
Benjamin Lie8f4df22007-02-26 11:06:42 -08001775
1776 /* Check the transmit response flags for any errors */
1777 if(mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
1778 printk(KERN_ERR "Frame too short to be legal, frame not sent.\n");
1779
1780 qdev->stats.tx_errors++;
1781 retval = -EIO;
1782 goto frame_not_sent;
1783 }
1784
1785 if(tx_cb->seg_count == 0) {
1786 printk(KERN_ERR "tx_cb->seg_count == 0: %d\n", mac_rsp->transaction_id);
1787
1788 qdev->stats.tx_errors++;
1789 retval = -EIO;
1790 goto invalid_seg_count;
1791 }
1792
Ron Mercer5a4faa82006-07-25 00:40:21 -07001793 pci_unmap_single(qdev->pdev,
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001794 pci_unmap_addr(&tx_cb->map[0], mapaddr),
1795 pci_unmap_len(&tx_cb->map[0], maplen),
1796 PCI_DMA_TODEVICE);
1797 tx_cb->seg_count--;
1798 if (tx_cb->seg_count) {
1799 for (i = 1; i < tx_cb->seg_count; i++) {
1800 pci_unmap_page(qdev->pdev,
1801 pci_unmap_addr(&tx_cb->map[i],
1802 mapaddr),
1803 pci_unmap_len(&tx_cb->map[i], maplen),
1804 PCI_DMA_TODEVICE);
1805 }
1806 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07001807 qdev->stats.tx_packets++;
1808 qdev->stats.tx_bytes += tx_cb->skb->len;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001809
1810frame_not_sent:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001811 dev_kfree_skb_irq(tx_cb->skb);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001812 tx_cb->skb = NULL;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001813
1814invalid_seg_count:
Ron Mercer5a4faa82006-07-25 00:40:21 -07001815 atomic_inc(&qdev->tx_count);
1816}
1817
Ron Mercer97916332007-02-26 11:06:38 -08001818void ql_get_sbuf(struct ql3_adapter *qdev)
1819{
1820 if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
1821 qdev->small_buf_index = 0;
1822 qdev->small_buf_release_cnt++;
1823}
1824
1825struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
1826{
1827 struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
1828 lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
1829 qdev->lrg_buf_release_cnt++;
1830 if (++qdev->lrg_buf_index == qdev->num_large_buffers)
1831 qdev->lrg_buf_index = 0;
1832 return(lrg_buf_cb);
1833}
1834
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001835/*
1836 * The difference between 3022 and 3032 for inbound completions:
1837 * 3022 uses two buffers per completion. The first buffer contains
1838 * (some) header info, the second the remainder of the headers plus
1839 * the data. For this chip we reserve some space at the top of the
1840 * receive buffer so that the header info in buffer one can be
1841 * prepended to the buffer two. Buffer two is the sent up while
1842 * buffer one is returned to the hardware to be reused.
1843 * 3032 receives all of it's data and headers in one buffer for a
1844 * simpler process. 3032 also supports checksum verification as
1845 * can be seen in ql_process_macip_rx_intr().
1846 */
Ron Mercer5a4faa82006-07-25 00:40:21 -07001847static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
1848 struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
1849{
Ron Mercer5a4faa82006-07-25 00:40:21 -07001850 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
1851 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
Ron Mercer5a4faa82006-07-25 00:40:21 -07001852 struct sk_buff *skb;
1853 u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
1854
1855 /*
1856 * Get the inbound address list (small buffer).
1857 */
Ron Mercer97916332007-02-26 11:06:38 -08001858 ql_get_sbuf(qdev);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001859
Ron Mercer97916332007-02-26 11:06:38 -08001860 if (qdev->device_id == QL3022_DEVICE_ID)
1861 lrg_buf_cb1 = ql_get_lbuf(qdev);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001862
1863 /* start of second buffer */
Ron Mercer97916332007-02-26 11:06:38 -08001864 lrg_buf_cb2 = ql_get_lbuf(qdev);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001865 skb = lrg_buf_cb2->skb;
1866
1867 qdev->stats.rx_packets++;
1868 qdev->stats.rx_bytes += length;
1869
1870 skb_put(skb, length);
1871 pci_unmap_single(qdev->pdev,
1872 pci_unmap_addr(lrg_buf_cb2, mapaddr),
1873 pci_unmap_len(lrg_buf_cb2, maplen),
1874 PCI_DMA_FROMDEVICE);
1875 prefetch(skb->data);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001876 skb->ip_summed = CHECKSUM_NONE;
1877 skb->protocol = eth_type_trans(skb, qdev->ndev);
1878
1879 netif_receive_skb(skb);
1880 qdev->ndev->last_rx = jiffies;
1881 lrg_buf_cb2->skb = NULL;
1882
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001883 if (qdev->device_id == QL3022_DEVICE_ID)
1884 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001885 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
1886}
1887
1888static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
1889 struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
1890{
Ron Mercer5a4faa82006-07-25 00:40:21 -07001891 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
1892 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001893 struct sk_buff *skb1 = NULL, *skb2;
Ron Mercer5a4faa82006-07-25 00:40:21 -07001894 struct net_device *ndev = qdev->ndev;
1895 u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
1896 u16 size = 0;
1897
1898 /*
1899 * Get the inbound address list (small buffer).
1900 */
1901
Ron Mercer97916332007-02-26 11:06:38 -08001902 ql_get_sbuf(qdev);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001903
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001904 if (qdev->device_id == QL3022_DEVICE_ID) {
1905 /* start of first buffer on 3022 */
Ron Mercer97916332007-02-26 11:06:38 -08001906 lrg_buf_cb1 = ql_get_lbuf(qdev);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001907 skb1 = lrg_buf_cb1->skb;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001908 size = ETH_HLEN;
1909 if (*((u16 *) skb1->data) != 0xFFFF)
1910 size += VLAN_ETH_HLEN - ETH_HLEN;
1911 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07001912
1913 /* start of second buffer */
Ron Mercer97916332007-02-26 11:06:38 -08001914 lrg_buf_cb2 = ql_get_lbuf(qdev);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001915 skb2 = lrg_buf_cb2->skb;
Ron Mercer5a4faa82006-07-25 00:40:21 -07001916
Ron Mercer5a4faa82006-07-25 00:40:21 -07001917 skb_put(skb2, length); /* Just the second buffer length here. */
1918 pci_unmap_single(qdev->pdev,
1919 pci_unmap_addr(lrg_buf_cb2, mapaddr),
1920 pci_unmap_len(lrg_buf_cb2, maplen),
1921 PCI_DMA_FROMDEVICE);
1922 prefetch(skb2->data);
1923
Ron Mercer5a4faa82006-07-25 00:40:21 -07001924 skb2->ip_summed = CHECKSUM_NONE;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001925 if (qdev->device_id == QL3022_DEVICE_ID) {
1926 /*
1927 * Copy the ethhdr from first buffer to second. This
1928 * is necessary for 3022 IP completions.
1929 */
1930 memcpy(skb_push(skb2, size), skb1->data + VLAN_ID_LEN, size);
1931 } else {
1932 u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
1933 if (checksum &
1934 (IB_IP_IOCB_RSP_3032_ICE |
Ron Mercerb3b15142007-03-26 13:43:00 -07001935 IB_IP_IOCB_RSP_3032_CE)) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001936 printk(KERN_ERR
1937 "%s: Bad checksum for this %s packet, checksum = %x.\n",
1938 __func__,
1939 ((checksum &
1940 IB_IP_IOCB_RSP_3032_TCP) ? "TCP" :
1941 "UDP"),checksum);
Ron Mercerb3b15142007-03-26 13:43:00 -07001942 } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
1943 (checksum & IB_IP_IOCB_RSP_3032_UDP &&
1944 !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001945 skb2->ip_summed = CHECKSUM_UNNECESSARY;
Ron Mercerb3b15142007-03-26 13:43:00 -07001946 }
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001947 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07001948 skb2->protocol = eth_type_trans(skb2, qdev->ndev);
1949
1950 netif_receive_skb(skb2);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001951 qdev->stats.rx_packets++;
1952 qdev->stats.rx_bytes += length;
Ron Mercer5a4faa82006-07-25 00:40:21 -07001953 ndev->last_rx = jiffies;
1954 lrg_buf_cb2->skb = NULL;
1955
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001956 if (qdev->device_id == QL3022_DEVICE_ID)
1957 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
Ron Mercer5a4faa82006-07-25 00:40:21 -07001958 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
1959}
1960
1961static int ql_tx_rx_clean(struct ql3_adapter *qdev,
1962 int *tx_cleaned, int *rx_cleaned, int work_to_do)
1963{
Ron Mercer5a4faa82006-07-25 00:40:21 -07001964 struct net_rsp_iocb *net_rsp;
1965 struct net_device *ndev = qdev->ndev;
Ron Mercer63b66d12007-02-26 11:06:41 -08001966 int work_done = 0;
Ron Mercer5a4faa82006-07-25 00:40:21 -07001967
1968 /* While there are entries in the completion queue. */
Ron Mercerf67cac02007-03-26 13:42:59 -07001969 while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
Ron Mercer63b66d12007-02-26 11:06:41 -08001970 qdev->rsp_consumer_index) && (work_done < work_to_do)) {
Ron Mercer5a4faa82006-07-25 00:40:21 -07001971
1972 net_rsp = qdev->rsp_current;
1973 switch (net_rsp->opcode) {
1974
1975 case OPCODE_OB_MAC_IOCB_FN0:
1976 case OPCODE_OB_MAC_IOCB_FN2:
1977 ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
1978 net_rsp);
1979 (*tx_cleaned)++;
1980 break;
1981
1982 case OPCODE_IB_MAC_IOCB:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001983 case OPCODE_IB_3032_MAC_IOCB:
Ron Mercer5a4faa82006-07-25 00:40:21 -07001984 ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
1985 net_rsp);
1986 (*rx_cleaned)++;
1987 break;
1988
1989 case OPCODE_IB_IP_IOCB:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001990 case OPCODE_IB_3032_IP_IOCB:
Ron Mercer5a4faa82006-07-25 00:40:21 -07001991 ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
1992 net_rsp);
1993 (*rx_cleaned)++;
1994 break;
1995 default:
1996 {
1997 u32 *tmp = (u32 *) net_rsp;
1998 printk(KERN_ERR PFX
1999 "%s: Hit default case, not "
2000 "handled!\n"
2001 " dropping the packet, opcode = "
2002 "%x.\n",
2003 ndev->name, net_rsp->opcode);
2004 printk(KERN_ERR PFX
2005 "0x%08lx 0x%08lx 0x%08lx 0x%08lx \n",
2006 (unsigned long int)tmp[0],
2007 (unsigned long int)tmp[1],
2008 (unsigned long int)tmp[2],
2009 (unsigned long int)tmp[3]);
2010 }
2011 }
2012
2013 qdev->rsp_consumer_index++;
2014
2015 if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
2016 qdev->rsp_consumer_index = 0;
2017 qdev->rsp_current = qdev->rsp_q_virt_addr;
2018 } else {
2019 qdev->rsp_current++;
2020 }
Ron Mercer63b66d12007-02-26 11:06:41 -08002021
2022 work_done = *tx_cleaned + *rx_cleaned;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002023 }
2024
Ron Mercerf67cac02007-03-26 13:42:59 -07002025 return work_done;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002026}
2027
2028static int ql_poll(struct net_device *ndev, int *budget)
2029{
2030 struct ql3_adapter *qdev = netdev_priv(ndev);
2031 int work_to_do = min(*budget, ndev->quota);
2032 int rx_cleaned = 0, tx_cleaned = 0;
Ron Mercer63b66d12007-02-26 11:06:41 -08002033 unsigned long hw_flags;
2034 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002035
2036 if (!netif_carrier_ok(ndev))
2037 goto quit_polling;
2038
2039 ql_tx_rx_clean(qdev, &tx_cleaned, &rx_cleaned, work_to_do);
2040 *budget -= rx_cleaned;
2041 ndev->quota -= rx_cleaned;
2042
Benjamin Lie8f4df22007-02-26 11:06:42 -08002043 if( tx_cleaned + rx_cleaned != work_to_do ||
2044 !netif_running(ndev)) {
Ron Mercer5a4faa82006-07-25 00:40:21 -07002045quit_polling:
2046 netif_rx_complete(ndev);
Ron Mercer63b66d12007-02-26 11:06:41 -08002047
2048 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Ron Mercerf67cac02007-03-26 13:42:59 -07002049 ql_update_small_bufq_prod_index(qdev);
2050 ql_update_lrg_bufq_prod_index(qdev);
2051 writel(qdev->rsp_consumer_index,
2052 &port_regs->CommonRegs.rspQConsumerIndex);
Ron Mercer63b66d12007-02-26 11:06:41 -08002053 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
2054
Ron Mercer5a4faa82006-07-25 00:40:21 -07002055 ql_enable_interrupts(qdev);
2056 return 0;
2057 }
2058 return 1;
2059}
2060
David Howells7d12e782006-10-05 14:55:46 +01002061static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
Ron Mercer5a4faa82006-07-25 00:40:21 -07002062{
2063
2064 struct net_device *ndev = dev_id;
2065 struct ql3_adapter *qdev = netdev_priv(ndev);
2066 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
2067 u32 value;
2068 int handled = 1;
2069 u32 var;
2070
2071 port_regs = qdev->mem_map_registers;
2072
2073 value =
2074 ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
2075
2076 if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
2077 spin_lock(&qdev->adapter_lock);
2078 netif_stop_queue(qdev->ndev);
2079 netif_carrier_off(qdev->ndev);
2080 ql_disable_interrupts(qdev);
2081 qdev->port_link_state = LS_DOWN;
2082 set_bit(QL_RESET_ACTIVE,&qdev->flags) ;
2083
2084 if (value & ISP_CONTROL_FE) {
2085 /*
2086 * Chip Fatal Error.
2087 */
2088 var =
2089 ql_read_page0_reg_l(qdev,
2090 &port_regs->PortFatalErrStatus);
2091 printk(KERN_WARNING PFX
2092 "%s: Resetting chip. PortFatalErrStatus "
2093 "register = 0x%x\n", ndev->name, var);
2094 set_bit(QL_RESET_START,&qdev->flags) ;
2095 } else {
2096 /*
2097 * Soft Reset Requested.
2098 */
2099 set_bit(QL_RESET_PER_SCSI,&qdev->flags) ;
2100 printk(KERN_ERR PFX
2101 "%s: Another function issued a reset to the "
2102 "chip. ISR value = %x.\n", ndev->name, value);
2103 }
David Howellsc4028952006-11-22 14:57:56 +00002104 queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
Ron Mercer5a4faa82006-07-25 00:40:21 -07002105 spin_unlock(&qdev->adapter_lock);
2106 } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
Benjamin Lie8f4df22007-02-26 11:06:42 -08002107 ql_disable_interrupts(qdev);
Ron Mercer63b66d12007-02-26 11:06:41 -08002108 if (likely(netif_rx_schedule_prep(ndev))) {
Ron Mercer5a4faa82006-07-25 00:40:21 -07002109 __netif_rx_schedule(ndev);
Ron Mercer63b66d12007-02-26 11:06:41 -08002110 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07002111 } else {
2112 return IRQ_NONE;
2113 }
2114
2115 return IRQ_RETVAL(handled);
2116}
2117
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002118/*
2119 * Get the total number of segments needed for the
2120 * given number of fragments. This is necessary because
2121 * outbound address lists (OAL) will be used when more than
2122 * two frags are given. Each address list has 5 addr/len
2123 * pairs. The 5th pair in each AOL is used to point to
2124 * the next AOL if more frags are coming.
2125 * That is why the frags:segment count ratio is not linear.
2126 */
Benjamin Lie8f4df22007-02-26 11:06:42 -08002127static int ql_get_seg_count(struct ql3_adapter *qdev,
2128 unsigned short frags)
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002129{
Benjamin Lie8f4df22007-02-26 11:06:42 -08002130 if (qdev->device_id == QL3022_DEVICE_ID)
2131 return 1;
2132
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002133 switch(frags) {
2134 case 0: return 1; /* just the skb->data seg */
2135 case 1: return 2; /* skb->data + 1 frag */
2136 case 2: return 3; /* skb->data + 2 frags */
2137 case 3: return 5; /* skb->data + 1 frag + 1 AOL containting 2 frags */
2138 case 4: return 6;
2139 case 5: return 7;
2140 case 6: return 8;
2141 case 7: return 10;
2142 case 8: return 11;
2143 case 9: return 12;
2144 case 10: return 13;
2145 case 11: return 15;
2146 case 12: return 16;
2147 case 13: return 17;
2148 case 14: return 18;
2149 case 15: return 20;
2150 case 16: return 21;
2151 case 17: return 22;
2152 case 18: return 23;
2153 }
2154 return -1;
2155}
2156
2157static void ql_hw_csum_setup(struct sk_buff *skb,
2158 struct ob_mac_iocb_req *mac_iocb_ptr)
2159{
2160 struct ethhdr *eth;
2161 struct iphdr *ip = NULL;
2162 u8 offset = ETH_HLEN;
2163
2164 eth = (struct ethhdr *)(skb->data);
2165
2166 if (eth->h_proto == __constant_htons(ETH_P_IP)) {
2167 ip = (struct iphdr *)&skb->data[ETH_HLEN];
2168 } else if (eth->h_proto == htons(ETH_P_8021Q) &&
2169 ((struct vlan_ethhdr *)skb->data)->
2170 h_vlan_encapsulated_proto == __constant_htons(ETH_P_IP)) {
2171 ip = (struct iphdr *)&skb->data[VLAN_ETH_HLEN];
2172 offset = VLAN_ETH_HLEN;
2173 }
2174
2175 if (ip) {
2176 if (ip->protocol == IPPROTO_TCP) {
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002177 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
2178 OB_3032MAC_IOCB_REQ_IC;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002179 mac_iocb_ptr->ip_hdr_off = offset;
2180 mac_iocb_ptr->ip_hdr_len = ip->ihl;
2181 } else if (ip->protocol == IPPROTO_UDP) {
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002182 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
2183 OB_3032MAC_IOCB_REQ_IC;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002184 mac_iocb_ptr->ip_hdr_off = offset;
2185 mac_iocb_ptr->ip_hdr_len = ip->ihl;
2186 }
2187 }
2188}
2189
2190/*
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002191 * Map the buffers for this transmit. This will return
2192 * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002193 */
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002194static int ql_send_map(struct ql3_adapter *qdev,
2195 struct ob_mac_iocb_req *mac_iocb_ptr,
2196 struct ql_tx_buf_cb *tx_cb,
2197 struct sk_buff *skb)
Ron Mercer5a4faa82006-07-25 00:40:21 -07002198{
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002199 struct oal *oal;
2200 struct oal_entry *oal_entry;
Ron Mercer63f77922007-02-28 16:42:17 -08002201 int len = skb_headlen(skb);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002202 dma_addr_t map;
2203 int err;
2204 int completed_segs, i;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002205 int seg_cnt, seg = 0;
2206 int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002207
Ron Mercerb6967eb2007-03-26 13:42:58 -07002208 seg_cnt = tx_cb->seg_count;
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002209 /*
2210 * Map the skb buffer first.
2211 */
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002212 map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002213
2214 err = pci_dma_mapping_error(map);
2215 if(err) {
2216 printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
2217 qdev->ndev->name, err);
2218
2219 return NETDEV_TX_BUSY;
2220 }
2221
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002222 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2223 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2224 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2225 oal_entry->len = cpu_to_le32(len);
2226 pci_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2227 pci_unmap_len_set(&tx_cb->map[seg], maplen, len);
2228 seg++;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002229
Benjamin Lie8f4df22007-02-26 11:06:42 -08002230 if (seg_cnt == 1) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002231 /* Terminate the last segment. */
2232 oal_entry->len =
2233 cpu_to_le32(le32_to_cpu(oal_entry->len) | OAL_LAST_ENTRY);
2234 } else {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002235 oal = tx_cb->oal;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002236 for (completed_segs=0; completed_segs<frag_cnt; completed_segs++,seg++) {
2237 skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002238 oal_entry++;
2239 if ((seg == 2 && seg_cnt > 3) || /* Check for continuation */
2240 (seg == 7 && seg_cnt > 8) || /* requirements. It's strange */
2241 (seg == 12 && seg_cnt > 13) || /* but necessary. */
2242 (seg == 17 && seg_cnt > 18)) {
2243 /* Continuation entry points to outbound address list. */
2244 map = pci_map_single(qdev->pdev, oal,
2245 sizeof(struct oal),
2246 PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002247
2248 err = pci_dma_mapping_error(map);
2249 if(err) {
2250
2251 printk(KERN_ERR "%s: PCI mapping outbound address list with error: %d\n",
2252 qdev->ndev->name, err);
2253 goto map_error;
2254 }
2255
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002256 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2257 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2258 oal_entry->len =
2259 cpu_to_le32(sizeof(struct oal) |
2260 OAL_CONT_ENTRY);
2261 pci_unmap_addr_set(&tx_cb->map[seg], mapaddr,
2262 map);
2263 pci_unmap_len_set(&tx_cb->map[seg], maplen,
Ron Mercerb6967eb2007-03-26 13:42:58 -07002264 sizeof(struct oal));
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002265 oal_entry = (struct oal_entry *)oal;
2266 oal++;
2267 seg++;
2268 }
2269
2270 map =
2271 pci_map_page(qdev->pdev, frag->page,
2272 frag->page_offset, frag->size,
2273 PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002274
2275 err = pci_dma_mapping_error(map);
2276 if(err) {
2277 printk(KERN_ERR "%s: PCI mapping frags failed with error: %d\n",
2278 qdev->ndev->name, err);
2279 goto map_error;
2280 }
2281
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002282 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2283 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2284 oal_entry->len = cpu_to_le32(frag->size);
2285 pci_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2286 pci_unmap_len_set(&tx_cb->map[seg], maplen,
2287 frag->size);
2288 }
2289 /* Terminate the last segment. */
2290 oal_entry->len =
2291 cpu_to_le32(le32_to_cpu(oal_entry->len) | OAL_LAST_ENTRY);
2292 }
Benjamin Li0f8ab892007-02-26 11:06:40 -08002293
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002294 return NETDEV_TX_OK;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002295
2296map_error:
2297 /* A PCI mapping failed and now we will need to back out
2298 * We need to traverse through the oal's and associated pages which
2299 * have been mapped and now we must unmap them to clean up properly
2300 */
2301
2302 seg = 1;
2303 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2304 oal = tx_cb->oal;
2305 for (i=0; i<completed_segs; i++,seg++) {
2306 oal_entry++;
2307
2308 if((seg == 2 && seg_cnt > 3) || /* Check for continuation */
2309 (seg == 7 && seg_cnt > 8) || /* requirements. It's strange */
2310 (seg == 12 && seg_cnt > 13) || /* but necessary. */
2311 (seg == 17 && seg_cnt > 18)) {
2312 pci_unmap_single(qdev->pdev,
2313 pci_unmap_addr(&tx_cb->map[seg], mapaddr),
2314 pci_unmap_len(&tx_cb->map[seg], maplen),
2315 PCI_DMA_TODEVICE);
2316 oal++;
2317 seg++;
2318 }
2319
2320 pci_unmap_page(qdev->pdev,
2321 pci_unmap_addr(&tx_cb->map[seg], mapaddr),
2322 pci_unmap_len(&tx_cb->map[seg], maplen),
2323 PCI_DMA_TODEVICE);
2324 }
2325
2326 pci_unmap_single(qdev->pdev,
2327 pci_unmap_addr(&tx_cb->map[0], mapaddr),
2328 pci_unmap_addr(&tx_cb->map[0], maplen),
2329 PCI_DMA_TODEVICE);
2330
2331 return NETDEV_TX_BUSY;
2332
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002333}
2334
2335/*
2336 * The difference between 3022 and 3032 sends:
2337 * 3022 only supports a simple single segment transmission.
2338 * 3032 supports checksumming and scatter/gather lists (fragments).
2339 * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
2340 * in the IOCB plus a chain of outbound address lists (OAL) that
2341 * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
2342 * will used to point to an OAL when more ALP entries are required.
2343 * The IOCB is always the top of the chain followed by one or more
2344 * OALs (when necessary).
2345 */
2346static int ql3xxx_send(struct sk_buff *skb, struct net_device *ndev)
2347{
2348 struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
2349 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
2350 struct ql_tx_buf_cb *tx_cb;
2351 u32 tot_len = skb->len;
2352 struct ob_mac_iocb_req *mac_iocb_ptr;
2353
2354 if (unlikely(atomic_read(&qdev->tx_count) < 2)) {
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002355 return NETDEV_TX_BUSY;
2356 }
2357
2358 tx_cb = &qdev->tx_buf[qdev->req_producer_index] ;
Benjamin Lie8f4df22007-02-26 11:06:42 -08002359 if((tx_cb->seg_count = ql_get_seg_count(qdev,
2360 (skb_shinfo(skb)->nr_frags))) == -1) {
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002361 printk(KERN_ERR PFX"%s: invalid segment count!\n",__func__);
2362 return NETDEV_TX_OK;
2363 }
2364
2365 mac_iocb_ptr = tx_cb->queue_entry;
Ron Mercerd8a759f2007-03-26 13:42:57 -07002366 memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002367 mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
2368 mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
2369 mac_iocb_ptr->flags |= qdev->mb_bit_mask;
2370 mac_iocb_ptr->transaction_id = qdev->req_producer_index;
2371 mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
2372 tx_cb->skb = skb;
Benjamin Lie8f4df22007-02-26 11:06:42 -08002373 if (qdev->device_id == QL3032_DEVICE_ID &&
2374 skb->ip_summed == CHECKSUM_PARTIAL)
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002375 ql_hw_csum_setup(skb, mac_iocb_ptr);
2376
2377 if(ql_send_map(qdev,mac_iocb_ptr,tx_cb,skb) != NETDEV_TX_OK) {
2378 printk(KERN_ERR PFX"%s: Could not map the segments!\n",__func__);
2379 return NETDEV_TX_BUSY;
2380 }
2381
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002382 wmb();
Ron Mercer5a4faa82006-07-25 00:40:21 -07002383 qdev->req_producer_index++;
2384 if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
2385 qdev->req_producer_index = 0;
2386 wmb();
2387 ql_write_common_reg_l(qdev,
Al Viroee111d12006-09-25 02:53:53 +01002388 &port_regs->CommonRegs.reqQProducerIndex,
Ron Mercer5a4faa82006-07-25 00:40:21 -07002389 qdev->req_producer_index);
2390
2391 ndev->trans_start = jiffies;
2392 if (netif_msg_tx_queued(qdev))
2393 printk(KERN_DEBUG PFX "%s: tx queued, slot %d, len %d\n",
2394 ndev->name, qdev->req_producer_index, skb->len);
2395
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002396 atomic_dec(&qdev->tx_count);
Ron Mercer5a4faa82006-07-25 00:40:21 -07002397 return NETDEV_TX_OK;
2398}
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002399
Ron Mercer5a4faa82006-07-25 00:40:21 -07002400static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
2401{
2402 qdev->req_q_size =
2403 (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
2404
2405 qdev->req_q_virt_addr =
2406 pci_alloc_consistent(qdev->pdev,
2407 (size_t) qdev->req_q_size,
2408 &qdev->req_q_phy_addr);
2409
2410 if ((qdev->req_q_virt_addr == NULL) ||
2411 LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
2412 printk(KERN_ERR PFX "%s: reqQ failed.\n",
2413 qdev->ndev->name);
2414 return -ENOMEM;
2415 }
2416
2417 qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
2418
2419 qdev->rsp_q_virt_addr =
2420 pci_alloc_consistent(qdev->pdev,
2421 (size_t) qdev->rsp_q_size,
2422 &qdev->rsp_q_phy_addr);
2423
2424 if ((qdev->rsp_q_virt_addr == NULL) ||
2425 LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
2426 printk(KERN_ERR PFX
2427 "%s: rspQ allocation failed\n",
2428 qdev->ndev->name);
2429 pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
2430 qdev->req_q_virt_addr,
2431 qdev->req_q_phy_addr);
2432 return -ENOMEM;
2433 }
2434
2435 set_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
2436
2437 return 0;
2438}
2439
2440static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
2441{
2442 if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags)) {
2443 printk(KERN_INFO PFX
2444 "%s: Already done.\n", qdev->ndev->name);
2445 return;
2446 }
2447
2448 pci_free_consistent(qdev->pdev,
2449 qdev->req_q_size,
2450 qdev->req_q_virt_addr, qdev->req_q_phy_addr);
2451
2452 qdev->req_q_virt_addr = NULL;
2453
2454 pci_free_consistent(qdev->pdev,
2455 qdev->rsp_q_size,
2456 qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
2457
2458 qdev->rsp_q_virt_addr = NULL;
2459
2460 clear_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
2461}
2462
2463static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
2464{
2465 /* Create Large Buffer Queue */
2466 qdev->lrg_buf_q_size =
Ron Mercer1357bfc2007-02-26 11:06:37 -08002467 qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
Ron Mercer5a4faa82006-07-25 00:40:21 -07002468 if (qdev->lrg_buf_q_size < PAGE_SIZE)
2469 qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
2470 else
2471 qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
2472
Ron Mercer1357bfc2007-02-26 11:06:37 -08002473 qdev->lrg_buf = kmalloc(qdev->num_large_buffers * sizeof(struct ql_rcv_buf_cb),GFP_KERNEL);
2474 if (qdev->lrg_buf == NULL) {
2475 printk(KERN_ERR PFX
2476 "%s: qdev->lrg_buf alloc failed.\n", qdev->ndev->name);
2477 return -ENOMEM;
2478 }
2479
Ron Mercer5a4faa82006-07-25 00:40:21 -07002480 qdev->lrg_buf_q_alloc_virt_addr =
2481 pci_alloc_consistent(qdev->pdev,
2482 qdev->lrg_buf_q_alloc_size,
2483 &qdev->lrg_buf_q_alloc_phy_addr);
2484
2485 if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
2486 printk(KERN_ERR PFX
2487 "%s: lBufQ failed\n", qdev->ndev->name);
2488 return -ENOMEM;
2489 }
2490 qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
2491 qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
2492
2493 /* Create Small Buffer Queue */
2494 qdev->small_buf_q_size =
2495 NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
2496 if (qdev->small_buf_q_size < PAGE_SIZE)
2497 qdev->small_buf_q_alloc_size = PAGE_SIZE;
2498 else
2499 qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
2500
2501 qdev->small_buf_q_alloc_virt_addr =
2502 pci_alloc_consistent(qdev->pdev,
2503 qdev->small_buf_q_alloc_size,
2504 &qdev->small_buf_q_alloc_phy_addr);
2505
2506 if (qdev->small_buf_q_alloc_virt_addr == NULL) {
2507 printk(KERN_ERR PFX
2508 "%s: Small Buffer Queue allocation failed.\n",
2509 qdev->ndev->name);
2510 pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
2511 qdev->lrg_buf_q_alloc_virt_addr,
2512 qdev->lrg_buf_q_alloc_phy_addr);
2513 return -ENOMEM;
2514 }
2515
2516 qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
2517 qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
2518 set_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
2519 return 0;
2520}
2521
2522static void ql_free_buffer_queues(struct ql3_adapter *qdev)
2523{
2524 if (!test_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags)) {
2525 printk(KERN_INFO PFX
2526 "%s: Already done.\n", qdev->ndev->name);
2527 return;
2528 }
Ron Mercer1357bfc2007-02-26 11:06:37 -08002529 if(qdev->lrg_buf) kfree(qdev->lrg_buf);
Ron Mercer5a4faa82006-07-25 00:40:21 -07002530 pci_free_consistent(qdev->pdev,
2531 qdev->lrg_buf_q_alloc_size,
2532 qdev->lrg_buf_q_alloc_virt_addr,
2533 qdev->lrg_buf_q_alloc_phy_addr);
2534
2535 qdev->lrg_buf_q_virt_addr = NULL;
2536
2537 pci_free_consistent(qdev->pdev,
2538 qdev->small_buf_q_alloc_size,
2539 qdev->small_buf_q_alloc_virt_addr,
2540 qdev->small_buf_q_alloc_phy_addr);
2541
2542 qdev->small_buf_q_virt_addr = NULL;
2543
2544 clear_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
2545}
2546
2547static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
2548{
2549 int i;
2550 struct bufq_addr_element *small_buf_q_entry;
2551
2552 /* Currently we allocate on one of memory and use it for smallbuffers */
2553 qdev->small_buf_total_size =
2554 (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
2555 QL_SMALL_BUFFER_SIZE);
2556
2557 qdev->small_buf_virt_addr =
2558 pci_alloc_consistent(qdev->pdev,
2559 qdev->small_buf_total_size,
2560 &qdev->small_buf_phy_addr);
2561
2562 if (qdev->small_buf_virt_addr == NULL) {
2563 printk(KERN_ERR PFX
2564 "%s: Failed to get small buffer memory.\n",
2565 qdev->ndev->name);
2566 return -ENOMEM;
2567 }
2568
2569 qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
2570 qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
2571
2572 small_buf_q_entry = qdev->small_buf_q_virt_addr;
2573
Ron Mercer5a4faa82006-07-25 00:40:21 -07002574 /* Initialize the small buffer queue. */
2575 for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
2576 small_buf_q_entry->addr_high =
2577 cpu_to_le32(qdev->small_buf_phy_addr_high);
2578 small_buf_q_entry->addr_low =
2579 cpu_to_le32(qdev->small_buf_phy_addr_low +
2580 (i * QL_SMALL_BUFFER_SIZE));
2581 small_buf_q_entry++;
2582 }
2583 qdev->small_buf_index = 0;
2584 set_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags);
2585 return 0;
2586}
2587
2588static void ql_free_small_buffers(struct ql3_adapter *qdev)
2589{
2590 if (!test_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags)) {
2591 printk(KERN_INFO PFX
2592 "%s: Already done.\n", qdev->ndev->name);
2593 return;
2594 }
2595 if (qdev->small_buf_virt_addr != NULL) {
2596 pci_free_consistent(qdev->pdev,
2597 qdev->small_buf_total_size,
2598 qdev->small_buf_virt_addr,
2599 qdev->small_buf_phy_addr);
2600
2601 qdev->small_buf_virt_addr = NULL;
2602 }
2603}
2604
2605static void ql_free_large_buffers(struct ql3_adapter *qdev)
2606{
2607 int i = 0;
2608 struct ql_rcv_buf_cb *lrg_buf_cb;
2609
Ron Mercer1357bfc2007-02-26 11:06:37 -08002610 for (i = 0; i < qdev->num_large_buffers; i++) {
Ron Mercer5a4faa82006-07-25 00:40:21 -07002611 lrg_buf_cb = &qdev->lrg_buf[i];
2612 if (lrg_buf_cb->skb) {
2613 dev_kfree_skb(lrg_buf_cb->skb);
2614 pci_unmap_single(qdev->pdev,
2615 pci_unmap_addr(lrg_buf_cb, mapaddr),
2616 pci_unmap_len(lrg_buf_cb, maplen),
2617 PCI_DMA_FROMDEVICE);
2618 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2619 } else {
2620 break;
2621 }
2622 }
2623}
2624
2625static void ql_init_large_buffers(struct ql3_adapter *qdev)
2626{
2627 int i;
2628 struct ql_rcv_buf_cb *lrg_buf_cb;
2629 struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
2630
Ron Mercer1357bfc2007-02-26 11:06:37 -08002631 for (i = 0; i < qdev->num_large_buffers; i++) {
Ron Mercer5a4faa82006-07-25 00:40:21 -07002632 lrg_buf_cb = &qdev->lrg_buf[i];
2633 buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
2634 buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
2635 buf_addr_ele++;
2636 }
2637 qdev->lrg_buf_index = 0;
2638 qdev->lrg_buf_skb_check = 0;
2639}
2640
2641static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
2642{
2643 int i;
2644 struct ql_rcv_buf_cb *lrg_buf_cb;
2645 struct sk_buff *skb;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002646 dma_addr_t map;
2647 int err;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002648
Ron Mercer1357bfc2007-02-26 11:06:37 -08002649 for (i = 0; i < qdev->num_large_buffers; i++) {
Benjamin Licd238fa2007-02-26 11:06:33 -08002650 skb = netdev_alloc_skb(qdev->ndev,
2651 qdev->lrg_buffer_len);
Ron Mercer5a4faa82006-07-25 00:40:21 -07002652 if (unlikely(!skb)) {
2653 /* Better luck next round */
2654 printk(KERN_ERR PFX
2655 "%s: large buff alloc failed, "
2656 "for %d bytes at index %d.\n",
2657 qdev->ndev->name,
2658 qdev->lrg_buffer_len * 2, i);
2659 ql_free_large_buffers(qdev);
2660 return -ENOMEM;
2661 } else {
2662
2663 lrg_buf_cb = &qdev->lrg_buf[i];
2664 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2665 lrg_buf_cb->index = i;
2666 lrg_buf_cb->skb = skb;
2667 /*
2668 * We save some space to copy the ethhdr from first
2669 * buffer
2670 */
2671 skb_reserve(skb, QL_HEADER_SPACE);
2672 map = pci_map_single(qdev->pdev,
2673 skb->data,
2674 qdev->lrg_buffer_len -
2675 QL_HEADER_SPACE,
2676 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002677
2678 err = pci_dma_mapping_error(map);
2679 if(err) {
2680 printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
2681 qdev->ndev->name, err);
2682 ql_free_large_buffers(qdev);
2683 return -ENOMEM;
2684 }
2685
Ron Mercer5a4faa82006-07-25 00:40:21 -07002686 pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
2687 pci_unmap_len_set(lrg_buf_cb, maplen,
2688 qdev->lrg_buffer_len -
2689 QL_HEADER_SPACE);
2690 lrg_buf_cb->buf_phy_addr_low =
2691 cpu_to_le32(LS_64BITS(map));
2692 lrg_buf_cb->buf_phy_addr_high =
2693 cpu_to_le32(MS_64BITS(map));
2694 }
2695 }
2696 return 0;
2697}
2698
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002699static void ql_free_send_free_list(struct ql3_adapter *qdev)
2700{
2701 struct ql_tx_buf_cb *tx_cb;
2702 int i;
2703
2704 tx_cb = &qdev->tx_buf[0];
2705 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
2706 if (tx_cb->oal) {
2707 kfree(tx_cb->oal);
2708 tx_cb->oal = NULL;
2709 }
2710 tx_cb++;
2711 }
2712}
2713
2714static int ql_create_send_free_list(struct ql3_adapter *qdev)
Ron Mercer5a4faa82006-07-25 00:40:21 -07002715{
2716 struct ql_tx_buf_cb *tx_cb;
2717 int i;
2718 struct ob_mac_iocb_req *req_q_curr =
2719 qdev->req_q_virt_addr;
2720
2721 /* Create free list of transmit buffers */
2722 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002723
Ron Mercer5a4faa82006-07-25 00:40:21 -07002724 tx_cb = &qdev->tx_buf[i];
2725 tx_cb->skb = NULL;
2726 tx_cb->queue_entry = req_q_curr;
2727 req_q_curr++;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002728 tx_cb->oal = kmalloc(512, GFP_KERNEL);
2729 if (tx_cb->oal == NULL)
2730 return -1;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002731 }
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002732 return 0;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002733}
2734
2735static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
2736{
Ron Mercer1357bfc2007-02-26 11:06:37 -08002737 if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
2738 qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002739 qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
Ron Mercer1357bfc2007-02-26 11:06:37 -08002740 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07002741 else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
Ron Mercer1357bfc2007-02-26 11:06:37 -08002742 /*
2743 * Bigger buffers, so less of them.
2744 */
2745 qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002746 qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
2747 } else {
2748 printk(KERN_ERR PFX
2749 "%s: Invalid mtu size. Only 1500 and 9000 are accepted.\n",
2750 qdev->ndev->name);
2751 return -ENOMEM;
2752 }
Ron Mercer1357bfc2007-02-26 11:06:37 -08002753 qdev->num_large_buffers = qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002754 qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
2755 qdev->max_frame_size =
2756 (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
2757
2758 /*
2759 * First allocate a page of shared memory and use it for shadow
2760 * locations of Network Request Queue Consumer Address Register and
2761 * Network Completion Queue Producer Index Register
2762 */
2763 qdev->shadow_reg_virt_addr =
2764 pci_alloc_consistent(qdev->pdev,
2765 PAGE_SIZE, &qdev->shadow_reg_phy_addr);
2766
2767 if (qdev->shadow_reg_virt_addr != NULL) {
2768 qdev->preq_consumer_index = (u16 *) qdev->shadow_reg_virt_addr;
2769 qdev->req_consumer_index_phy_addr_high =
2770 MS_64BITS(qdev->shadow_reg_phy_addr);
2771 qdev->req_consumer_index_phy_addr_low =
2772 LS_64BITS(qdev->shadow_reg_phy_addr);
2773
2774 qdev->prsp_producer_index =
2775 (u32 *) (((u8 *) qdev->preq_consumer_index) + 8);
2776 qdev->rsp_producer_index_phy_addr_high =
2777 qdev->req_consumer_index_phy_addr_high;
2778 qdev->rsp_producer_index_phy_addr_low =
2779 qdev->req_consumer_index_phy_addr_low + 8;
2780 } else {
2781 printk(KERN_ERR PFX
2782 "%s: shadowReg Alloc failed.\n", qdev->ndev->name);
2783 return -ENOMEM;
2784 }
2785
2786 if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
2787 printk(KERN_ERR PFX
2788 "%s: ql_alloc_net_req_rsp_queues failed.\n",
2789 qdev->ndev->name);
2790 goto err_req_rsp;
2791 }
2792
2793 if (ql_alloc_buffer_queues(qdev) != 0) {
2794 printk(KERN_ERR PFX
2795 "%s: ql_alloc_buffer_queues failed.\n",
2796 qdev->ndev->name);
2797 goto err_buffer_queues;
2798 }
2799
2800 if (ql_alloc_small_buffers(qdev) != 0) {
2801 printk(KERN_ERR PFX
2802 "%s: ql_alloc_small_buffers failed\n", qdev->ndev->name);
2803 goto err_small_buffers;
2804 }
2805
2806 if (ql_alloc_large_buffers(qdev) != 0) {
2807 printk(KERN_ERR PFX
2808 "%s: ql_alloc_large_buffers failed\n", qdev->ndev->name);
2809 goto err_small_buffers;
2810 }
2811
2812 /* Initialize the large buffer queue. */
2813 ql_init_large_buffers(qdev);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002814 if (ql_create_send_free_list(qdev))
2815 goto err_free_list;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002816
2817 qdev->rsp_current = qdev->rsp_q_virt_addr;
2818
2819 return 0;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002820err_free_list:
2821 ql_free_send_free_list(qdev);
Ron Mercer5a4faa82006-07-25 00:40:21 -07002822err_small_buffers:
2823 ql_free_buffer_queues(qdev);
2824err_buffer_queues:
2825 ql_free_net_req_rsp_queues(qdev);
2826err_req_rsp:
2827 pci_free_consistent(qdev->pdev,
2828 PAGE_SIZE,
2829 qdev->shadow_reg_virt_addr,
2830 qdev->shadow_reg_phy_addr);
2831
2832 return -ENOMEM;
2833}
2834
2835static void ql_free_mem_resources(struct ql3_adapter *qdev)
2836{
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002837 ql_free_send_free_list(qdev);
Ron Mercer5a4faa82006-07-25 00:40:21 -07002838 ql_free_large_buffers(qdev);
2839 ql_free_small_buffers(qdev);
2840 ql_free_buffer_queues(qdev);
2841 ql_free_net_req_rsp_queues(qdev);
2842 if (qdev->shadow_reg_virt_addr != NULL) {
2843 pci_free_consistent(qdev->pdev,
2844 PAGE_SIZE,
2845 qdev->shadow_reg_virt_addr,
2846 qdev->shadow_reg_phy_addr);
2847 qdev->shadow_reg_virt_addr = NULL;
2848 }
2849}
2850
2851static int ql_init_misc_registers(struct ql3_adapter *qdev)
2852{
Al Viroee111d12006-09-25 02:53:53 +01002853 struct ql3xxx_local_ram_registers __iomem *local_ram =
2854 (void __iomem *)qdev->mem_map_registers;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002855
2856 if(ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
2857 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
2858 2) << 4))
2859 return -1;
2860
2861 ql_write_page2_reg(qdev,
2862 &local_ram->bufletSize, qdev->nvram_data.bufletSize);
2863
2864 ql_write_page2_reg(qdev,
2865 &local_ram->maxBufletCount,
2866 qdev->nvram_data.bufletCount);
2867
2868 ql_write_page2_reg(qdev,
2869 &local_ram->freeBufletThresholdLow,
2870 (qdev->nvram_data.tcpWindowThreshold25 << 16) |
2871 (qdev->nvram_data.tcpWindowThreshold0));
2872
2873 ql_write_page2_reg(qdev,
2874 &local_ram->freeBufletThresholdHigh,
2875 qdev->nvram_data.tcpWindowThreshold50);
2876
2877 ql_write_page2_reg(qdev,
2878 &local_ram->ipHashTableBase,
2879 (qdev->nvram_data.ipHashTableBaseHi << 16) |
2880 qdev->nvram_data.ipHashTableBaseLo);
2881 ql_write_page2_reg(qdev,
2882 &local_ram->ipHashTableCount,
2883 qdev->nvram_data.ipHashTableSize);
2884 ql_write_page2_reg(qdev,
2885 &local_ram->tcpHashTableBase,
2886 (qdev->nvram_data.tcpHashTableBaseHi << 16) |
2887 qdev->nvram_data.tcpHashTableBaseLo);
2888 ql_write_page2_reg(qdev,
2889 &local_ram->tcpHashTableCount,
2890 qdev->nvram_data.tcpHashTableSize);
2891 ql_write_page2_reg(qdev,
2892 &local_ram->ncbBase,
2893 (qdev->nvram_data.ncbTableBaseHi << 16) |
2894 qdev->nvram_data.ncbTableBaseLo);
2895 ql_write_page2_reg(qdev,
2896 &local_ram->maxNcbCount,
2897 qdev->nvram_data.ncbTableSize);
2898 ql_write_page2_reg(qdev,
2899 &local_ram->drbBase,
2900 (qdev->nvram_data.drbTableBaseHi << 16) |
2901 qdev->nvram_data.drbTableBaseLo);
2902 ql_write_page2_reg(qdev,
2903 &local_ram->maxDrbCount,
2904 qdev->nvram_data.drbTableSize);
2905 ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
2906 return 0;
2907}
2908
2909static int ql_adapter_initialize(struct ql3_adapter *qdev)
2910{
2911 u32 value;
2912 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
2913 struct ql3xxx_host_memory_registers __iomem *hmem_regs =
Al Viroee111d12006-09-25 02:53:53 +01002914 (void __iomem *)port_regs;
Ron Mercer5a4faa82006-07-25 00:40:21 -07002915 u32 delay = 10;
2916 int status = 0;
2917
2918 if(ql_mii_setup(qdev))
2919 return -1;
2920
2921 /* Bring out PHY out of reset */
2922 ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
2923 (ISP_SERIAL_PORT_IF_WE |
2924 (ISP_SERIAL_PORT_IF_WE << 16)));
2925
2926 qdev->port_link_state = LS_DOWN;
2927 netif_carrier_off(qdev->ndev);
2928
2929 /* V2 chip fix for ARS-39168. */
2930 ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
2931 (ISP_SERIAL_PORT_IF_SDE |
2932 (ISP_SERIAL_PORT_IF_SDE << 16)));
2933
2934 /* Request Queue Registers */
2935 *((u32 *) (qdev->preq_consumer_index)) = 0;
2936 atomic_set(&qdev->tx_count,NUM_REQ_Q_ENTRIES);
2937 qdev->req_producer_index = 0;
2938
2939 ql_write_page1_reg(qdev,
2940 &hmem_regs->reqConsumerIndexAddrHigh,
2941 qdev->req_consumer_index_phy_addr_high);
2942 ql_write_page1_reg(qdev,
2943 &hmem_regs->reqConsumerIndexAddrLow,
2944 qdev->req_consumer_index_phy_addr_low);
2945
2946 ql_write_page1_reg(qdev,
2947 &hmem_regs->reqBaseAddrHigh,
2948 MS_64BITS(qdev->req_q_phy_addr));
2949 ql_write_page1_reg(qdev,
2950 &hmem_regs->reqBaseAddrLow,
2951 LS_64BITS(qdev->req_q_phy_addr));
2952 ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
2953
2954 /* Response Queue Registers */
2955 *((u16 *) (qdev->prsp_producer_index)) = 0;
2956 qdev->rsp_consumer_index = 0;
2957 qdev->rsp_current = qdev->rsp_q_virt_addr;
2958
2959 ql_write_page1_reg(qdev,
2960 &hmem_regs->rspProducerIndexAddrHigh,
2961 qdev->rsp_producer_index_phy_addr_high);
2962
2963 ql_write_page1_reg(qdev,
2964 &hmem_regs->rspProducerIndexAddrLow,
2965 qdev->rsp_producer_index_phy_addr_low);
2966
2967 ql_write_page1_reg(qdev,
2968 &hmem_regs->rspBaseAddrHigh,
2969 MS_64BITS(qdev->rsp_q_phy_addr));
2970
2971 ql_write_page1_reg(qdev,
2972 &hmem_regs->rspBaseAddrLow,
2973 LS_64BITS(qdev->rsp_q_phy_addr));
2974
2975 ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
2976
2977 /* Large Buffer Queue */
2978 ql_write_page1_reg(qdev,
2979 &hmem_regs->rxLargeQBaseAddrHigh,
2980 MS_64BITS(qdev->lrg_buf_q_phy_addr));
2981
2982 ql_write_page1_reg(qdev,
2983 &hmem_regs->rxLargeQBaseAddrLow,
2984 LS_64BITS(qdev->lrg_buf_q_phy_addr));
2985
Ron Mercer1357bfc2007-02-26 11:06:37 -08002986 ql_write_page1_reg(qdev, &hmem_regs->rxLargeQLength, qdev->num_lbufq_entries);
Ron Mercer5a4faa82006-07-25 00:40:21 -07002987
2988 ql_write_page1_reg(qdev,
2989 &hmem_regs->rxLargeBufferLength,
2990 qdev->lrg_buffer_len);
2991
2992 /* Small Buffer Queue */
2993 ql_write_page1_reg(qdev,
2994 &hmem_regs->rxSmallQBaseAddrHigh,
2995 MS_64BITS(qdev->small_buf_q_phy_addr));
2996
2997 ql_write_page1_reg(qdev,
2998 &hmem_regs->rxSmallQBaseAddrLow,
2999 LS_64BITS(qdev->small_buf_q_phy_addr));
3000
3001 ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
3002 ql_write_page1_reg(qdev,
3003 &hmem_regs->rxSmallBufferLength,
3004 QL_SMALL_BUFFER_SIZE);
3005
3006 qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
3007 qdev->small_buf_release_cnt = 8;
Ron Mercer1357bfc2007-02-26 11:06:37 -08003008 qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003009 qdev->lrg_buf_release_cnt = 8;
3010 qdev->lrg_buf_next_free =
3011 (struct bufq_addr_element *)qdev->lrg_buf_q_virt_addr;
3012 qdev->small_buf_index = 0;
3013 qdev->lrg_buf_index = 0;
3014 qdev->lrg_buf_free_count = 0;
3015 qdev->lrg_buf_free_head = NULL;
3016 qdev->lrg_buf_free_tail = NULL;
3017
3018 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003019 &port_regs->CommonRegs.
Ron Mercer5a4faa82006-07-25 00:40:21 -07003020 rxSmallQProducerIndex,
3021 qdev->small_buf_q_producer_index);
3022 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003023 &port_regs->CommonRegs.
Ron Mercer5a4faa82006-07-25 00:40:21 -07003024 rxLargeQProducerIndex,
3025 qdev->lrg_buf_q_producer_index);
3026
3027 /*
3028 * Find out if the chip has already been initialized. If it has, then
3029 * we skip some of the initialization.
3030 */
3031 clear_bit(QL_LINK_MASTER, &qdev->flags);
3032 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3033 if ((value & PORT_STATUS_IC) == 0) {
3034
3035 /* Chip has not been configured yet, so let it rip. */
3036 if(ql_init_misc_registers(qdev)) {
3037 status = -1;
3038 goto out;
3039 }
3040
Ron Mercer5a4faa82006-07-25 00:40:21 -07003041 value = qdev->nvram_data.tcpMaxWindowSize;
3042 ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
3043
3044 value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
3045
3046 if(ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
3047 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
3048 * 2) << 13)) {
3049 status = -1;
3050 goto out;
3051 }
3052 ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
3053 ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
3054 (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
3055 16) | (INTERNAL_CHIP_SD |
3056 INTERNAL_CHIP_WE)));
3057 ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
3058 }
3059
Ron Mercerb3b15142007-03-26 13:43:00 -07003060 if (qdev->mac_index)
3061 ql_write_page0_reg(qdev,
3062 &port_regs->mac1MaxFrameLengthReg,
3063 qdev->max_frame_size);
3064 else
3065 ql_write_page0_reg(qdev,
3066 &port_regs->mac0MaxFrameLengthReg,
3067 qdev->max_frame_size);
Ron Mercer5a4faa82006-07-25 00:40:21 -07003068
3069 if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
3070 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
3071 2) << 7)) {
3072 status = -1;
3073 goto out;
3074 }
3075
3076 ql_init_scan_mode(qdev);
3077 ql_get_phy_owner(qdev);
3078
3079 /* Load the MAC Configuration */
3080
3081 /* Program lower 32 bits of the MAC address */
3082 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3083 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3084 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3085 ((qdev->ndev->dev_addr[2] << 24)
3086 | (qdev->ndev->dev_addr[3] << 16)
3087 | (qdev->ndev->dev_addr[4] << 8)
3088 | qdev->ndev->dev_addr[5]));
3089
3090 /* Program top 16 bits of the MAC address */
3091 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3092 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3093 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3094 ((qdev->ndev->dev_addr[0] << 8)
3095 | qdev->ndev->dev_addr[1]));
3096
3097 /* Enable Primary MAC */
3098 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3099 ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
3100 MAC_ADDR_INDIRECT_PTR_REG_PE));
3101
3102 /* Clear Primary and Secondary IP addresses */
3103 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3104 ((IP_ADDR_INDEX_REG_MASK << 16) |
3105 (qdev->mac_index << 2)));
3106 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3107
3108 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3109 ((IP_ADDR_INDEX_REG_MASK << 16) |
3110 ((qdev->mac_index << 2) + 1)));
3111 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3112
3113 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
3114
3115 /* Indicate Configuration Complete */
3116 ql_write_page0_reg(qdev,
3117 &port_regs->portControl,
3118 ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
3119
3120 do {
3121 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3122 if (value & PORT_STATUS_IC)
3123 break;
3124 msleep(500);
3125 } while (--delay);
3126
3127 if (delay == 0) {
3128 printk(KERN_ERR PFX
3129 "%s: Hw Initialization timeout.\n", qdev->ndev->name);
3130 status = -1;
3131 goto out;
3132 }
3133
3134 /* Enable Ethernet Function */
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003135 if (qdev->device_id == QL3032_DEVICE_ID) {
3136 value =
3137 (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
Ron Mercerb3b15142007-03-26 13:43:00 -07003138 QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
3139 QL3032_PORT_CONTROL_ET);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003140 ql_write_page0_reg(qdev, &port_regs->functionControl,
3141 ((value << 16) | value));
3142 } else {
3143 value =
3144 (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
3145 PORT_CONTROL_HH);
3146 ql_write_page0_reg(qdev, &port_regs->portControl,
3147 ((value << 16) | value));
3148 }
3149
Ron Mercer5a4faa82006-07-25 00:40:21 -07003150
3151out:
3152 return status;
3153}
3154
3155/*
3156 * Caller holds hw_lock.
3157 */
3158static int ql_adapter_reset(struct ql3_adapter *qdev)
3159{
3160 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
3161 int status = 0;
3162 u16 value;
3163 int max_wait_time;
3164
3165 set_bit(QL_RESET_ACTIVE, &qdev->flags);
3166 clear_bit(QL_RESET_DONE, &qdev->flags);
3167
3168 /*
3169 * Issue soft reset to chip.
3170 */
3171 printk(KERN_DEBUG PFX
3172 "%s: Issue soft reset to chip.\n",
3173 qdev->ndev->name);
3174 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003175 &port_regs->CommonRegs.ispControlStatus,
Ron Mercer5a4faa82006-07-25 00:40:21 -07003176 ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
3177
3178 /* Wait 3 seconds for reset to complete. */
3179 printk(KERN_DEBUG PFX
3180 "%s: Wait 10 milliseconds for reset to complete.\n",
3181 qdev->ndev->name);
3182
3183 /* Wait until the firmware tells us the Soft Reset is done */
3184 max_wait_time = 5;
3185 do {
3186 value =
3187 ql_read_common_reg(qdev,
3188 &port_regs->CommonRegs.ispControlStatus);
3189 if ((value & ISP_CONTROL_SR) == 0)
3190 break;
3191
3192 ssleep(1);
3193 } while ((--max_wait_time));
3194
3195 /*
3196 * Also, make sure that the Network Reset Interrupt bit has been
3197 * cleared after the soft reset has taken place.
3198 */
3199 value =
3200 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
3201 if (value & ISP_CONTROL_RI) {
3202 printk(KERN_DEBUG PFX
3203 "ql_adapter_reset: clearing RI after reset.\n");
3204 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003205 &port_regs->CommonRegs.
Ron Mercer5a4faa82006-07-25 00:40:21 -07003206 ispControlStatus,
3207 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3208 }
3209
3210 if (max_wait_time == 0) {
3211 /* Issue Force Soft Reset */
3212 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003213 &port_regs->CommonRegs.
Ron Mercer5a4faa82006-07-25 00:40:21 -07003214 ispControlStatus,
3215 ((ISP_CONTROL_FSR << 16) |
3216 ISP_CONTROL_FSR));
3217 /*
3218 * Wait until the firmware tells us the Force Soft Reset is
3219 * done
3220 */
3221 max_wait_time = 5;
3222 do {
3223 value =
3224 ql_read_common_reg(qdev,
3225 &port_regs->CommonRegs.
3226 ispControlStatus);
3227 if ((value & ISP_CONTROL_FSR) == 0) {
3228 break;
3229 }
3230 ssleep(1);
3231 } while ((--max_wait_time));
3232 }
3233 if (max_wait_time == 0)
3234 status = 1;
3235
3236 clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3237 set_bit(QL_RESET_DONE, &qdev->flags);
3238 return status;
3239}
3240
3241static void ql_set_mac_info(struct ql3_adapter *qdev)
3242{
3243 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
3244 u32 value, port_status;
3245 u8 func_number;
3246
3247 /* Get the function number */
3248 value =
3249 ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
3250 func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
3251 port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
3252 switch (value & ISP_CONTROL_FN_MASK) {
3253 case ISP_CONTROL_FN0_NET:
3254 qdev->mac_index = 0;
3255 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
3256 qdev->tcp_ob_opcode = OUTBOUND_TCP_IOCB | func_number;
3257 qdev->update_ob_opcode = UPDATE_NCB_IOCB | func_number;
3258 qdev->mb_bit_mask = FN0_MA_BITS_MASK;
3259 qdev->PHYAddr = PORT0_PHY_ADDRESS;
3260 if (port_status & PORT_STATUS_SM0)
3261 set_bit(QL_LINK_OPTICAL,&qdev->flags);
3262 else
3263 clear_bit(QL_LINK_OPTICAL,&qdev->flags);
3264 break;
3265
3266 case ISP_CONTROL_FN1_NET:
3267 qdev->mac_index = 1;
3268 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
3269 qdev->tcp_ob_opcode = OUTBOUND_TCP_IOCB | func_number;
3270 qdev->update_ob_opcode = UPDATE_NCB_IOCB | func_number;
3271 qdev->mb_bit_mask = FN1_MA_BITS_MASK;
3272 qdev->PHYAddr = PORT1_PHY_ADDRESS;
3273 if (port_status & PORT_STATUS_SM1)
3274 set_bit(QL_LINK_OPTICAL,&qdev->flags);
3275 else
3276 clear_bit(QL_LINK_OPTICAL,&qdev->flags);
3277 break;
3278
3279 case ISP_CONTROL_FN0_SCSI:
3280 case ISP_CONTROL_FN1_SCSI:
3281 default:
3282 printk(KERN_DEBUG PFX
3283 "%s: Invalid function number, ispControlStatus = 0x%x\n",
3284 qdev->ndev->name,value);
3285 break;
3286 }
3287 qdev->numPorts = qdev->nvram_data.numPorts;
3288}
3289
3290static void ql_display_dev_info(struct net_device *ndev)
3291{
3292 struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
3293 struct pci_dev *pdev = qdev->pdev;
3294
3295 printk(KERN_INFO PFX
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003296 "\n%s Adapter %d RevisionID %d found %s on PCI slot %d.\n",
3297 DRV_NAME, qdev->index, qdev->chip_rev_id,
3298 (qdev->device_id == QL3032_DEVICE_ID) ? "QLA3032" : "QLA3022",
3299 qdev->pci_slot);
Ron Mercer5a4faa82006-07-25 00:40:21 -07003300 printk(KERN_INFO PFX
3301 "%s Interface.\n",
3302 test_bit(QL_LINK_OPTICAL,&qdev->flags) ? "OPTICAL" : "COPPER");
3303
3304 /*
3305 * Print PCI bus width/type.
3306 */
3307 printk(KERN_INFO PFX
3308 "Bus interface is %s %s.\n",
3309 ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
3310 ((qdev->pci_x) ? "PCI-X" : "PCI"));
3311
3312 printk(KERN_INFO PFX
3313 "mem IO base address adjusted = 0x%p\n",
3314 qdev->mem_map_registers);
3315 printk(KERN_INFO PFX "Interrupt number = %d\n", pdev->irq);
3316
3317 if (netif_msg_probe(qdev))
3318 printk(KERN_INFO PFX
3319 "%s: MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
3320 ndev->name, ndev->dev_addr[0], ndev->dev_addr[1],
3321 ndev->dev_addr[2], ndev->dev_addr[3], ndev->dev_addr[4],
3322 ndev->dev_addr[5]);
3323}
3324
3325static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
3326{
3327 struct net_device *ndev = qdev->ndev;
3328 int retval = 0;
3329
3330 netif_stop_queue(ndev);
3331 netif_carrier_off(ndev);
3332
3333 clear_bit(QL_ADAPTER_UP,&qdev->flags);
3334 clear_bit(QL_LINK_MASTER,&qdev->flags);
3335
3336 ql_disable_interrupts(qdev);
3337
3338 free_irq(qdev->pdev->irq, ndev);
3339
3340 if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
3341 printk(KERN_INFO PFX
3342 "%s: calling pci_disable_msi().\n", qdev->ndev->name);
3343 clear_bit(QL_MSI_ENABLED,&qdev->flags);
3344 pci_disable_msi(qdev->pdev);
3345 }
3346
3347 del_timer_sync(&qdev->adapter_timer);
3348
3349 netif_poll_disable(ndev);
3350
3351 if (do_reset) {
3352 int soft_reset;
3353 unsigned long hw_flags;
3354
3355 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3356 if (ql_wait_for_drvr_lock(qdev)) {
3357 if ((soft_reset = ql_adapter_reset(qdev))) {
3358 printk(KERN_ERR PFX
3359 "%s: ql_adapter_reset(%d) FAILED!\n",
3360 ndev->name, qdev->index);
3361 }
3362 printk(KERN_ERR PFX
3363 "%s: Releaseing driver lock via chip reset.\n",ndev->name);
3364 } else {
3365 printk(KERN_ERR PFX
3366 "%s: Could not acquire driver lock to do "
3367 "reset!\n", ndev->name);
3368 retval = -1;
3369 }
3370 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3371 }
3372 ql_free_mem_resources(qdev);
3373 return retval;
3374}
3375
3376static int ql_adapter_up(struct ql3_adapter *qdev)
3377{
3378 struct net_device *ndev = qdev->ndev;
3379 int err;
Thomas Gleixner38515e92007-02-14 00:33:16 -08003380 unsigned long irq_flags = IRQF_SAMPLE_RANDOM | IRQF_SHARED;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003381 unsigned long hw_flags;
3382
3383 if (ql_alloc_mem_resources(qdev)) {
3384 printk(KERN_ERR PFX
3385 "%s Unable to allocate buffers.\n", ndev->name);
3386 return -ENOMEM;
3387 }
3388
3389 if (qdev->msi) {
3390 if (pci_enable_msi(qdev->pdev)) {
3391 printk(KERN_ERR PFX
3392 "%s: User requested MSI, but MSI failed to "
3393 "initialize. Continuing without MSI.\n",
3394 qdev->ndev->name);
3395 qdev->msi = 0;
3396 } else {
3397 printk(KERN_INFO PFX "%s: MSI Enabled...\n", qdev->ndev->name);
3398 set_bit(QL_MSI_ENABLED,&qdev->flags);
Thomas Gleixner38515e92007-02-14 00:33:16 -08003399 irq_flags &= ~IRQF_SHARED;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003400 }
3401 }
3402
3403 if ((err = request_irq(qdev->pdev->irq,
3404 ql3xxx_isr,
3405 irq_flags, ndev->name, ndev))) {
3406 printk(KERN_ERR PFX
3407 "%s: Failed to reserve interrupt %d already in use.\n",
3408 ndev->name, qdev->pdev->irq);
3409 goto err_irq;
3410 }
3411
3412 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3413
3414 if ((err = ql_wait_for_drvr_lock(qdev))) {
3415 if ((err = ql_adapter_initialize(qdev))) {
3416 printk(KERN_ERR PFX
3417 "%s: Unable to initialize adapter.\n",
3418 ndev->name);
3419 goto err_init;
3420 }
3421 printk(KERN_ERR PFX
3422 "%s: Releaseing driver lock.\n",ndev->name);
3423 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3424 } else {
3425 printk(KERN_ERR PFX
3426 "%s: Could not aquire driver lock.\n",
3427 ndev->name);
3428 goto err_lock;
3429 }
3430
3431 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3432
3433 set_bit(QL_ADAPTER_UP,&qdev->flags);
3434
3435 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
3436
3437 netif_poll_enable(ndev);
3438 ql_enable_interrupts(qdev);
3439 return 0;
3440
3441err_init:
3442 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3443err_lock:
Benjamin Li04f10772007-02-26 11:06:35 -08003444 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa82006-07-25 00:40:21 -07003445 free_irq(qdev->pdev->irq, ndev);
3446err_irq:
3447 if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
3448 printk(KERN_INFO PFX
3449 "%s: calling pci_disable_msi().\n",
3450 qdev->ndev->name);
3451 clear_bit(QL_MSI_ENABLED,&qdev->flags);
3452 pci_disable_msi(qdev->pdev);
3453 }
3454 return err;
3455}
3456
3457static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
3458{
3459 if( ql_adapter_down(qdev,reset) || ql_adapter_up(qdev)) {
3460 printk(KERN_ERR PFX
3461 "%s: Driver up/down cycle failed, "
3462 "closing device\n",qdev->ndev->name);
3463 dev_close(qdev->ndev);
3464 return -1;
3465 }
3466 return 0;
3467}
3468
3469static int ql3xxx_close(struct net_device *ndev)
3470{
3471 struct ql3_adapter *qdev = netdev_priv(ndev);
3472
3473 /*
3474 * Wait for device to recover from a reset.
3475 * (Rarely happens, but possible.)
3476 */
3477 while (!test_bit(QL_ADAPTER_UP,&qdev->flags))
3478 msleep(50);
3479
3480 ql_adapter_down(qdev,QL_DO_RESET);
3481 return 0;
3482}
3483
3484static int ql3xxx_open(struct net_device *ndev)
3485{
3486 struct ql3_adapter *qdev = netdev_priv(ndev);
3487 return (ql_adapter_up(qdev));
3488}
3489
3490static struct net_device_stats *ql3xxx_get_stats(struct net_device *dev)
3491{
3492 struct ql3_adapter *qdev = (struct ql3_adapter *)dev->priv;
3493 return &qdev->stats;
3494}
3495
Ron Mercer5a4faa82006-07-25 00:40:21 -07003496static void ql3xxx_set_multicast_list(struct net_device *ndev)
3497{
3498 /*
3499 * We are manually parsing the list in the net_device structure.
3500 */
3501 return;
3502}
3503
3504static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
3505{
3506 struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
3507 struct ql3xxx_port_registers __iomem *port_regs =
3508 qdev->mem_map_registers;
3509 struct sockaddr *addr = p;
3510 unsigned long hw_flags;
3511
3512 if (netif_running(ndev))
3513 return -EBUSY;
3514
3515 if (!is_valid_ether_addr(addr->sa_data))
3516 return -EADDRNOTAVAIL;
3517
3518 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3519
3520 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3521 /* Program lower 32 bits of the MAC address */
3522 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3523 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3524 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3525 ((ndev->dev_addr[2] << 24) | (ndev->
3526 dev_addr[3] << 16) |
3527 (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
3528
3529 /* Program top 16 bits of the MAC address */
3530 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3531 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3532 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3533 ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
3534 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3535
3536 return 0;
3537}
3538
3539static void ql3xxx_tx_timeout(struct net_device *ndev)
3540{
3541 struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
3542
3543 printk(KERN_ERR PFX "%s: Resetting...\n", ndev->name);
3544 /*
3545 * Stop the queues, we've got a problem.
3546 */
3547 netif_stop_queue(ndev);
3548
3549 /*
3550 * Wake up the worker to process this event.
3551 */
David Howellsc4028952006-11-22 14:57:56 +00003552 queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
Ron Mercer5a4faa82006-07-25 00:40:21 -07003553}
3554
David Howellsc4028952006-11-22 14:57:56 +00003555static void ql_reset_work(struct work_struct *work)
Ron Mercer5a4faa82006-07-25 00:40:21 -07003556{
David Howellsc4028952006-11-22 14:57:56 +00003557 struct ql3_adapter *qdev =
3558 container_of(work, struct ql3_adapter, reset_work.work);
Ron Mercer5a4faa82006-07-25 00:40:21 -07003559 struct net_device *ndev = qdev->ndev;
3560 u32 value;
3561 struct ql_tx_buf_cb *tx_cb;
3562 int max_wait_time, i;
3563 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
3564 unsigned long hw_flags;
3565
3566 if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START),&qdev->flags)) {
3567 clear_bit(QL_LINK_MASTER,&qdev->flags);
3568
3569 /*
3570 * Loop through the active list and return the skb.
3571 */
3572 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003573 int j;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003574 tx_cb = &qdev->tx_buf[i];
3575 if (tx_cb->skb) {
Ron Mercer5a4faa82006-07-25 00:40:21 -07003576 printk(KERN_DEBUG PFX
3577 "%s: Freeing lost SKB.\n",
3578 qdev->ndev->name);
3579 pci_unmap_single(qdev->pdev,
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003580 pci_unmap_addr(&tx_cb->map[0], mapaddr),
3581 pci_unmap_len(&tx_cb->map[0], maplen),
3582 PCI_DMA_TODEVICE);
3583 for(j=1;j<tx_cb->seg_count;j++) {
3584 pci_unmap_page(qdev->pdev,
3585 pci_unmap_addr(&tx_cb->map[j],mapaddr),
3586 pci_unmap_len(&tx_cb->map[j],maplen),
3587 PCI_DMA_TODEVICE);
3588 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07003589 dev_kfree_skb(tx_cb->skb);
3590 tx_cb->skb = NULL;
3591 }
3592 }
3593
3594 printk(KERN_ERR PFX
3595 "%s: Clearing NRI after reset.\n", qdev->ndev->name);
3596 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3597 ql_write_common_reg(qdev,
3598 &port_regs->CommonRegs.
3599 ispControlStatus,
3600 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3601 /*
3602 * Wait the for Soft Reset to Complete.
3603 */
3604 max_wait_time = 10;
3605 do {
3606 value = ql_read_common_reg(qdev,
3607 &port_regs->CommonRegs.
3608
3609 ispControlStatus);
3610 if ((value & ISP_CONTROL_SR) == 0) {
3611 printk(KERN_DEBUG PFX
3612 "%s: reset completed.\n",
3613 qdev->ndev->name);
3614 break;
3615 }
3616
3617 if (value & ISP_CONTROL_RI) {
3618 printk(KERN_DEBUG PFX
3619 "%s: clearing NRI after reset.\n",
3620 qdev->ndev->name);
3621 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003622 &port_regs->
Ron Mercer5a4faa82006-07-25 00:40:21 -07003623 CommonRegs.
3624 ispControlStatus,
3625 ((ISP_CONTROL_RI <<
3626 16) | ISP_CONTROL_RI));
3627 }
3628
3629 ssleep(1);
3630 } while (--max_wait_time);
3631 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3632
3633 if (value & ISP_CONTROL_SR) {
3634
3635 /*
3636 * Set the reset flags and clear the board again.
3637 * Nothing else to do...
3638 */
3639 printk(KERN_ERR PFX
3640 "%s: Timed out waiting for reset to "
3641 "complete.\n", ndev->name);
3642 printk(KERN_ERR PFX
3643 "%s: Do a reset.\n", ndev->name);
3644 clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
3645 clear_bit(QL_RESET_START,&qdev->flags);
3646 ql_cycle_adapter(qdev,QL_DO_RESET);
3647 return;
3648 }
3649
3650 clear_bit(QL_RESET_ACTIVE,&qdev->flags);
3651 clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
3652 clear_bit(QL_RESET_START,&qdev->flags);
3653 ql_cycle_adapter(qdev,QL_NO_RESET);
3654 }
3655}
3656
David Howellsc4028952006-11-22 14:57:56 +00003657static void ql_tx_timeout_work(struct work_struct *work)
Ron Mercer5a4faa82006-07-25 00:40:21 -07003658{
David Howellsc4028952006-11-22 14:57:56 +00003659 struct ql3_adapter *qdev =
3660 container_of(work, struct ql3_adapter, tx_timeout_work.work);
3661
3662 ql_cycle_adapter(qdev, QL_DO_RESET);
Ron Mercer5a4faa82006-07-25 00:40:21 -07003663}
3664
3665static void ql_get_board_info(struct ql3_adapter *qdev)
3666{
3667 struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
3668 u32 value;
3669
3670 value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
3671
3672 qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
3673 if (value & PORT_STATUS_64)
3674 qdev->pci_width = 64;
3675 else
3676 qdev->pci_width = 32;
3677 if (value & PORT_STATUS_X)
3678 qdev->pci_x = 1;
3679 else
3680 qdev->pci_x = 0;
3681 qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
3682}
3683
3684static void ql3xxx_timer(unsigned long ptr)
3685{
3686 struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
3687
3688 if (test_bit(QL_RESET_ACTIVE,&qdev->flags)) {
3689 printk(KERN_DEBUG PFX
3690 "%s: Reset in progress.\n",
3691 qdev->ndev->name);
3692 goto end;
3693 }
3694
3695 ql_link_state_machine(qdev);
3696
3697 /* Restart timer on 2 second interval. */
3698end:
3699 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
3700}
3701
3702static int __devinit ql3xxx_probe(struct pci_dev *pdev,
3703 const struct pci_device_id *pci_entry)
3704{
3705 struct net_device *ndev = NULL;
3706 struct ql3_adapter *qdev = NULL;
3707 static int cards_found = 0;
3708 int pci_using_dac, err;
3709
3710 err = pci_enable_device(pdev);
3711 if (err) {
3712 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3713 pci_name(pdev));
3714 goto err_out;
3715 }
3716
3717 err = pci_request_regions(pdev, DRV_NAME);
3718 if (err) {
3719 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3720 pci_name(pdev));
3721 goto err_out_disable_pdev;
3722 }
3723
3724 pci_set_master(pdev);
3725
3726 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3727 pci_using_dac = 1;
3728 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3729 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3730 pci_using_dac = 0;
3731 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3732 }
3733
3734 if (err) {
3735 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3736 pci_name(pdev));
3737 goto err_out_free_regions;
3738 }
3739
3740 ndev = alloc_etherdev(sizeof(struct ql3_adapter));
Benjamin Li546faf02007-02-26 11:06:31 -08003741 if (!ndev) {
3742 printk(KERN_ERR PFX "%s could not alloc etherdev\n",
3743 pci_name(pdev));
3744 err = -ENOMEM;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003745 goto err_out_free_regions;
Benjamin Li546faf02007-02-26 11:06:31 -08003746 }
Ron Mercer5a4faa82006-07-25 00:40:21 -07003747
3748 SET_MODULE_OWNER(ndev);
3749 SET_NETDEV_DEV(ndev, &pdev->dev);
3750
Ron Mercer5a4faa82006-07-25 00:40:21 -07003751 pci_set_drvdata(pdev, ndev);
3752
3753 qdev = netdev_priv(ndev);
3754 qdev->index = cards_found;
3755 qdev->ndev = ndev;
3756 qdev->pdev = pdev;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003757 qdev->device_id = pci_entry->device;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003758 qdev->port_link_state = LS_DOWN;
3759 if (msi)
3760 qdev->msi = 1;
3761
3762 qdev->msg_enable = netif_msg_init(debug, default_msg);
3763
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003764 if (pci_using_dac)
3765 ndev->features |= NETIF_F_HIGHDMA;
3766 if (qdev->device_id == QL3032_DEVICE_ID)
3767 ndev->features |= (NETIF_F_HW_CSUM | NETIF_F_SG);
3768
Ron Mercer5a4faa82006-07-25 00:40:21 -07003769 qdev->mem_map_registers =
3770 ioremap_nocache(pci_resource_start(pdev, 1),
3771 pci_resource_len(qdev->pdev, 1));
3772 if (!qdev->mem_map_registers) {
3773 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3774 pci_name(pdev));
Benjamin Li546faf02007-02-26 11:06:31 -08003775 err = -EIO;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003776 goto err_out_free_ndev;
3777 }
3778
3779 spin_lock_init(&qdev->adapter_lock);
3780 spin_lock_init(&qdev->hw_lock);
3781
3782 /* Set driver entry points */
3783 ndev->open = ql3xxx_open;
3784 ndev->hard_start_xmit = ql3xxx_send;
3785 ndev->stop = ql3xxx_close;
3786 ndev->get_stats = ql3xxx_get_stats;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003787 ndev->set_multicast_list = ql3xxx_set_multicast_list;
3788 SET_ETHTOOL_OPS(ndev, &ql3xxx_ethtool_ops);
3789 ndev->set_mac_address = ql3xxx_set_mac_address;
3790 ndev->tx_timeout = ql3xxx_tx_timeout;
3791 ndev->watchdog_timeo = 5 * HZ;
3792
3793 ndev->poll = &ql_poll;
3794 ndev->weight = 64;
3795
3796 ndev->irq = pdev->irq;
3797
3798 /* make sure the EEPROM is good */
3799 if (ql_get_nvram_params(qdev)) {
3800 printk(KERN_ALERT PFX
3801 "ql3xxx_probe: Adapter #%d, Invalid NVRAM parameters.\n",
3802 qdev->index);
Benjamin Li546faf02007-02-26 11:06:31 -08003803 err = -EIO;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003804 goto err_out_iounmap;
3805 }
3806
3807 ql_set_mac_info(qdev);
3808
3809 /* Validate and set parameters */
3810 if (qdev->mac_index) {
Ron Mercercb8bac12007-02-26 11:06:36 -08003811 ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003812 memcpy(ndev->dev_addr, &qdev->nvram_data.funcCfg_fn2.macAddress,
3813 ETH_ALEN);
3814 } else {
Ron Mercercb8bac12007-02-26 11:06:36 -08003815 ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
Ron Mercer5a4faa82006-07-25 00:40:21 -07003816 memcpy(ndev->dev_addr, &qdev->nvram_data.funcCfg_fn0.macAddress,
3817 ETH_ALEN);
3818 }
3819 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
3820
3821 ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
3822
3823 /* Turn off support for multicasting */
3824 ndev->flags &= ~IFF_MULTICAST;
3825
3826 /* Record PCI bus information. */
3827 ql_get_board_info(qdev);
3828
3829 /*
3830 * Set the Maximum Memory Read Byte Count value. We do this to handle
3831 * jumbo frames.
3832 */
3833 if (qdev->pci_x) {
3834 pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
3835 }
3836
3837 err = register_netdev(ndev);
3838 if (err) {
3839 printk(KERN_ERR PFX "%s: cannot register net device\n",
3840 pci_name(pdev));
3841 goto err_out_iounmap;
3842 }
3843
3844 /* we're going to reset, so assume we have no link for now */
3845
3846 netif_carrier_off(ndev);
3847 netif_stop_queue(ndev);
3848
3849 qdev->workqueue = create_singlethread_workqueue(ndev->name);
David Howellsc4028952006-11-22 14:57:56 +00003850 INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
3851 INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
Ron Mercer5a4faa82006-07-25 00:40:21 -07003852
3853 init_timer(&qdev->adapter_timer);
3854 qdev->adapter_timer.function = ql3xxx_timer;
3855 qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
3856 qdev->adapter_timer.data = (unsigned long)qdev;
3857
3858 if(!cards_found) {
3859 printk(KERN_ALERT PFX "%s\n", DRV_STRING);
3860 printk(KERN_ALERT PFX "Driver name: %s, Version: %s.\n",
3861 DRV_NAME, DRV_VERSION);
3862 }
3863 ql_display_dev_info(ndev);
3864
3865 cards_found++;
3866 return 0;
3867
3868err_out_iounmap:
3869 iounmap(qdev->mem_map_registers);
3870err_out_free_ndev:
3871 free_netdev(ndev);
3872err_out_free_regions:
3873 pci_release_regions(pdev);
3874err_out_disable_pdev:
3875 pci_disable_device(pdev);
3876 pci_set_drvdata(pdev, NULL);
3877err_out:
3878 return err;
3879}
3880
3881static void __devexit ql3xxx_remove(struct pci_dev *pdev)
3882{
3883 struct net_device *ndev = pci_get_drvdata(pdev);
3884 struct ql3_adapter *qdev = netdev_priv(ndev);
3885
3886 unregister_netdev(ndev);
3887 qdev = netdev_priv(ndev);
3888
3889 ql_disable_interrupts(qdev);
3890
3891 if (qdev->workqueue) {
3892 cancel_delayed_work(&qdev->reset_work);
3893 cancel_delayed_work(&qdev->tx_timeout_work);
3894 destroy_workqueue(qdev->workqueue);
3895 qdev->workqueue = NULL;
3896 }
3897
Al Viro855fc732006-09-25 02:54:46 +01003898 iounmap(qdev->mem_map_registers);
Ron Mercer5a4faa82006-07-25 00:40:21 -07003899 pci_release_regions(pdev);
3900 pci_set_drvdata(pdev, NULL);
3901 free_netdev(ndev);
3902}
3903
3904static struct pci_driver ql3xxx_driver = {
3905
3906 .name = DRV_NAME,
3907 .id_table = ql3xxx_pci_tbl,
3908 .probe = ql3xxx_probe,
3909 .remove = __devexit_p(ql3xxx_remove),
3910};
3911
3912static int __init ql3xxx_init_module(void)
3913{
3914 return pci_register_driver(&ql3xxx_driver);
3915}
3916
3917static void __exit ql3xxx_exit(void)
3918{
3919 pci_unregister_driver(&ql3xxx_driver);
3920}
3921
3922module_init(ql3xxx_init_module);
3923module_exit(ql3xxx_exit);