Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/boot/compressed/head.S |
| 3 | * |
| 4 | * Copyright (C) 1996-2002 Russell King |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 5 | * Copyright (C) 2004 Hyok S. Choi (MPU support) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/linkage.h> |
| 12 | |
| 13 | /* |
| 14 | * Debugging stuff |
| 15 | * |
| 16 | * Note that these macros must not contain any code which is not |
| 17 | * 100% relocatable. Any attempt to do so will result in a crash. |
| 18 | * Please select one of the following when turning on debugging. |
| 19 | */ |
| 20 | #ifdef DEBUG |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 21 | |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 22 | #if defined(CONFIG_DEBUG_ICEDCC) |
Tony Lindgren | 7d95ded | 2006-09-20 13:03:34 +0100 | [diff] [blame] | 23 | |
Stephen Boyd | dfad549 | 2011-03-23 22:46:15 +0100 | [diff] [blame] | 24 | #if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 25 | .macro loadsp, rb, tmp |
Tony Lindgren | 7d95ded | 2006-09-20 13:03:34 +0100 | [diff] [blame] | 26 | .endm |
| 27 | .macro writeb, ch, rb |
| 28 | mcr p14, 0, \ch, c0, c5, 0 |
| 29 | .endm |
Jean-Christop PLAGNIOL-VILLARD | c633c3c | 2009-02-25 04:20:40 +0100 | [diff] [blame] | 30 | #elif defined(CONFIG_CPU_XSCALE) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 31 | .macro loadsp, rb, tmp |
Jean-Christop PLAGNIOL-VILLARD | c633c3c | 2009-02-25 04:20:40 +0100 | [diff] [blame] | 32 | .endm |
| 33 | .macro writeb, ch, rb |
| 34 | mcr p14, 0, \ch, c8, c0, 0 |
| 35 | .endm |
Tony Lindgren | 7d95ded | 2006-09-20 13:03:34 +0100 | [diff] [blame] | 36 | #else |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 37 | .macro loadsp, rb, tmp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | .endm |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 39 | .macro writeb, ch, rb |
Uwe Kleine-König | 41a9e68 | 2007-12-13 09:31:34 +0100 | [diff] [blame] | 40 | mcr p14, 0, \ch, c1, c0, 0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | .endm |
Tony Lindgren | 7d95ded | 2006-09-20 13:03:34 +0100 | [diff] [blame] | 42 | #endif |
| 43 | |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 44 | #else |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 45 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 46 | #include <mach/debug-macro.S> |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 47 | |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 48 | .macro writeb, ch, rb |
| 49 | senduart \ch, \rb |
| 50 | .endm |
| 51 | |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 52 | #if defined(CONFIG_ARCH_SA1100) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 53 | .macro loadsp, rb, tmp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | mov \rb, #0x80000000 @ physical base address |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 55 | #ifdef CONFIG_DEBUG_LL_SER3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | add \rb, \rb, #0x00050000 @ Ser3 |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 57 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | add \rb, \rb, #0x00010000 @ Ser1 |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 59 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | .endm |
Kukjin Kim | b130d5c | 2012-02-03 14:29:23 +0900 | [diff] [blame] | 61 | #elif defined(CONFIG_ARCH_S3C24XX) |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 62 | .macro loadsp, rb, tmp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | mov \rb, #0x50000000 |
Ben Dooks | c765784 | 2007-07-22 16:11:20 +0100 | [diff] [blame] | 64 | add \rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | .endm |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | #else |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 67 | .macro loadsp, rb, tmp |
| 68 | addruart \rb, \tmp |
Russell King | 224b5be | 2005-11-16 14:59:51 +0000 | [diff] [blame] | 69 | .endm |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | #endif |
| 71 | #endif |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 72 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | |
| 74 | .macro kputc,val |
| 75 | mov r0, \val |
| 76 | bl putc |
| 77 | .endm |
| 78 | |
| 79 | .macro kphex,val,len |
| 80 | mov r0, \val |
| 81 | mov r1, #\len |
| 82 | bl phex |
| 83 | .endm |
| 84 | |
| 85 | .macro debug_reloc_start |
| 86 | #ifdef DEBUG |
| 87 | kputc #'\n' |
| 88 | kphex r6, 8 /* processor id */ |
| 89 | kputc #':' |
| 90 | kphex r7, 8 /* architecture id */ |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 91 | #ifdef CONFIG_CPU_CP15 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | kputc #':' |
| 93 | mrc p15, 0, r0, c1, c0 |
| 94 | kphex r0, 8 /* control reg */ |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 95 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | kputc #'\n' |
| 97 | kphex r5, 8 /* decompressed kernel start */ |
| 98 | kputc #'-' |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 99 | kphex r9, 8 /* decompressed kernel end */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | kputc #'>' |
| 101 | kphex r4, 8 /* kernel execution address */ |
| 102 | kputc #'\n' |
| 103 | #endif |
| 104 | .endm |
| 105 | |
| 106 | .macro debug_reloc_end |
| 107 | #ifdef DEBUG |
| 108 | kphex r5, 8 /* end of kernel */ |
| 109 | kputc #'\n' |
| 110 | mov r0, r4 |
| 111 | bl memdump /* dump 256 bytes at start of kernel */ |
| 112 | #endif |
| 113 | .endm |
| 114 | |
| 115 | .section ".start", #alloc, #execinstr |
| 116 | /* |
| 117 | * sort out different calling conventions |
| 118 | */ |
| 119 | .align |
Dave Martin | 26e5ca9 | 2010-11-29 19:43:27 +0100 | [diff] [blame] | 120 | .arm @ Always enter in ARM state |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | start: |
| 122 | .type start,#function |
Nicolas Pitre | b11fe38 | 2011-02-12 22:25:27 +0100 | [diff] [blame] | 123 | .rept 7 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | mov r0, r0 |
| 125 | .endr |
Nicolas Pitre | b11fe38 | 2011-02-12 22:25:27 +0100 | [diff] [blame] | 126 | ARM( mov r0, r0 ) |
| 127 | ARM( b 1f ) |
| 128 | THUMB( adr r12, BSYM(1f) ) |
| 129 | THUMB( bx r12 ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | .word 0x016f2818 @ Magic numbers to help the loader |
| 132 | .word start @ absolute load/run zImage address |
| 133 | .word _edata @ zImage end address |
Dave Martin | 26e5ca9 | 2010-11-29 19:43:27 +0100 | [diff] [blame] | 134 | THUMB( .thumb ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | 1: mov r7, r1 @ save architecture ID |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 136 | mov r8, r2 @ save atags pointer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | |
| 138 | #ifndef __ARM_ARCH_2__ |
| 139 | /* |
| 140 | * Booting from Angel - need to enter SVC mode and disable |
| 141 | * FIQs/IRQs (numeric definitions from angel arm.h source). |
| 142 | * We only do this if we were in user mode on entry. |
| 143 | */ |
| 144 | mrs r2, cpsr @ get current mode |
| 145 | tst r2, #3 @ not user? |
| 146 | bne not_angel |
| 147 | mov r0, #0x17 @ angel_SWIreason_EnterSVC |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 148 | ARM( swi 0x123456 ) @ angel_SWI_ARM |
| 149 | THUMB( svc 0xab ) @ angel_SWI_THUMB |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | not_angel: |
| 151 | mrs r2, cpsr @ turn off interrupts to |
| 152 | orr r2, r2, #0xc0 @ prevent angel from running |
| 153 | msr cpsr_c, r2 |
| 154 | #else |
| 155 | teqp pc, #0x0c000003 @ turn off interrupts |
| 156 | #endif |
| 157 | |
| 158 | /* |
| 159 | * Note that some cache flushing and other stuff may |
| 160 | * be needed here - is there an Angel SWI call for this? |
| 161 | */ |
| 162 | |
| 163 | /* |
| 164 | * some architecture specific code can be inserted |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 165 | * by the linker here, but it should preserve r7, r8, and r9. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | */ |
| 167 | |
| 168 | .text |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 169 | |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 170 | #ifdef CONFIG_AUTO_ZRELADDR |
| 171 | @ determine final kernel image address |
Dave Martin | bfa64c4 | 2010-11-29 19:43:26 +0100 | [diff] [blame] | 172 | mov r4, pc |
| 173 | and r4, r4, #0xf8000000 |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 174 | add r4, r4, #TEXT_OFFSET |
| 175 | #else |
Russell King | 9e84ed6 | 2010-09-09 22:39:41 +0100 | [diff] [blame] | 176 | ldr r4, =zreladdr |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 177 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 179 | bl cache_on |
| 180 | |
| 181 | restart: adr r0, LC0 |
Nicolas Pitre | 34cc1a8 | 2011-04-19 15:42:43 -0400 | [diff] [blame] | 182 | ldmia r0, {r1, r2, r3, r6, r10, r11, r12} |
Nicolas Pitre | adcc259 | 2011-04-27 16:15:11 -0400 | [diff] [blame] | 183 | ldr sp, [r0, #28] |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | |
| 185 | /* |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 186 | * We might be running at a different address. We need |
| 187 | * to fix up various pointers. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | */ |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 189 | sub r0, r0, r1 @ calculate the delta offset |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 190 | add r6, r6, r0 @ _edata |
Nicolas Pitre | 34cc1a8 | 2011-04-19 15:42:43 -0400 | [diff] [blame] | 191 | add r10, r10, r0 @ inflated kernel size location |
| 192 | |
| 193 | /* |
| 194 | * The kernel build system appends the size of the |
| 195 | * decompressed kernel at the end of the compressed data |
| 196 | * in little-endian form. |
| 197 | */ |
| 198 | ldrb r9, [r10, #0] |
| 199 | ldrb lr, [r10, #1] |
| 200 | orr r9, r9, lr, lsl #8 |
| 201 | ldrb lr, [r10, #2] |
| 202 | ldrb r10, [r10, #3] |
| 203 | orr r9, r9, lr, lsl #16 |
| 204 | orr r9, r9, r10, lsl #24 |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 205 | |
| 206 | #ifndef CONFIG_ZBOOT_ROM |
| 207 | /* malloc space is above the relocated stack (64k max) */ |
| 208 | add sp, sp, r0 |
| 209 | add r10, sp, #0x10000 |
| 210 | #else |
| 211 | /* |
| 212 | * With ZBOOT_ROM the bss/stack is non relocatable, |
| 213 | * but someone could still run this code from RAM, |
| 214 | * in which case our reference is _edata. |
| 215 | */ |
| 216 | mov r10, r6 |
| 217 | #endif |
| 218 | |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 219 | mov r5, #0 @ init dtb size to 0 |
| 220 | #ifdef CONFIG_ARM_APPENDED_DTB |
| 221 | /* |
| 222 | * r0 = delta |
| 223 | * r2 = BSS start |
| 224 | * r3 = BSS end |
| 225 | * r4 = final kernel address |
| 226 | * r5 = appended dtb size (still unknown) |
| 227 | * r6 = _edata |
| 228 | * r7 = architecture ID |
| 229 | * r8 = atags/device tree pointer |
| 230 | * r9 = size of decompressed image |
| 231 | * r10 = end of this image, including bss/stack/malloc space if non XIP |
| 232 | * r11 = GOT start |
| 233 | * r12 = GOT end |
| 234 | * sp = stack pointer |
| 235 | * |
| 236 | * if there are device trees (dtb) appended to zImage, advance r10 so that the |
| 237 | * dtb data will get relocated along with the kernel if necessary. |
| 238 | */ |
| 239 | |
| 240 | ldr lr, [r6, #0] |
| 241 | #ifndef __ARMEB__ |
| 242 | ldr r1, =0xedfe0dd0 @ sig is 0xd00dfeed big endian |
| 243 | #else |
| 244 | ldr r1, =0xd00dfeed |
| 245 | #endif |
| 246 | cmp lr, r1 |
| 247 | bne dtb_check_done @ not found |
| 248 | |
Nicolas Pitre | b90b9a3 | 2011-09-13 22:37:07 -0400 | [diff] [blame] | 249 | #ifdef CONFIG_ARM_ATAG_DTB_COMPAT |
| 250 | /* |
| 251 | * OK... Let's do some funky business here. |
| 252 | * If we do have a DTB appended to zImage, and we do have |
| 253 | * an ATAG list around, we want the later to be translated |
| 254 | * and folded into the former here. To be on the safe side, |
| 255 | * let's temporarily move the stack away into the malloc |
| 256 | * area. No GOT fixup has occurred yet, but none of the |
| 257 | * code we're about to call uses any global variable. |
| 258 | */ |
| 259 | add sp, sp, #0x10000 |
| 260 | stmfd sp!, {r0-r3, ip, lr} |
| 261 | mov r0, r8 |
| 262 | mov r1, r6 |
| 263 | sub r2, sp, r6 |
| 264 | bl atags_to_fdt |
| 265 | |
| 266 | /* |
| 267 | * If returned value is 1, there is no ATAG at the location |
| 268 | * pointed by r8. Try the typical 0x100 offset from start |
| 269 | * of RAM and hope for the best. |
| 270 | */ |
| 271 | cmp r0, #1 |
Nicolas Pitre | 531a6a9 | 2011-10-24 13:30:32 +0100 | [diff] [blame] | 272 | sub r0, r4, #TEXT_OFFSET |
| 273 | add r0, r0, #0x100 |
Nicolas Pitre | b90b9a3 | 2011-09-13 22:37:07 -0400 | [diff] [blame] | 274 | mov r1, r6 |
| 275 | sub r2, sp, r6 |
Marc Zyngier | 9c5fd9e | 2012-04-11 14:52:55 +0100 | [diff] [blame] | 276 | bleq atags_to_fdt |
Nicolas Pitre | b90b9a3 | 2011-09-13 22:37:07 -0400 | [diff] [blame] | 277 | |
| 278 | ldmfd sp!, {r0-r3, ip, lr} |
| 279 | sub sp, sp, #0x10000 |
| 280 | #endif |
| 281 | |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 282 | mov r8, r6 @ use the appended device tree |
| 283 | |
Nicolas Pitre | 5ffb04f | 2011-06-12 01:07:33 -0400 | [diff] [blame] | 284 | /* |
| 285 | * Make sure that the DTB doesn't end up in the final |
| 286 | * kernel's .bss area. To do so, we adjust the decompressed |
| 287 | * kernel size to compensate if that .bss size is larger |
| 288 | * than the relocated code. |
| 289 | */ |
| 290 | ldr r5, =_kernel_bss_size |
| 291 | adr r1, wont_overwrite |
| 292 | sub r1, r6, r1 |
| 293 | subs r1, r5, r1 |
| 294 | addhi r9, r9, r1 |
| 295 | |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 296 | /* Get the dtb's size */ |
| 297 | ldr r5, [r6, #4] |
| 298 | #ifndef __ARMEB__ |
| 299 | /* convert r5 (dtb size) to little endian */ |
| 300 | eor r1, r5, r5, ror #16 |
| 301 | bic r1, r1, #0x00ff0000 |
| 302 | mov r5, r5, ror #8 |
| 303 | eor r5, r5, r1, lsr #8 |
| 304 | #endif |
| 305 | |
| 306 | /* preserve 64-bit alignment */ |
| 307 | add r5, r5, #7 |
| 308 | bic r5, r5, #7 |
| 309 | |
| 310 | /* relocate some pointers past the appended dtb */ |
| 311 | add r6, r6, r5 |
| 312 | add r10, r10, r5 |
| 313 | add sp, sp, r5 |
| 314 | dtb_check_done: |
| 315 | #endif |
| 316 | |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 317 | /* |
| 318 | * Check to see if we will overwrite ourselves. |
| 319 | * r4 = final kernel address |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 320 | * r9 = size of decompressed image |
| 321 | * r10 = end of this image, including bss/stack/malloc space if non XIP |
| 322 | * We basically want: |
Nicolas Pitre | ea9df3b | 2011-04-21 22:52:06 -0400 | [diff] [blame] | 323 | * r4 - 16k page directory >= r10 -> OK |
Nicolas Pitre | 5ffb04f | 2011-06-12 01:07:33 -0400 | [diff] [blame] | 324 | * r4 + image length <= address of wont_overwrite -> OK |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 325 | */ |
Nicolas Pitre | ea9df3b | 2011-04-21 22:52:06 -0400 | [diff] [blame] | 326 | add r10, r10, #16384 |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 327 | cmp r4, r10 |
| 328 | bhs wont_overwrite |
| 329 | add r10, r4, r9 |
Nicolas Pitre | 5ffb04f | 2011-06-12 01:07:33 -0400 | [diff] [blame] | 330 | adr r9, wont_overwrite |
| 331 | cmp r10, r9 |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 332 | bls wont_overwrite |
| 333 | |
| 334 | /* |
| 335 | * Relocate ourselves past the end of the decompressed kernel. |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 336 | * r6 = _edata |
| 337 | * r10 = end of the decompressed kernel |
| 338 | * Because we always copy ahead, we need to do it from the end and go |
| 339 | * backward in case the source and destination overlap. |
| 340 | */ |
Nicolas Pitre | adcc259 | 2011-04-27 16:15:11 -0400 | [diff] [blame] | 341 | /* |
| 342 | * Bump to the next 256-byte boundary with the size of |
| 343 | * the relocation code added. This avoids overwriting |
| 344 | * ourself when the offset is small. |
| 345 | */ |
| 346 | add r10, r10, #((reloc_code_end - restart + 256) & ~255) |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 347 | bic r10, r10, #255 |
| 348 | |
Nicolas Pitre | adcc259 | 2011-04-27 16:15:11 -0400 | [diff] [blame] | 349 | /* Get start of code we want to copy and align it down. */ |
| 350 | adr r5, restart |
| 351 | bic r5, r5, #31 |
| 352 | |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 353 | sub r9, r6, r5 @ size to copy |
| 354 | add r9, r9, #31 @ rounded up to a multiple |
| 355 | bic r9, r9, #31 @ ... of 32 bytes |
| 356 | add r6, r9, r5 |
| 357 | add r9, r9, r10 |
| 358 | |
| 359 | 1: ldmdb r6!, {r0 - r3, r10 - r12, lr} |
| 360 | cmp r6, r5 |
| 361 | stmdb r9!, {r0 - r3, r10 - r12, lr} |
| 362 | bhi 1b |
| 363 | |
| 364 | /* Preserve offset to relocated code. */ |
| 365 | sub r6, r9, r6 |
| 366 | |
Tony Lindgren | 7c2527f | 2011-04-26 05:37:46 -0700 | [diff] [blame] | 367 | #ifndef CONFIG_ZBOOT_ROM |
| 368 | /* cache_clean_flush may use the stack, so relocate it */ |
| 369 | add sp, sp, r6 |
| 370 | #endif |
| 371 | |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 372 | bl cache_clean_flush |
| 373 | |
| 374 | adr r0, BSYM(restart) |
| 375 | add r0, r0, r6 |
| 376 | mov pc, r0 |
| 377 | |
| 378 | wont_overwrite: |
| 379 | /* |
| 380 | * If delta is zero, we are running at the address we were linked at. |
| 381 | * r0 = delta |
| 382 | * r2 = BSS start |
| 383 | * r3 = BSS end |
| 384 | * r4 = kernel execution address |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 385 | * r5 = appended dtb size (0 if not present) |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 386 | * r7 = architecture ID |
| 387 | * r8 = atags pointer |
| 388 | * r11 = GOT start |
| 389 | * r12 = GOT end |
| 390 | * sp = stack pointer |
| 391 | */ |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 392 | orrs r1, r0, r5 |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 393 | beq not_relocated |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 394 | |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 395 | add r11, r11, r0 |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 396 | add r12, r12, r0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | |
| 398 | #ifndef CONFIG_ZBOOT_ROM |
| 399 | /* |
| 400 | * If we're running fully PIC === CONFIG_ZBOOT_ROM = n, |
| 401 | * we need to fix up pointers into the BSS region. |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 402 | * Note that the stack pointer has already been fixed up. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 403 | */ |
| 404 | add r2, r2, r0 |
| 405 | add r3, r3, r0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | |
| 407 | /* |
| 408 | * Relocate all entries in the GOT table. |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 409 | * Bump bss entries to _edata + dtb size |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | */ |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 411 | 1: ldr r1, [r11, #0] @ relocate entries in the GOT |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 412 | add r1, r1, r0 @ This fixes up C references |
| 413 | cmp r1, r2 @ if entry >= bss_start && |
| 414 | cmphs r3, r1 @ bss_end > entry |
| 415 | addhi r1, r1, r5 @ entry += dtb size |
| 416 | str r1, [r11], #4 @ next entry |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 417 | cmp r11, r12 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | blo 1b |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 419 | |
| 420 | /* bump our bss pointers too */ |
| 421 | add r2, r2, r5 |
| 422 | add r3, r3, r5 |
| 423 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | #else |
| 425 | |
| 426 | /* |
| 427 | * Relocate entries in the GOT table. We only relocate |
| 428 | * the entries that are outside the (relocated) BSS region. |
| 429 | */ |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 430 | 1: ldr r1, [r11, #0] @ relocate entries in the GOT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | cmp r1, r2 @ entry < bss_start || |
| 432 | cmphs r3, r1 @ _end < entry |
| 433 | addlo r1, r1, r0 @ table. This fixes up the |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 434 | str r1, [r11], #4 @ C references. |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 435 | cmp r11, r12 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | blo 1b |
| 437 | #endif |
| 438 | |
| 439 | not_relocated: mov r0, #0 |
| 440 | 1: str r0, [r2], #4 @ clear bss |
| 441 | str r0, [r2], #4 |
| 442 | str r0, [r2], #4 |
| 443 | str r0, [r2], #4 |
| 444 | cmp r2, r3 |
| 445 | blo 1b |
| 446 | |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 447 | /* |
| 448 | * The C runtime environment should now be setup sufficiently. |
| 449 | * Set up some pointers, and start decompressing. |
| 450 | * r4 = kernel execution address |
| 451 | * r7 = architecture ID |
| 452 | * r8 = atags pointer |
| 453 | */ |
| 454 | mov r0, r4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | mov r1, sp @ malloc space above stack |
| 456 | add r2, sp, #0x10000 @ 64k max |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 457 | mov r3, r7 |
| 458 | bl decompress_kernel |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 459 | bl cache_clean_flush |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 460 | bl cache_off |
| 461 | mov r0, #0 @ must be zero |
| 462 | mov r1, r7 @ restore architecture number |
| 463 | mov r2, r8 @ restore atags pointer |
Dave Martin | 540b573 | 2011-07-13 15:53:30 +0100 | [diff] [blame] | 464 | ARM( mov pc, r4 ) @ call kernel |
| 465 | THUMB( bx r4 ) @ entry point is always ARM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 466 | |
Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 467 | .align 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | .type LC0, #object |
| 469 | LC0: .word LC0 @ r1 |
| 470 | .word __bss_start @ r2 |
| 471 | .word _end @ r3 |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 472 | .word _edata @ r6 |
Nicolas Pitre | 34cc1a8 | 2011-04-19 15:42:43 -0400 | [diff] [blame] | 473 | .word input_data_end - 4 @ r10 (inflated size location) |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 474 | .word _got_start @ r11 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 475 | .word _got_end @ ip |
Nicolas Pitre | 8d7e4cc | 2011-04-27 14:54:39 -0400 | [diff] [blame] | 476 | .word .L_user_stack_end @ sp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | .size LC0, . - LC0 |
| 478 | |
| 479 | #ifdef CONFIG_ARCH_RPC |
| 480 | .globl params |
Eric Miao | db7b2b4 | 2010-06-03 15:36:49 +0800 | [diff] [blame] | 481 | params: ldr r0, =0x10000100 @ params_phys for RPC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 482 | mov pc, lr |
| 483 | .ltorg |
| 484 | .align |
| 485 | #endif |
| 486 | |
| 487 | /* |
| 488 | * Turn on the cache. We need to setup some page tables so that we |
| 489 | * can have both the I and D caches on. |
| 490 | * |
| 491 | * We place the page tables 16k down from the kernel execution address, |
| 492 | * and we hope that nothing else is using it. If we're using it, we |
| 493 | * will go pop! |
| 494 | * |
| 495 | * On entry, |
| 496 | * r4 = kernel execution address |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | * r7 = architecture number |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 498 | * r8 = atags pointer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 | * On exit, |
Uwe Kleine-König | 21b2841 | 2010-01-26 22:08:09 +0100 | [diff] [blame] | 500 | * r0, r1, r2, r3, r9, r10, r12 corrupted |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 501 | * This routine must preserve: |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 502 | * r4, r7, r8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 503 | */ |
| 504 | .align 5 |
| 505 | cache_on: mov r3, #8 @ cache_on function |
| 506 | b call_cache_fn |
| 507 | |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 508 | /* |
| 509 | * Initialize the highest priority protection region, PR7 |
| 510 | * to cover all 32bit address and cacheable and bufferable. |
| 511 | */ |
| 512 | __armv4_mpu_cache_on: |
| 513 | mov r0, #0x3f @ 4G, the whole |
| 514 | mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting |
| 515 | mcr p15, 0, r0, c6, c7, 1 |
| 516 | |
| 517 | mov r0, #0x80 @ PR7 |
| 518 | mcr p15, 0, r0, c2, c0, 0 @ D-cache on |
| 519 | mcr p15, 0, r0, c2, c0, 1 @ I-cache on |
| 520 | mcr p15, 0, r0, c3, c0, 0 @ write-buffer on |
| 521 | |
| 522 | mov r0, #0xc000 |
| 523 | mcr p15, 0, r0, c5, c0, 1 @ I-access permission |
| 524 | mcr p15, 0, r0, c5, c0, 0 @ D-access permission |
| 525 | |
| 526 | mov r0, #0 |
| 527 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 528 | mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache |
| 529 | mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache |
| 530 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 531 | @ ...I .... ..D. WC.M |
| 532 | orr r0, r0, #0x002d @ .... .... ..1. 11.1 |
| 533 | orr r0, r0, #0x1000 @ ...1 .... .... .... |
| 534 | |
| 535 | mcr p15, 0, r0, c1, c0, 0 @ write control reg |
| 536 | |
| 537 | mov r0, #0 |
| 538 | mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache |
| 539 | mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache |
| 540 | mov pc, lr |
| 541 | |
| 542 | __armv3_mpu_cache_on: |
| 543 | mov r0, #0x3f @ 4G, the whole |
| 544 | mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting |
| 545 | |
| 546 | mov r0, #0x80 @ PR7 |
| 547 | mcr p15, 0, r0, c2, c0, 0 @ cache on |
| 548 | mcr p15, 0, r0, c3, c0, 0 @ write-buffer on |
| 549 | |
| 550 | mov r0, #0xc000 |
| 551 | mcr p15, 0, r0, c5, c0, 0 @ access permission |
| 552 | |
| 553 | mov r0, #0 |
| 554 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
Uwe Kleine-König | 4a8d57a | 2010-01-26 22:14:23 +0100 | [diff] [blame] | 555 | /* |
| 556 | * ?? ARMv3 MMU does not allow reading the control register, |
| 557 | * does this really work on ARMv3 MPU? |
| 558 | */ |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 559 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 560 | @ .... .... .... WC.M |
| 561 | orr r0, r0, #0x000d @ .... .... .... 11.1 |
Uwe Kleine-König | 4a8d57a | 2010-01-26 22:14:23 +0100 | [diff] [blame] | 562 | /* ?? this overwrites the value constructed above? */ |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 563 | mov r0, #0 |
| 564 | mcr p15, 0, r0, c1, c0, 0 @ write control reg |
| 565 | |
Uwe Kleine-König | 4a8d57a | 2010-01-26 22:14:23 +0100 | [diff] [blame] | 566 | /* ?? invalidate for the second time? */ |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 567 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
| 568 | mov pc, lr |
| 569 | |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 570 | #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH |
| 571 | #define CB_BITS 0x08 |
| 572 | #else |
| 573 | #define CB_BITS 0x0c |
| 574 | #endif |
| 575 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 576 | __setup_mmu: sub r3, r4, #16384 @ Page directory size |
| 577 | bic r3, r3, #0xff @ Align the pointer |
| 578 | bic r3, r3, #0x3f00 |
| 579 | /* |
| 580 | * Initialise the page tables, turning on the cacheable and bufferable |
| 581 | * bits for the RAM area only. |
| 582 | */ |
| 583 | mov r0, r3 |
Russell King | f461902 | 2006-01-12 17:17:57 +0000 | [diff] [blame] | 584 | mov r9, r0, lsr #18 |
| 585 | mov r9, r9, lsl #18 @ start of RAM |
| 586 | add r10, r9, #0x10000000 @ a reasonable RAM size |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 587 | mov r1, #0x12 @ XN|U + section mapping |
| 588 | orr r1, r1, #3 << 10 @ AP=11 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 589 | add r2, r3, #16384 |
Nicolas Pitre | 265d5e4 | 2006-01-18 22:38:51 +0000 | [diff] [blame] | 590 | 1: cmp r1, r9 @ if virt > start of RAM |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 591 | cmphs r10, r1 @ && end of RAM > virt |
| 592 | bic r1, r1, #0x1c @ clear XN|U + C + B |
| 593 | orrlo r1, r1, #0x10 @ Set XN|U for non-RAM |
| 594 | orrhs r1, r1, r6 @ set RAM section settings |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | str r1, [r0], #4 @ 1:1 mapping |
| 596 | add r1, r1, #1048576 |
| 597 | teq r0, r2 |
| 598 | bne 1b |
| 599 | /* |
| 600 | * If ever we are running from Flash, then we surely want the cache |
| 601 | * to be enabled also for our execution instance... We map 2MB of it |
| 602 | * so there is no map overlap problem for up to 1 MB compressed kernel. |
| 603 | * If the execution is in RAM then we would only be duplicating the above. |
| 604 | */ |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 605 | orr r1, r6, #0x04 @ ensure B is set for this |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | orr r1, r1, #3 << 10 |
Dave Martin | bfa64c4 | 2010-11-29 19:43:26 +0100 | [diff] [blame] | 607 | mov r2, pc |
| 608 | mov r2, r2, lsr #20 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | orr r1, r1, r2, lsl #20 |
| 610 | add r0, r3, r2, lsl #2 |
| 611 | str r1, [r0], #4 |
| 612 | add r1, r1, #1048576 |
| 613 | str r1, [r0] |
| 614 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 615 | ENDPROC(__setup_mmu) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | |
Mark A. Greer | af3e4fd | 2011-04-01 15:41:26 +0100 | [diff] [blame] | 617 | __arm926ejs_mmu_cache_on: |
| 618 | #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH |
| 619 | mov r0, #4 @ put dcache in WT mode |
| 620 | mcr p15, 7, r0, c15, c0, 0 |
| 621 | #endif |
| 622 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 623 | __armv4_mmu_cache_on: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 624 | mov r12, lr |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 625 | #ifdef CONFIG_MMU |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 626 | mov r6, #CB_BITS | 0x12 @ U |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 | bl __setup_mmu |
| 628 | mov r0, #0 |
| 629 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 630 | mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs |
| 631 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 632 | orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement |
| 633 | orr r0, r0, #0x0030 |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 634 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 635 | orr r0, r0, #1 << 25 @ big-endian page tables |
| 636 | #endif |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 637 | bl __common_mmu_cache_on |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | mov r0, #0 |
| 639 | mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 640 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 641 | mov pc, r12 |
| 642 | |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 643 | __armv7_mmu_cache_on: |
| 644 | mov r12, lr |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 645 | #ifdef CONFIG_MMU |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 646 | mrc p15, 0, r11, c0, c1, 4 @ read ID_MMFR0 |
| 647 | tst r11, #0xf @ VMSA |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 648 | movne r6, #CB_BITS | 0x02 @ !XN |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 649 | blne __setup_mmu |
| 650 | mov r0, #0 |
| 651 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 652 | tst r11, #0xf @ VMSA |
| 653 | mcrne p15, 0, r0, c8, c7, 0 @ flush I,D TLBs |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 654 | #endif |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 655 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 656 | orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement |
| 657 | orr r0, r0, #0x003c @ write buffer |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 658 | #ifdef CONFIG_MMU |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 659 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 660 | orr r0, r0, #1 << 25 @ big-endian page tables |
| 661 | #endif |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 662 | orrne r0, r0, #1 @ MMU enabled |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 663 | movne r1, #0xfffffffd @ domain 0 = client |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 664 | mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer |
| 665 | mcrne p15, 0, r1, c3, c0, 0 @ load domain access control |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 666 | #endif |
Will Deacon | d675d0b | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 667 | mcr p15, 0, r0, c7, c5, 4 @ ISB |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 668 | mcr p15, 0, r0, c1, c0, 0 @ load control register |
| 669 | mrc p15, 0, r0, c1, c0, 0 @ and read it back |
| 670 | mov r0, #0 |
| 671 | mcr p15, 0, r0, c7, c5, 4 @ ISB |
| 672 | mov pc, r12 |
| 673 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 674 | __fa526_cache_on: |
| 675 | mov r12, lr |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 676 | mov r6, #CB_BITS | 0x12 @ U |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 677 | bl __setup_mmu |
| 678 | mov r0, #0 |
| 679 | mcr p15, 0, r0, c7, c7, 0 @ Invalidate whole cache |
| 680 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 681 | mcr p15, 0, r0, c8, c7, 0 @ flush UTLB |
| 682 | mrc p15, 0, r0, c1, c0, 0 @ read control reg |
| 683 | orr r0, r0, #0x1000 @ I-cache enable |
| 684 | bl __common_mmu_cache_on |
| 685 | mov r0, #0 |
| 686 | mcr p15, 0, r0, c8, c7, 0 @ flush UTLB |
| 687 | mov pc, r12 |
| 688 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 689 | __arm6_mmu_cache_on: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 690 | mov r12, lr |
Russell King | 3463f07 | 2012-05-10 09:48:34 +0100 | [diff] [blame] | 691 | mov r6, #CB_BITS | 0x12 @ U |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 692 | bl __setup_mmu |
| 693 | mov r0, #0 |
| 694 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
| 695 | mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3 |
| 696 | mov r0, #0x30 |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 697 | bl __common_mmu_cache_on |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 | mov r0, #0 |
| 699 | mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3 |
| 700 | mov pc, r12 |
| 701 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 702 | __common_mmu_cache_on: |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 703 | #ifndef CONFIG_THUMB2_KERNEL |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 704 | #ifndef DEBUG |
| 705 | orr r0, r0, #0x000d @ Write buffer, mmu |
| 706 | #endif |
| 707 | mov r1, #-1 |
| 708 | mcr p15, 0, r3, c2, c0, 0 @ load page table pointer |
| 709 | mcr p15, 0, r1, c3, c0, 0 @ load domain access control |
Nicolas Pitre | 2dc7667 | 2006-07-01 21:29:32 +0100 | [diff] [blame] | 710 | b 1f |
| 711 | .align 5 @ cache line aligned |
| 712 | 1: mcr p15, 0, r0, c1, c0, 0 @ load control register |
| 713 | mrc p15, 0, r0, c1, c0, 0 @ and read it back to |
| 714 | sub pc, lr, r0, lsr #32 @ properly flush pipeline |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 715 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 716 | |
Dave Martin | 946a105 | 2011-06-14 14:20:44 +0100 | [diff] [blame] | 717 | #define PROC_ENTRY_SIZE (4*5) |
| 718 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 719 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 | * Here follow the relocatable cache support functions for the |
| 721 | * various processors. This is a generic hook for locating an |
| 722 | * entry and jumping to an instruction at the specified offset |
| 723 | * from the start of the block. Please note this is all position |
| 724 | * independent code. |
| 725 | * |
| 726 | * r1 = corrupted |
| 727 | * r2 = corrupted |
| 728 | * r3 = block offset |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 729 | * r9 = corrupted |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 730 | * r12 = corrupted |
| 731 | */ |
| 732 | |
| 733 | call_cache_fn: adr r12, proc_types |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 734 | #ifdef CONFIG_CPU_CP15 |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 735 | mrc p15, 0, r9, c0, c0 @ get processor ID |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 736 | #else |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 737 | ldr r9, =CONFIG_PROCESSOR_ID |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 738 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 739 | 1: ldr r1, [r12, #0] @ get value |
| 740 | ldr r2, [r12, #4] @ get mask |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 741 | eor r1, r1, r9 @ (real ^ match) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | tst r1, r2 @ & mask |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 743 | ARM( addeq pc, r12, r3 ) @ call cache function |
| 744 | THUMB( addeq r12, r3 ) |
| 745 | THUMB( moveq pc, r12 ) @ call cache function |
Dave Martin | 946a105 | 2011-06-14 14:20:44 +0100 | [diff] [blame] | 746 | add r12, r12, #PROC_ENTRY_SIZE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 747 | b 1b |
| 748 | |
| 749 | /* |
| 750 | * Table for cache operations. This is basically: |
| 751 | * - CPU ID match |
| 752 | * - CPU ID mask |
| 753 | * - 'cache on' method instruction |
| 754 | * - 'cache off' method instruction |
| 755 | * - 'cache flush' method instruction |
| 756 | * |
| 757 | * We match an entry using: ((real_id ^ match) & mask) == 0 |
| 758 | * |
| 759 | * Writethrough caches generally only need 'on' and 'off' |
| 760 | * methods. Writeback caches _must_ have the flush method |
| 761 | * defined. |
| 762 | */ |
Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 763 | .align 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | .type proc_types,#object |
| 765 | proc_types: |
| 766 | .word 0x41560600 @ ARM6/610 |
| 767 | .word 0xffffffe0 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 768 | W(b) __arm6_mmu_cache_off @ works, but slow |
| 769 | W(b) __arm6_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 770 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 771 | THUMB( nop ) |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 772 | @ b __arm6_mmu_cache_on @ untested |
| 773 | @ b __arm6_mmu_cache_off |
| 774 | @ b __armv3_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 775 | |
Brian Swetland | ed275aa | 2009-01-26 17:15:49 -0800 | [diff] [blame] | 776 | #if !defined(CONFIG_CPU_V7) |
| 777 | /* This collides with some V7 IDs, preventing correct detection */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 778 | .word 0x00000000 @ old ARM ID |
| 779 | .word 0x0000f000 |
| 780 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 781 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 782 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 783 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 784 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 785 | THUMB( nop ) |
Brian Swetland | ed275aa | 2009-01-26 17:15:49 -0800 | [diff] [blame] | 786 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 787 | |
| 788 | .word 0x41007000 @ ARM7/710 |
| 789 | .word 0xfff8fe00 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 790 | W(b) __arm7_mmu_cache_off |
| 791 | W(b) __arm7_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 792 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 793 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 794 | |
| 795 | .word 0x41807200 @ ARM720T (writethrough) |
| 796 | .word 0xffffff00 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 797 | W(b) __armv4_mmu_cache_on |
| 798 | W(b) __armv4_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 799 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 800 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 801 | |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 802 | .word 0x41007400 @ ARM74x |
| 803 | .word 0xff00ff00 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 804 | W(b) __armv3_mpu_cache_on |
| 805 | W(b) __armv3_mpu_cache_off |
| 806 | W(b) __armv3_mpu_cache_flush |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 807 | |
| 808 | .word 0x41009400 @ ARM94x |
| 809 | .word 0xff00ff00 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 810 | W(b) __armv4_mpu_cache_on |
| 811 | W(b) __armv4_mpu_cache_off |
| 812 | W(b) __armv4_mpu_cache_flush |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 813 | |
Mark A. Greer | af3e4fd | 2011-04-01 15:41:26 +0100 | [diff] [blame] | 814 | .word 0x41069260 @ ARM926EJ-S (v5TEJ) |
| 815 | .word 0xff0ffff0 |
Nicolas Pitre | 720c60e | 2011-06-09 05:05:27 +0100 | [diff] [blame] | 816 | W(b) __arm926ejs_mmu_cache_on |
| 817 | W(b) __armv4_mmu_cache_off |
| 818 | W(b) __armv5tej_mmu_cache_flush |
Mark A. Greer | af3e4fd | 2011-04-01 15:41:26 +0100 | [diff] [blame] | 819 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 820 | .word 0x00007000 @ ARM7 IDs |
| 821 | .word 0x0000f000 |
| 822 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 823 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 824 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 825 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 826 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 827 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 828 | |
| 829 | @ Everything from here on will be the new ID system. |
| 830 | |
| 831 | .word 0x4401a100 @ sa110 / sa1100 |
| 832 | .word 0xffffffe0 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 833 | W(b) __armv4_mmu_cache_on |
| 834 | W(b) __armv4_mmu_cache_off |
| 835 | W(b) __armv4_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 836 | |
| 837 | .word 0x6901b110 @ sa1110 |
| 838 | .word 0xfffffff0 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 839 | W(b) __armv4_mmu_cache_on |
| 840 | W(b) __armv4_mmu_cache_off |
| 841 | W(b) __armv4_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 842 | |
Haojian Zhuang | 4157d31 | 2010-03-12 05:47:55 -0500 | [diff] [blame] | 843 | .word 0x56056900 |
| 844 | .word 0xffffff00 @ PXA9xx |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 845 | W(b) __armv4_mmu_cache_on |
| 846 | W(b) __armv4_mmu_cache_off |
| 847 | W(b) __armv4_mmu_cache_flush |
Eric Miao | 59c7bcd | 2008-11-29 21:42:39 +0800 | [diff] [blame] | 848 | |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 849 | .word 0x56158000 @ PXA168 |
| 850 | .word 0xfffff000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 851 | W(b) __armv4_mmu_cache_on |
| 852 | W(b) __armv4_mmu_cache_off |
| 853 | W(b) __armv5tej_mmu_cache_flush |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 854 | |
Nicolas Pitre | 2e2023f | 2008-06-03 23:06:21 +0200 | [diff] [blame] | 855 | .word 0x56050000 @ Feroceon |
| 856 | .word 0xff0f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 857 | W(b) __armv4_mmu_cache_on |
| 858 | W(b) __armv4_mmu_cache_off |
| 859 | W(b) __armv5tej_mmu_cache_flush |
Nicolas Pitre | 3ebb5a2 | 2007-10-31 15:31:48 -0400 | [diff] [blame] | 860 | |
Joonyoung Shim | 5587931 | 2009-06-16 20:05:57 +0900 | [diff] [blame] | 861 | #ifdef CONFIG_CPU_FEROCEON_OLD_ID |
| 862 | /* this conflicts with the standard ARMv5TE entry */ |
| 863 | .long 0x41009260 @ Old Feroceon |
| 864 | .long 0xff00fff0 |
| 865 | b __armv4_mmu_cache_on |
| 866 | b __armv4_mmu_cache_off |
| 867 | b __armv5tej_mmu_cache_flush |
| 868 | #endif |
| 869 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 870 | .word 0x66015261 @ FA526 |
| 871 | .word 0xff01fff1 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 872 | W(b) __fa526_cache_on |
| 873 | W(b) __armv4_mmu_cache_off |
| 874 | W(b) __fa526_cache_flush |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 875 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 876 | @ These match on the architecture ID |
| 877 | |
| 878 | .word 0x00020000 @ ARMv4T |
| 879 | .word 0x000f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 880 | W(b) __armv4_mmu_cache_on |
| 881 | W(b) __armv4_mmu_cache_off |
| 882 | W(b) __armv4_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 883 | |
| 884 | .word 0x00050000 @ ARMv5TE |
| 885 | .word 0x000f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 886 | W(b) __armv4_mmu_cache_on |
| 887 | W(b) __armv4_mmu_cache_off |
| 888 | W(b) __armv4_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 889 | |
| 890 | .word 0x00060000 @ ARMv5TEJ |
| 891 | .word 0x000f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 892 | W(b) __armv4_mmu_cache_on |
| 893 | W(b) __armv4_mmu_cache_off |
Sascha Hauer | 7521685 | 2010-03-15 15:14:50 +0100 | [diff] [blame] | 894 | W(b) __armv5tej_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 895 | |
Catalin Marinas | 45a7b9c | 2006-06-18 16:21:50 +0100 | [diff] [blame] | 896 | .word 0x0007b000 @ ARMv6 |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 897 | .word 0x000ff000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 898 | W(b) __armv4_mmu_cache_on |
| 899 | W(b) __armv4_mmu_cache_off |
| 900 | W(b) __armv6_mmu_cache_flush |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 901 | |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 902 | .word 0x000f0000 @ new CPU Id |
| 903 | .word 0x000f0000 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 904 | W(b) __armv7_mmu_cache_on |
| 905 | W(b) __armv7_mmu_cache_off |
| 906 | W(b) __armv7_mmu_cache_flush |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 907 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 908 | .word 0 @ unrecognised type |
| 909 | .word 0 |
| 910 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 911 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 912 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 913 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 914 | mov pc, lr |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 915 | THUMB( nop ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | |
| 917 | .size proc_types, . - proc_types |
| 918 | |
Dave Martin | 946a105 | 2011-06-14 14:20:44 +0100 | [diff] [blame] | 919 | /* |
| 920 | * If you get a "non-constant expression in ".if" statement" |
| 921 | * error from the assembler on this line, check that you have |
| 922 | * not accidentally written a "b" instruction where you should |
| 923 | * have written W(b). |
| 924 | */ |
| 925 | .if (. - proc_types) % PROC_ENTRY_SIZE != 0 |
| 926 | .error "The size of one or more proc_types entries is wrong." |
| 927 | .endif |
| 928 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 929 | /* |
| 930 | * Turn off the Cache and MMU. ARMv3 does not support |
| 931 | * reading the control register, but ARMv4 does. |
| 932 | * |
Uwe Kleine-König | 21b2841 | 2010-01-26 22:08:09 +0100 | [diff] [blame] | 933 | * On exit, |
| 934 | * r0, r1, r2, r3, r9, r12 corrupted |
| 935 | * This routine must preserve: |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 936 | * r4, r7, r8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 937 | */ |
| 938 | .align 5 |
| 939 | cache_off: mov r3, #12 @ cache_off function |
| 940 | b call_cache_fn |
| 941 | |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 942 | __armv4_mpu_cache_off: |
| 943 | mrc p15, 0, r0, c1, c0 |
| 944 | bic r0, r0, #0x000d |
| 945 | mcr p15, 0, r0, c1, c0 @ turn MPU and cache off |
| 946 | mov r0, #0 |
| 947 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer |
| 948 | mcr p15, 0, r0, c7, c6, 0 @ flush D-Cache |
| 949 | mcr p15, 0, r0, c7, c5, 0 @ flush I-Cache |
| 950 | mov pc, lr |
| 951 | |
| 952 | __armv3_mpu_cache_off: |
| 953 | mrc p15, 0, r0, c1, c0 |
| 954 | bic r0, r0, #0x000d |
| 955 | mcr p15, 0, r0, c1, c0, 0 @ turn MPU and cache off |
| 956 | mov r0, #0 |
| 957 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
| 958 | mov pc, lr |
| 959 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 960 | __armv4_mmu_cache_off: |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 961 | #ifdef CONFIG_MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 962 | mrc p15, 0, r0, c1, c0 |
| 963 | bic r0, r0, #0x000d |
| 964 | mcr p15, 0, r0, c1, c0 @ turn MMU and cache off |
| 965 | mov r0, #0 |
| 966 | mcr p15, 0, r0, c7, c7 @ invalidate whole cache v4 |
| 967 | mcr p15, 0, r0, c8, c7 @ invalidate whole TLB v4 |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 968 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 969 | mov pc, lr |
| 970 | |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 971 | __armv7_mmu_cache_off: |
| 972 | mrc p15, 0, r0, c1, c0 |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 973 | #ifdef CONFIG_MMU |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 974 | bic r0, r0, #0x000d |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 975 | #else |
| 976 | bic r0, r0, #0x000c |
| 977 | #endif |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 978 | mcr p15, 0, r0, c1, c0 @ turn MMU and cache off |
| 979 | mov r12, lr |
| 980 | bl __armv7_mmu_cache_flush |
| 981 | mov r0, #0 |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 982 | #ifdef CONFIG_MMU |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 983 | mcr p15, 0, r0, c8, c7, 0 @ invalidate whole TLB |
Catalin Marinas | 8bdca0a | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 984 | #endif |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 985 | mcr p15, 0, r0, c7, c5, 6 @ invalidate BTC |
| 986 | mcr p15, 0, r0, c7, c10, 4 @ DSB |
| 987 | mcr p15, 0, r0, c7, c5, 4 @ ISB |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 988 | mov pc, r12 |
| 989 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 990 | __arm6_mmu_cache_off: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 991 | mov r0, #0x00000030 @ ARM6 control reg. |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 992 | b __armv3_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 993 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 994 | __arm7_mmu_cache_off: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 995 | mov r0, #0x00000070 @ ARM7 control reg. |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 996 | b __armv3_mmu_cache_off |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 997 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 998 | __armv3_mmu_cache_off: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 999 | mcr p15, 0, r0, c1, c0, 0 @ turn MMU and cache off |
| 1000 | mov r0, #0 |
| 1001 | mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3 |
| 1002 | mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3 |
| 1003 | mov pc, lr |
| 1004 | |
| 1005 | /* |
| 1006 | * Clean and flush the cache to maintain consistency. |
| 1007 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1008 | * On exit, |
Uwe Kleine-König | 21b2841 | 2010-01-26 22:08:09 +0100 | [diff] [blame] | 1009 | * r1, r2, r3, r9, r10, r11, r12 corrupted |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1010 | * This routine must preserve: |
Nicolas Pitre | 6d7d0ae | 2011-02-21 07:06:45 +0100 | [diff] [blame] | 1011 | * r4, r6, r7, r8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1012 | */ |
| 1013 | .align 5 |
| 1014 | cache_clean_flush: |
| 1015 | mov r3, #16 |
| 1016 | b call_cache_fn |
| 1017 | |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 1018 | __armv4_mpu_cache_flush: |
| 1019 | mov r2, #1 |
| 1020 | mov r3, #0 |
| 1021 | mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache |
| 1022 | mov r1, #7 << 5 @ 8 segments |
| 1023 | 1: orr r3, r1, #63 << 26 @ 64 entries |
| 1024 | 2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index |
| 1025 | subs r3, r3, #1 << 26 |
| 1026 | bcs 2b @ entries 63 to 0 |
| 1027 | subs r1, r1, #1 << 5 |
| 1028 | bcs 1b @ segments 7 to 0 |
| 1029 | |
| 1030 | teq r2, #0 |
| 1031 | mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache |
| 1032 | mcr p15, 0, ip, c7, c10, 4 @ drain WB |
| 1033 | mov pc, lr |
| 1034 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 1035 | __fa526_cache_flush: |
| 1036 | mov r1, #0 |
| 1037 | mcr p15, 0, r1, c7, c14, 0 @ clean and invalidate D cache |
| 1038 | mcr p15, 0, r1, c7, c5, 0 @ flush I cache |
| 1039 | mcr p15, 0, r1, c7, c10, 4 @ drain WB |
| 1040 | mov pc, lr |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 1041 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 1042 | __armv6_mmu_cache_flush: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1043 | mov r1, #0 |
| 1044 | mcr p15, 0, r1, c7, c14, 0 @ clean+invalidate D |
| 1045 | mcr p15, 0, r1, c7, c5, 0 @ invalidate I+BTB |
| 1046 | mcr p15, 0, r1, c7, c15, 0 @ clean+invalidate unified |
| 1047 | mcr p15, 0, r1, c7, c10, 4 @ drain WB |
| 1048 | mov pc, lr |
| 1049 | |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1050 | __armv7_mmu_cache_flush: |
| 1051 | mrc p15, 0, r10, c0, c1, 5 @ read ID_MMFR1 |
| 1052 | tst r10, #0xf << 16 @ hierarchical cache (ARMv7) |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1053 | mov r10, #0 |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 1054 | beq hierarchical |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1055 | mcr p15, 0, r10, c7, c14, 0 @ clean+invalidate D |
| 1056 | b iflush |
| 1057 | hierarchical: |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 1058 | mcr p15, 0, r10, c7, c10, 5 @ DMB |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 1059 | stmfd sp!, {r0-r7, r9-r11} |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1060 | mrc p15, 1, r0, c0, c0, 1 @ read clidr |
| 1061 | ands r3, r0, #0x7000000 @ extract loc from clidr |
| 1062 | mov r3, r3, lsr #23 @ left align loc bit field |
| 1063 | beq finished @ if loc is 0, then no need to clean |
| 1064 | mov r10, #0 @ start clean at cache level 0 |
| 1065 | loop1: |
| 1066 | add r2, r10, r10, lsr #1 @ work out 3x current cache level |
| 1067 | mov r1, r0, lsr r2 @ extract cache type bits from clidr |
| 1068 | and r1, r1, #7 @ mask of the bits for current cache only |
| 1069 | cmp r1, #2 @ see what cache we have at this level |
| 1070 | blt skip @ skip if no cache, or just i-cache |
| 1071 | mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr |
| 1072 | mcr p15, 0, r10, c7, c5, 4 @ isb to sych the new cssr&csidr |
| 1073 | mrc p15, 1, r1, c0, c0, 0 @ read the new csidr |
| 1074 | and r2, r1, #7 @ extract the length of the cache lines |
| 1075 | add r2, r2, #4 @ add 4 (line length offset) |
| 1076 | ldr r4, =0x3ff |
| 1077 | ands r4, r4, r1, lsr #3 @ find maximum number on the way size |
Catalin Marinas | 000b502 | 2008-10-03 11:09:10 +0100 | [diff] [blame] | 1078 | clz r5, r4 @ find bit position of way size increment |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1079 | ldr r7, =0x7fff |
| 1080 | ands r7, r7, r1, lsr #13 @ extract max number of the index size |
| 1081 | loop2: |
| 1082 | mov r9, r4 @ create working copy of max way size |
| 1083 | loop3: |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 1084 | ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11 |
| 1085 | ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11 |
| 1086 | THUMB( lsl r6, r9, r5 ) |
| 1087 | THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11 |
| 1088 | THUMB( lsl r6, r7, r2 ) |
| 1089 | THUMB( orr r11, r11, r6 ) @ factor index number into r11 |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1090 | mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way |
| 1091 | subs r9, r9, #1 @ decrement the way |
| 1092 | bge loop3 |
| 1093 | subs r7, r7, #1 @ decrement the index |
| 1094 | bge loop2 |
| 1095 | skip: |
| 1096 | add r10, r10, #2 @ increment cache number |
| 1097 | cmp r3, r10 |
| 1098 | bgt loop1 |
| 1099 | finished: |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 1100 | ldmfd sp!, {r0-r7, r9-r11} |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1101 | mov r10, #0 @ swith back to cache level 0 |
| 1102 | mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1103 | iflush: |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 1104 | mcr p15, 0, r10, c7, c10, 4 @ DSB |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1105 | mcr p15, 0, r10, c7, c5, 0 @ invalidate I+BTB |
Catalin Marinas | c30c2f9 | 2008-11-06 13:23:07 +0000 | [diff] [blame] | 1106 | mcr p15, 0, r10, c7, c10, 4 @ DSB |
| 1107 | mcr p15, 0, r10, c7, c5, 4 @ ISB |
Catalin Marinas | 7d09e85 | 2007-06-01 17:14:53 +0100 | [diff] [blame] | 1108 | mov pc, lr |
| 1109 | |
Nicolas Pitre | 15754bf | 2007-10-31 15:15:29 -0400 | [diff] [blame] | 1110 | __armv5tej_mmu_cache_flush: |
| 1111 | 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate D cache |
| 1112 | bne 1b |
| 1113 | mcr p15, 0, r0, c7, c5, 0 @ flush I cache |
| 1114 | mcr p15, 0, r0, c7, c10, 4 @ drain WB |
| 1115 | mov pc, lr |
| 1116 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 1117 | __armv4_mmu_cache_flush: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1118 | mov r2, #64*1024 @ default: 32K dcache size (*2) |
| 1119 | mov r11, #32 @ default: 32 byte line size |
| 1120 | mrc p15, 0, r3, c0, c0, 1 @ read cache type |
Russell King | 98e12b5 | 2010-02-25 23:56:38 +0000 | [diff] [blame] | 1121 | teq r3, r9 @ cache ID register present? |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1122 | beq no_cache_id |
| 1123 | mov r1, r3, lsr #18 |
| 1124 | and r1, r1, #7 |
| 1125 | mov r2, #1024 |
| 1126 | mov r2, r2, lsl r1 @ base dcache size *2 |
| 1127 | tst r3, #1 << 14 @ test M bit |
| 1128 | addne r2, r2, r2, lsr #1 @ +1/2 size if M == 1 |
| 1129 | mov r3, r3, lsr #12 |
| 1130 | and r3, r3, #3 |
| 1131 | mov r11, #8 |
| 1132 | mov r11, r11, lsl r3 @ cache line size in bytes |
| 1133 | no_cache_id: |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 1134 | mov r1, pc |
| 1135 | bic r1, r1, #63 @ align to longest cache line |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1136 | add r2, r1, r2 |
Catalin Marinas | 0e056f2 | 2009-07-24 12:32:58 +0100 | [diff] [blame] | 1137 | 1: |
| 1138 | ARM( ldr r3, [r1], r11 ) @ s/w flush D cache |
| 1139 | THUMB( ldr r3, [r1] ) @ s/w flush D cache |
| 1140 | THUMB( add r1, r1, r11 ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1141 | teq r1, r2 |
| 1142 | bne 1b |
| 1143 | |
| 1144 | mcr p15, 0, r1, c7, c5, 0 @ flush I cache |
| 1145 | mcr p15, 0, r1, c7, c6, 0 @ flush D cache |
| 1146 | mcr p15, 0, r1, c7, c10, 4 @ drain WB |
| 1147 | mov pc, lr |
| 1148 | |
Hyok S. Choi | c76b6b4 | 2006-03-24 09:53:18 +0000 | [diff] [blame] | 1149 | __armv3_mmu_cache_flush: |
Hyok S. Choi | 10c2df6 | 2006-03-27 10:21:34 +0100 | [diff] [blame] | 1150 | __armv3_mpu_cache_flush: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1151 | mov r1, #0 |
Uwe Kleine-König | 63fa718 | 2010-01-26 22:18:09 +0100 | [diff] [blame] | 1152 | mcr p15, 0, r1, c7, c0, 0 @ invalidate whole cache v3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1153 | mov pc, lr |
| 1154 | |
| 1155 | /* |
| 1156 | * Various debugging routines for printing hex characters and |
| 1157 | * memory, which again must be relocatable. |
| 1158 | */ |
| 1159 | #ifdef DEBUG |
Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 1160 | .align 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1161 | .type phexbuf,#object |
| 1162 | phexbuf: .space 12 |
| 1163 | .size phexbuf, . - phexbuf |
| 1164 | |
Uwe Kleine-König | be6f9f0 | 2010-01-26 22:22:20 +0100 | [diff] [blame] | 1165 | @ phex corrupts {r0, r1, r2, r3} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1166 | phex: adr r3, phexbuf |
| 1167 | mov r2, #0 |
| 1168 | strb r2, [r3, r1] |
| 1169 | 1: subs r1, r1, #1 |
| 1170 | movmi r0, r3 |
| 1171 | bmi puts |
| 1172 | and r2, r0, #15 |
| 1173 | mov r0, r0, lsr #4 |
| 1174 | cmp r2, #10 |
| 1175 | addge r2, r2, #7 |
| 1176 | add r2, r2, #'0' |
| 1177 | strb r2, [r3, r1] |
| 1178 | b 1b |
| 1179 | |
Uwe Kleine-König | be6f9f0 | 2010-01-26 22:22:20 +0100 | [diff] [blame] | 1180 | @ puts corrupts {r0, r1, r2, r3} |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 1181 | puts: loadsp r3, r1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1182 | 1: ldrb r2, [r0], #1 |
| 1183 | teq r2, #0 |
| 1184 | moveq pc, lr |
Russell King | 5cd0c34 | 2005-05-03 12:18:46 +0100 | [diff] [blame] | 1185 | 2: writeb r2, r3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1186 | mov r1, #0x00020000 |
| 1187 | 3: subs r1, r1, #1 |
| 1188 | bne 3b |
| 1189 | teq r2, #'\n' |
| 1190 | moveq r2, #'\r' |
| 1191 | beq 2b |
| 1192 | teq r0, #0 |
| 1193 | bne 1b |
| 1194 | mov pc, lr |
Uwe Kleine-König | be6f9f0 | 2010-01-26 22:22:20 +0100 | [diff] [blame] | 1195 | @ putc corrupts {r0, r1, r2, r3} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1196 | putc: |
| 1197 | mov r2, r0 |
| 1198 | mov r0, #0 |
Tony Lindgren | 4e6d488 | 2010-02-01 23:26:53 +0100 | [diff] [blame] | 1199 | loadsp r3, r1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1200 | b 2b |
| 1201 | |
Uwe Kleine-König | be6f9f0 | 2010-01-26 22:22:20 +0100 | [diff] [blame] | 1202 | @ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1203 | memdump: mov r12, r0 |
| 1204 | mov r10, lr |
| 1205 | mov r11, #0 |
| 1206 | 2: mov r0, r11, lsl #2 |
| 1207 | add r0, r0, r12 |
| 1208 | mov r1, #8 |
| 1209 | bl phex |
| 1210 | mov r0, #':' |
| 1211 | bl putc |
| 1212 | 1: mov r0, #' ' |
| 1213 | bl putc |
| 1214 | ldr r0, [r12, r11, lsl #2] |
| 1215 | mov r1, #8 |
| 1216 | bl phex |
| 1217 | and r0, r11, #7 |
| 1218 | teq r0, #3 |
| 1219 | moveq r0, #' ' |
| 1220 | bleq putc |
| 1221 | and r0, r11, #7 |
| 1222 | add r11, r11, #1 |
| 1223 | teq r0, #7 |
| 1224 | bne 1b |
| 1225 | mov r0, #'\n' |
| 1226 | bl putc |
| 1227 | cmp r11, #64 |
| 1228 | blt 2b |
| 1229 | mov pc, r10 |
| 1230 | #endif |
| 1231 | |
Catalin Marinas | 92c83ff | 2007-06-22 14:27:50 +0100 | [diff] [blame] | 1232 | .ltorg |
Nicolas Pitre | adcc259 | 2011-04-27 16:15:11 -0400 | [diff] [blame] | 1233 | reloc_code_end: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1234 | |
| 1235 | .align |
Russell King | b0c4d4e | 2010-11-22 12:00:59 +0000 | [diff] [blame] | 1236 | .section ".stack", "aw", %nobits |
Nicolas Pitre | 8d7e4cc | 2011-04-27 14:54:39 -0400 | [diff] [blame] | 1237 | .L_user_stack: .space 4096 |
| 1238 | .L_user_stack_end: |