blob: 370d8ab70ff2498faa54a3f10e4f7d77c6ee1b84 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
14#include <linux/platform_device.h>
15#include <linux/io.h>
16#include <linux/irq.h>
Kenneth Heitke748593a2011-07-15 15:45:11 -060017#include <linux/i2c.h>
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -060018#include <linux/slimbus/slimbus.h>
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -080019#include <linux/mfd/wcd9310/core.h>
20#include <linux/mfd/wcd9310/pdata.h>
Kenneth Heitke36920d32011-07-20 16:44:30 -060021#include <linux/msm_ssbi.h>
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -070022#include <linux/spi/spi.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070023#include <linux/dma-mapping.h>
24#include <linux/platform_data/qcom_crypto_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <asm/mach-types.h>
26#include <asm/mach/arch.h>
27#include <asm/hardware/gic.h>
Sahitya Tummala3586ed92011-08-03 09:13:23 +053028#include <asm/mach/mmc.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029
30#include <mach/board.h>
31#include <mach/msm_iomap.h>
32#include <linux/usb/msm_hsusb.h>
33#include <linux/usb/android.h>
34#include <mach/socinfo.h>
Harini Jayaramanc4c58692011-07-19 14:50:10 -060035#include <mach/msm_spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include "timer.h"
37#include "devices.h"
Joel King4ebccc62011-07-22 09:43:22 -070038#include <mach/gpio.h>
39#include <mach/gpiomux.h>
Kevin Chan13be4e22011-10-20 11:30:32 -070040#include <linux/android_pmem.h>
41#include <mach/msm_memtypes.h>
42#include <linux/bootmem.h>
43#include <asm/setup.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070044#include <mach/dma.h>
Joel King4ebccc62011-07-22 09:43:22 -070045
Jeff Ohlstein7e668552011-10-06 16:17:25 -070046#include "msm_watchdog.h"
Stepan Moskovchenko5a83dba2011-12-05 17:30:17 -080047#include "board-8064.h"
Jay Chokshiea67c622011-07-29 17:12:26 -070048
Kevin Chan13be4e22011-10-20 11:30:32 -070049#define MSM_PMEM_KERNEL_EBI1_SIZE 0x600000
50#define MSM_PMEM_ADSP_SIZE 0x3800000
Ben Romberger3ffcd812011-12-08 19:12:10 -080051#define MSM_PMEM_AUDIO_SIZE 0x2B4000
Kevin Chan13be4e22011-10-20 11:30:32 -070052#define MSM_PMEM_SIZE 0x1800000 /* 24 Mbytes */
53
54static struct memtype_reserve apq8064_reserve_table[] __initdata = {
55 [MEMTYPE_SMI] = {
56 },
57 [MEMTYPE_EBI0] = {
58 .flags = MEMTYPE_FLAGS_1M_ALIGN,
59 },
60 [MEMTYPE_EBI1] = {
61 .flags = MEMTYPE_FLAGS_1M_ALIGN,
62 },
63};
64
65static int apq8064_paddr_to_memtype(unsigned int paddr)
66{
67 return MEMTYPE_EBI1;
68}
69
70static unsigned pmem_size = MSM_PMEM_SIZE;
71static int __init pmem_size_setup(char *p)
72{
73 pmem_size = memparse(p, NULL);
74 return 0;
75}
76early_param("pmem_size", pmem_size_setup);
77
78static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
79
80static int __init pmem_adsp_size_setup(char *p)
81{
82 pmem_adsp_size = memparse(p, NULL);
83 return 0;
84}
85early_param("pmem_adsp_size", pmem_adsp_size_setup);
86
87static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
88
89static int __init pmem_audio_size_setup(char *p)
90{
91 pmem_audio_size = memparse(p, NULL);
92 return 0;
93}
94early_param("pmem_audio_size", pmem_audio_size_setup);
95
96static struct android_pmem_platform_data android_pmem_pdata = {
97 .name = "pmem",
98 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
99 .cached = 1,
100 .memory_type = MEMTYPE_EBI1,
101};
102
103static struct platform_device android_pmem_device = {
104 .name = "android_pmem",
105 .id = 0,
106 .dev = {.platform_data = &android_pmem_pdata},
107};
108
109static struct android_pmem_platform_data android_pmem_adsp_pdata = {
110 .name = "pmem_adsp",
111 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
112 .cached = 0,
113 .memory_type = MEMTYPE_EBI1,
114};
115
116static unsigned pmem_kernel_ebi1_size = MSM_PMEM_KERNEL_EBI1_SIZE;
117static int __init pmem_kernel_ebi1_size_setup(char *p)
118{
119 pmem_kernel_ebi1_size = memparse(p, NULL);
120 return 0;
121}
122early_param("pmem_kernel_ebi1_size", pmem_kernel_ebi1_size_setup);
123
124static struct platform_device android_pmem_adsp_device = {
125 .name = "android_pmem",
126 .id = 2,
127 .dev = { .platform_data = &android_pmem_adsp_pdata },
128};
129
130static struct android_pmem_platform_data android_pmem_audio_pdata = {
131 .name = "pmem_audio",
132 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
133 .cached = 0,
134 .memory_type = MEMTYPE_EBI1,
135};
136
137static struct platform_device android_pmem_audio_device = {
138 .name = "android_pmem",
139 .id = 4,
140 .dev = { .platform_data = &android_pmem_audio_pdata },
141};
142
143static void __init size_pmem_devices(void)
144{
145 android_pmem_adsp_pdata.size = pmem_adsp_size;
146 android_pmem_pdata.size = pmem_size;
147 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
148}
149
150static void __init reserve_memory_for(struct android_pmem_platform_data *p)
151{
152 apq8064_reserve_table[p->memory_type].size += p->size;
153}
154
Kevin Chan13be4e22011-10-20 11:30:32 -0700155static void __init reserve_pmem_memory(void)
156{
157 reserve_memory_for(&android_pmem_adsp_pdata);
158 reserve_memory_for(&android_pmem_pdata);
159 reserve_memory_for(&android_pmem_audio_pdata);
160 apq8064_reserve_table[MEMTYPE_EBI1].size += pmem_kernel_ebi1_size;
161}
162
163static void __init apq8064_calculate_reserve_sizes(void)
164{
165 size_pmem_devices();
166 reserve_pmem_memory();
167}
168
169static struct reserve_info apq8064_reserve_info __initdata = {
170 .memtype_reserve_table = apq8064_reserve_table,
171 .calculate_reserve_sizes = apq8064_calculate_reserve_sizes,
172 .paddr_to_memtype = apq8064_paddr_to_memtype,
173};
174
175static int apq8064_memory_bank_size(void)
176{
177 return 1<<29;
178}
179
180static void __init locate_unstable_memory(void)
181{
182 struct membank *mb = &meminfo.bank[meminfo.nr_banks - 1];
183 unsigned long bank_size;
184 unsigned long low, high;
185
186 bank_size = apq8064_memory_bank_size();
187 low = meminfo.bank[0].start;
188 high = mb->start + mb->size;
189 low &= ~(bank_size - 1);
190
191 if (high - low <= bank_size)
192 return;
193 apq8064_reserve_info.low_unstable_address = low + bank_size;
194 apq8064_reserve_info.max_unstable_size = high - low - bank_size;
195 apq8064_reserve_info.bank_size = bank_size;
196 pr_info("low unstable address %lx max size %lx bank size %lx\n",
197 apq8064_reserve_info.low_unstable_address,
198 apq8064_reserve_info.max_unstable_size,
199 apq8064_reserve_info.bank_size);
200}
201
202static void __init apq8064_reserve(void)
203{
204 reserve_info = &apq8064_reserve_info;
205 locate_unstable_memory();
206 msm_reserve();
207}
208
Hemant Kumar4933b072011-10-17 23:43:11 -0700209static struct platform_device android_usb_device = {
210 .name = "android_usb",
211 .id = -1,
212};
213
214static struct msm_otg_platform_data msm_otg_pdata = {
215 .mode = USB_PERIPHERAL,
216 .otg_control = OTG_PHY_CONTROL,
217 .phy_type = SNPS_28NM_INTEGRATED_PHY,
218 .pclk_src_name = "dfab_usb_hs_clk",
219};
220
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800221#define TABLA_INTERRUPT_BASE (NR_MSM_IRQS + NR_GPIO_IRQS + NR_PM8921_IRQS)
222
223/* Micbias setting is based on 8660 CDP/MTP/FLUID requirement
224 * 4 micbiases are used to power various analog and digital
225 * microphones operating at 1800 mV. Technically, all micbiases
226 * can source from single cfilter since all microphones operate
227 * at the same voltage level. The arrangement below is to make
228 * sure all cfilters are exercised. LDO_H regulator ouput level
229 * does not need to be as high as 2.85V. It is choosen for
230 * microphone sensitivity purpose.
231 */
232static struct tabla_pdata apq8064_tabla_platform_data = {
233 .slimbus_slave_device = {
234 .name = "tabla-slave",
235 .e_addr = {0, 0, 0x10, 0, 0x17, 2},
236 },
237 .irq = MSM_GPIO_TO_INT(62),
238 .irq_base = TABLA_INTERRUPT_BASE,
239 .num_irqs = NR_TABLA_IRQS,
240 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
241 .micbias = {
242 .ldoh_v = TABLA_LDOH_2P85_V,
243 .cfilt1_mv = 1800,
244 .cfilt2_mv = 1800,
245 .cfilt3_mv = 1800,
246 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
247 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
248 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
249 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
250 }
251};
252
253static struct slim_device apq8064_slim_tabla = {
254 .name = "tabla-slim",
255 .e_addr = {0, 1, 0x10, 0, 0x17, 2},
256 .dev = {
257 .platform_data = &apq8064_tabla_platform_data,
258 },
259};
260
Ramesh Masavarapu28311912011-10-27 11:04:12 -0700261#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
262 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
263 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
264 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
265
266#define QCE_SIZE 0x10000
267#define QCE_0_BASE 0x11000000
268
269#define QCE_HW_KEY_SUPPORT 0
270#define QCE_SHA_HMAC_SUPPORT 1
271#define QCE_SHARE_CE_RESOURCE 3
272#define QCE_CE_SHARED 0
273
274static struct resource qcrypto_resources[] = {
275 [0] = {
276 .start = QCE_0_BASE,
277 .end = QCE_0_BASE + QCE_SIZE - 1,
278 .flags = IORESOURCE_MEM,
279 },
280 [1] = {
281 .name = "crypto_channels",
282 .start = DMOV8064_CE_IN_CHAN,
283 .end = DMOV8064_CE_OUT_CHAN,
284 .flags = IORESOURCE_DMA,
285 },
286 [2] = {
287 .name = "crypto_crci_in",
288 .start = DMOV8064_CE_IN_CRCI,
289 .end = DMOV8064_CE_IN_CRCI,
290 .flags = IORESOURCE_DMA,
291 },
292 [3] = {
293 .name = "crypto_crci_out",
294 .start = DMOV8064_CE_OUT_CRCI,
295 .end = DMOV8064_CE_OUT_CRCI,
296 .flags = IORESOURCE_DMA,
297 },
298};
299
300static struct resource qcedev_resources[] = {
301 [0] = {
302 .start = QCE_0_BASE,
303 .end = QCE_0_BASE + QCE_SIZE - 1,
304 .flags = IORESOURCE_MEM,
305 },
306 [1] = {
307 .name = "crypto_channels",
308 .start = DMOV8064_CE_IN_CHAN,
309 .end = DMOV8064_CE_OUT_CHAN,
310 .flags = IORESOURCE_DMA,
311 },
312 [2] = {
313 .name = "crypto_crci_in",
314 .start = DMOV8064_CE_IN_CRCI,
315 .end = DMOV8064_CE_IN_CRCI,
316 .flags = IORESOURCE_DMA,
317 },
318 [3] = {
319 .name = "crypto_crci_out",
320 .start = DMOV8064_CE_OUT_CRCI,
321 .end = DMOV8064_CE_OUT_CRCI,
322 .flags = IORESOURCE_DMA,
323 },
324};
325
326#endif
327
328#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
329 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
330
331static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
332 .ce_shared = QCE_CE_SHARED,
333 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
334 .hw_key_support = QCE_HW_KEY_SUPPORT,
335 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800336 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -0700337};
338
339static struct platform_device qcrypto_device = {
340 .name = "qcrypto",
341 .id = 0,
342 .num_resources = ARRAY_SIZE(qcrypto_resources),
343 .resource = qcrypto_resources,
344 .dev = {
345 .coherent_dma_mask = DMA_BIT_MASK(32),
346 .platform_data = &qcrypto_ce_hw_suppport,
347 },
348};
349#endif
350
351#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
352 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
353
354static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
355 .ce_shared = QCE_CE_SHARED,
356 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
357 .hw_key_support = QCE_HW_KEY_SUPPORT,
358 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800359 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -0700360};
361
362static struct platform_device qcedev_device = {
363 .name = "qce",
364 .id = 0,
365 .num_resources = ARRAY_SIZE(qcedev_resources),
366 .resource = qcedev_resources,
367 .dev = {
368 .coherent_dma_mask = DMA_BIT_MASK(32),
369 .platform_data = &qcedev_ce_hw_suppport,
370 },
371};
372#endif
373
374
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600375#define MSM_SHARED_RAM_PHYS 0x80000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700376static void __init apq8064_map_io(void)
377{
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600378 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700379 msm_map_apq8064_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -0700380 if (socinfo_init() < 0)
381 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700382}
383
384static void __init apq8064_init_irq(void)
385{
386 unsigned int i;
387 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
388 (void *)MSM_QGIC_CPU_BASE);
389
390 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
391 writel_relaxed(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
392
393 writel_relaxed(0x0000FFFF, MSM_QGIC_DIST_BASE + GIC_DIST_ENABLE_SET);
394 mb();
395
396 /*
397 * FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
398 * as they are configured as level, which does not play nice with
399 * handle_percpu_irq.
400 */
401 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
402 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
403 irq_set_handler(i, handle_percpu_irq);
404 }
405}
406
Jay Chokshi7805b5a2011-11-07 15:55:30 -0800407static struct platform_device msm8064_device_saw_regulator_core0 = {
408 .name = "saw-regulator",
409 .id = 0,
410 .dev = {
411 .platform_data = &msm8064_saw_regulator_pdata_8921_s5,
412 },
413};
414
415static struct platform_device msm8064_device_saw_regulator_core1 = {
416 .name = "saw-regulator",
417 .id = 1,
418 .dev = {
419 .platform_data = &msm8064_saw_regulator_pdata_8921_s6,
420 },
421};
422
423static struct platform_device msm8064_device_saw_regulator_core2 = {
424 .name = "saw-regulator",
425 .id = 2,
426 .dev = {
427 .platform_data = &msm8064_saw_regulator_pdata_8821_s0,
428 },
429};
430
431static struct platform_device msm8064_device_saw_regulator_core3 = {
432 .name = "saw-regulator",
433 .id = 3,
434 .dev = {
435 .platform_data = &msm8064_saw_regulator_pdata_8821_s1,
436 },
437};
438
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700439static struct platform_device *common_devices[] __initdata = {
Jin Hong01f2dbb2011-11-03 22:13:51 -0700440 &apq8064_device_dmov,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600441 &apq8064_device_qup_i2c_gsbi4,
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600442 &apq8064_device_qup_spi_gsbi5,
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600443 &apq8064_slim_ctrl,
Jay Chokshi9c25f072011-09-23 18:19:15 -0700444 &apq8064_device_ssbi_pmic1,
445 &apq8064_device_ssbi_pmic2,
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600446 &msm_device_smd_apq8064,
Hemant Kumar4933b072011-10-17 23:43:11 -0700447 &apq8064_device_otg,
448 &apq8064_device_gadget_peripheral,
449 &android_usb_device,
Kevin Chan13be4e22011-10-20 11:30:32 -0700450 &android_pmem_device,
451 &android_pmem_adsp_device,
452 &android_pmem_audio_device,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700453 &msm8064_device_watchdog,
Jay Chokshi7805b5a2011-11-07 15:55:30 -0800454 &msm8064_device_saw_regulator_core0,
455 &msm8064_device_saw_regulator_core1,
456 &msm8064_device_saw_regulator_core2,
457 &msm8064_device_saw_regulator_core3,
Ramesh Masavarapu28311912011-10-27 11:04:12 -0700458#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
459 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
460 &qcrypto_device,
461#endif
462
463#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
464 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
465 &qcedev_device,
466#endif
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700467
468#ifdef CONFIG_HW_RANDOM_MSM
469 &apq8064_device_rng,
470#endif
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800471 &apq_pcm,
472 &apq_pcm_routing,
473 &apq_cpudai0,
474 &apq_cpudai1,
475 &apq_cpudai_hdmi_rx,
476 &apq_cpudai_bt_rx,
477 &apq_cpudai_bt_tx,
478 &apq_cpudai_fm_rx,
479 &apq_cpudai_fm_tx,
480 &apq_cpu_fe,
481 &apq_stub_codec,
482 &apq_voice,
483 &apq_voip,
484 &apq_lpa_pcm,
485 &apq_pcm_hostless,
486 &apq_cpudai_afe_01_rx,
487 &apq_cpudai_afe_01_tx,
488 &apq_cpudai_afe_02_rx,
489 &apq_cpudai_afe_02_tx,
490 &apq_pcm_afe,
491 &apq_cpudai_auxpcm_rx,
492 &apq_cpudai_auxpcm_tx,
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600493};
494
Joel King4e7ad222011-08-17 15:47:38 -0700495static struct platform_device *sim_devices[] __initdata = {
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700496 &apq8064_device_uart_gsbi3,
Yan He06913ce2011-08-26 16:33:46 -0700497 &msm_device_sps_apq8064,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700498};
499
500static struct platform_device *rumi3_devices[] __initdata = {
501 &apq8064_device_uart_gsbi1,
Yan He435ed612011-11-23 17:34:59 -0800502 &msm_device_sps_apq8064,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800503 &msm_cpudai_bt_rx,
504 &msm_cpudai_bt_tx,
505 &msm_cpudai_fm_rx,
506 &msm_cpudai_fm_tx,
Joel King4e7ad222011-08-17 15:47:38 -0700507};
508
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600509static struct msm_spi_platform_data apq8064_qup_spi_gsbi5_pdata = {
Harini Jayaraman60ee14c2011-11-09 18:53:27 -0700510 .max_clock_speed = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700511};
512
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700513#define KS8851_IRQ_GPIO 43
514
515static struct spi_board_info spi_board_info[] __initdata = {
516 {
517 .modalias = "ks8851",
518 .irq = MSM_GPIO_TO_INT(KS8851_IRQ_GPIO),
519 .max_speed_hz = 19200000,
520 .bus_num = 0,
521 .chip_select = 2,
522 .mode = SPI_MODE_0,
523 },
524};
525
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600526static struct slim_boardinfo apq8064_slim_devices[] = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800527 {
528 .bus_num = 1,
529 .slim_slave = &apq8064_slim_tabla,
530 },
531 /* add more slimbus slaves as needed */
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600532};
533
Kenneth Heitke748593a2011-07-15 15:45:11 -0600534static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi4_pdata = {
535 .clk_freq = 100000,
536 .src_clk_rate = 24000000,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600537};
538
539static void __init apq8064_i2c_init(void)
540{
541 apq8064_device_qup_i2c_gsbi4.dev.platform_data =
542 &apq8064_i2c_qup_gsbi4_pdata;
543}
544
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700545#ifdef CONFIG_KS8851
546static int ethernet_init(void)
547{
548 int ret;
549 ret = gpio_request(KS8851_IRQ_GPIO, "ks8851_irq");
550 if (ret) {
551 pr_err("ks8851 gpio_request failed: %d\n", ret);
552 goto fail;
553 }
554
555 return 0;
556fail:
557 return ret;
558}
559#else
560static int ethernet_init(void)
561{
562 return 0;
563}
564#endif
565
Tianyi Gou41515e22011-09-01 19:37:43 -0700566static void __init apq8064_clock_init(void)
567{
568 if (machine_is_apq8064_sim())
569 msm_clock_init(&apq8064_clock_init_data);
570 else
571 msm_clock_init(&apq8064_dummy_clock_init_data);
572}
573
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700574static void __init apq8064_common_init(void)
575{
576 if (socinfo_init() < 0)
577 pr_err("socinfo_init() failed!\n");
Tianyi Gou41515e22011-09-01 19:37:43 -0700578 apq8064_clock_init();
Stepan Moskovchenko2327a952011-12-14 16:31:28 -0800579 apq8064_init_gpiomux();
Kenneth Heitke748593a2011-07-15 15:45:11 -0600580 apq8064_i2c_init();
Kenneth Heitke36920d32011-07-20 16:44:30 -0600581
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600582 apq8064_device_qup_spi_gsbi5.dev.platform_data =
583 &apq8064_qup_spi_gsbi5_pdata;
Stepan Moskovchenkoc1074f02011-12-14 17:51:57 -0800584 apq8064_init_pmic();
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700585 apq8064_device_otg.dev.platform_data = &msm_otg_pdata;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700586 platform_add_devices(common_devices, ARRAY_SIZE(common_devices));
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530587 apq8064_init_mmc();
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600588 slim_register_board_info(apq8064_slim_devices,
589 ARRAY_SIZE(apq8064_slim_devices));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700590}
591
592static void __init apq8064_sim_init(void)
593{
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700594 struct msm_watchdog_pdata *wdog_pdata = (struct msm_watchdog_pdata *)
595 &msm8064_device_watchdog.dev.platform_data;
596
597 wdog_pdata->bark_time = 15000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700598 apq8064_common_init();
Joel King4e7ad222011-08-17 15:47:38 -0700599 platform_add_devices(sim_devices, ARRAY_SIZE(sim_devices));
600}
601
602static void __init apq8064_rumi3_init(void)
603{
604 apq8064_common_init();
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700605 ethernet_init();
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700606 platform_add_devices(rumi3_devices, ARRAY_SIZE(rumi3_devices));
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700607 spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700608}
609
610MACHINE_START(APQ8064_SIM, "QCT APQ8064 SIMULATOR")
611 .map_io = apq8064_map_io,
Kevin Chan13be4e22011-10-20 11:30:32 -0700612 .reserve = apq8064_reserve,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700613 .init_irq = apq8064_init_irq,
614 .timer = &msm_timer,
615 .init_machine = apq8064_sim_init,
616MACHINE_END
617
Joel King4e7ad222011-08-17 15:47:38 -0700618MACHINE_START(APQ8064_RUMI3, "QCT APQ8064 RUMI3")
619 .map_io = apq8064_map_io,
Kevin Chan13be4e22011-10-20 11:30:32 -0700620 .reserve = apq8064_reserve,
Joel King4e7ad222011-08-17 15:47:38 -0700621 .init_irq = apq8064_init_irq,
622 .timer = &msm_timer,
623 .init_machine = apq8064_rumi3_init,
624MACHINE_END
625