blob: eeeed01ee44a82a74235e927f155cce7b32e7830 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Jon Callan73b63ef2008-11-06 13:23:09 +000033#ifndef CONFIG_SMP
Tony Thompsonba3c0262009-05-30 14:00:15 +010034/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
35#define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB
Russell King4b46d642009-11-01 17:44:24 +000036#define PMD_FLAGS PMD_SECT_WB
Jon Callan73b63ef2008-11-06 13:23:09 +000037#else
Tony Thompsonba3c0262009-05-30 14:00:15 +010038/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
39#define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
Russell King4b46d642009-11-01 17:44:24 +000040#define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000041#endif
42
Catalin Marinasbbe88882007-05-08 22:27:46 +010043ENTRY(cpu_v7_proc_init)
44 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010045ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010046
47ENTRY(cpu_v7_proc_fin)
48 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010049ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010050
51/*
52 * cpu_v7_reset(loc)
53 *
54 * Perform a soft reset of the system. Put the CPU into the
55 * same state as it would be if it had been reset, and branch
56 * to what would be the reset vector.
57 *
58 * - loc - location to jump to for soft reset
59 *
60 * It is assumed that:
61 */
62 .align 5
63ENTRY(cpu_v7_reset)
64 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010065ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010066
67/*
68 * cpu_v7_do_idle()
69 *
70 * Idle the processor (eg, wait for interrupt).
71 *
72 * IRQs are already disabled.
73 */
74ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000075 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010076 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010077 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010078ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010079
80ENTRY(cpu_v7_dcache_clean_area)
81#ifndef TLB_CAN_READ_FROM_L1_CACHE
82 dcache_line_size r2, r3
831: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
84 add r0, r0, r2
85 subs r1, r1, r2
86 bhi 1b
87 dsb
88#endif
89 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010090ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010091
92/*
93 * cpu_v7_switch_mm(pgd_phys, tsk)
94 *
95 * Set the translation table base pointer to be pgd_phys
96 *
97 * - pgd_phys - physical address of new TTB
98 *
99 * It is assumed that:
100 * - we are not using split page tables
101 */
102ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100103#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100104 mov r2, #0
105 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Jon Callan73b63ef2008-11-06 13:23:09 +0000106 orr r0, r0, #TTB_FLAGS
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100107#ifdef CONFIG_ARM_ERRATA_430973
108 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
109#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100110 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
111 isb
1121: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
113 isb
114 mcr p15, 0, r1, c13, c0, 1 @ set context ID
115 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100116#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100117 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100118ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100119
120/*
121 * cpu_v7_set_pte_ext(ptep, pte)
122 *
123 * Set a level 2 translation table entry.
124 *
125 * - ptep - pointer to level 2 translation table entry
126 * (hardware version is stored at -1024 bytes)
127 * - pte - PTE value to store
128 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100129 */
130ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100131#ifdef CONFIG_MMU
Catalin Marinas347c8b72009-07-24 12:32:56 +0100132 ARM( str r1, [r0], #-2048 ) @ linux version
133 THUMB( str r1, [r0] ) @ linux version
134 THUMB( sub r0, r0, #2048 )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100135
136 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100137 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100138 orr r3, r3, r2
139 orr r3, r3, #PTE_EXT_AP0 | 2
140
Russell Kingb1cce6b2008-11-04 10:52:28 +0000141 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100142 orrne r3, r3, #PTE_EXT_TEX(1)
143
Catalin Marinasbbe88882007-05-08 22:27:46 +0100144 tst r1, #L_PTE_WRITE
145 tstne r1, #L_PTE_DIRTY
146 orreq r3, r3, #PTE_EXT_APX
147
148 tst r1, #L_PTE_USER
149 orrne r3, r3, #PTE_EXT_AP1
150 tstne r3, #PTE_EXT_APX
151 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
152
Catalin Marinasbbe88882007-05-08 22:27:46 +0100153 tst r1, #L_PTE_EXEC
154 orreq r3, r3, #PTE_EXT_XN
155
Russell King3f69c0c2008-09-15 17:23:10 +0100156 tst r1, #L_PTE_YOUNG
157 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100158 moveq r3, #0
159
160 str r3, [r0]
161 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100162#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100163 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100164ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100165
166cpu_v7_name:
167 .ascii "ARMv7 Processor"
168 .align
169
Tim Abbott991da172009-04-27 14:02:22 -0400170 __INIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100171
172/*
173 * __v7_setup
174 *
175 * Initialise TLB, Caches, and MMU state ready to switch the MMU
176 * on. Return in r0 the new CP15 C1 control register setting.
177 *
178 * We automatically detect if we have a Harvard cache, and use the
179 * Harvard cache control instructions insead of the unified cache
180 * control instructions.
181 *
182 * This should be able to cover all ARMv7 cores.
183 *
184 * It is assumed that:
185 * - cache type register is implemented
186 */
187__v7_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000188#ifdef CONFIG_SMP
Catalin Marinasfaa7bc52009-05-30 14:00:14 +0100189 mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode and
190 orr r0, r0, #(1 << 6) | (1 << 0) @ TLB ops broadcasting
Jon Callan73b63ef2008-11-06 13:23:09 +0000191 mcr p15, 0, r0, c1, c0, 1
192#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100193 adr r12, __v7_setup_stack @ the local stack
194 stmia r12, {r0-r5, r7, r9, r11, lr}
195 bl v7_flush_dcache_all
196 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100197
198 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
199 and r10, r0, #0xff000000 @ ARM?
200 teq r10, #0x41000000
201 bne 2f
202 and r5, r0, #0x00f00000 @ variant
203 and r6, r0, #0x0000000f @ revision
204 orr r0, r6, r5, lsr #20-4 @ combine variant and revision
205
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100206#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100207 teq r5, #0x00100000 @ only present in r1p*
208 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
209 orreq r10, r10, #(1 << 6) @ set IBE to 1
210 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100211#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100212#ifdef CONFIG_ARM_ERRATA_458693
Russell King1946d6e2009-06-01 12:50:33 +0100213 teq r0, #0x20 @ only present in r2p0
214 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
215 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
216 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
217 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100218#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100219#ifdef CONFIG_ARM_ERRATA_460075
Russell King1946d6e2009-06-01 12:50:33 +0100220 teq r0, #0x20 @ only present in r2p0
221 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
222 tsteq r10, #1 << 22
223 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
224 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100225#endif
Russell King1946d6e2009-06-01 12:50:33 +0100226
2272: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100228#ifdef HARVARD_CACHE
229 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
230#endif
231 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100232#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100233 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
234 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Jon Callan73b63ef2008-11-06 13:23:09 +0000235 orr r4, r4, #TTB_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100236 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
237 mov r10, #0x1f @ domains 0, 1 = manager
238 mcr p15, 0, r10, c3, c0, 0 @ load domain access register
Catalin Marinas23d1c512009-05-30 14:00:16 +0100239 /*
240 * Memory region attributes with SCTLR.TRE=1
241 *
242 * n = TEX[0],C,B
243 * TR = PRRR[2n+1:2n] - memory type
244 * IR = NMRR[2n+1:2n] - inner cacheable property
245 * OR = NMRR[2n+17:2n+16] - outer cacheable property
246 *
247 * n TR IR OR
248 * UNCACHED 000 00
249 * BUFFERABLE 001 10 00 00
250 * WRITETHROUGH 010 10 10 10
251 * WRITEBACK 011 10 11 11
252 * reserved 110
253 * WRITEALLOC 111 10 01 01
254 * DEV_SHARED 100 01
255 * DEV_NONSHARED 100 01
256 * DEV_WC 001 10
257 * DEV_CACHED 011 10
258 *
259 * Other attributes:
260 *
261 * DS0 = PRRR[16] = 0 - device shareable property
262 * DS1 = PRRR[17] = 1 - device shareable property
263 * NS0 = PRRR[18] = 0 - normal shareable property
264 * NS1 = PRRR[19] = 1 - normal shareable property
265 * NOS = PRRR[24+n] = 1 - not outer shareable
266 */
267 ldr r5, =0xff0a81a8 @ PRRR
268 ldr r6, =0x40e040e0 @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100269 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
270 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100271#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100272 adr r5, v7_crval
273 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100274#ifdef CONFIG_CPU_ENDIAN_BE8
275 orr r6, r6, #1 << 25 @ big-endian page tables
276#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100277 mrc p15, 0, r0, c1, c0, 0 @ read control register
278 bic r0, r0, r5 @ clear bits them
279 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100280 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100281 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100282ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100283
Russell Kingb1cce6b2008-11-04 10:52:28 +0000284 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100285 * TFR EV X F I D LR S
286 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000287 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100288 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100289 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100290 .type v7_crval, #object
291v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100292 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100293
294__v7_setup_stack:
295 .space 4 * 11 @ 11 registers
296
297 .type v7_processor_functions, #object
298ENTRY(v7_processor_functions)
299 .word v7_early_abort
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100300 .word v7_pabort
Catalin Marinasbbe88882007-05-08 22:27:46 +0100301 .word cpu_v7_proc_init
302 .word cpu_v7_proc_fin
303 .word cpu_v7_reset
304 .word cpu_v7_do_idle
305 .word cpu_v7_dcache_clean_area
306 .word cpu_v7_switch_mm
307 .word cpu_v7_set_pte_ext
308 .size v7_processor_functions, . - v7_processor_functions
309
310 .type cpu_arch_name, #object
311cpu_arch_name:
312 .asciz "armv7"
313 .size cpu_arch_name, . - cpu_arch_name
314
315 .type cpu_elf_name, #object
316cpu_elf_name:
317 .asciz "v7"
318 .size cpu_elf_name, . - cpu_elf_name
319 .align
320
321 .section ".proc.info.init", #alloc, #execinstr
322
323 /*
324 * Match any ARMv7 processor core.
325 */
326 .type __v7_proc_info, #object
327__v7_proc_info:
328 .long 0x000f0000 @ Required ID value
329 .long 0x000f0000 @ Mask for ID
330 .long PMD_TYPE_SECT | \
Catalin Marinasbbe88882007-05-08 22:27:46 +0100331 PMD_SECT_AP_WRITE | \
Russell King4b46d642009-11-01 17:44:24 +0000332 PMD_SECT_AP_READ | \
333 PMD_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100334 .long PMD_TYPE_SECT | \
335 PMD_SECT_XN | \
336 PMD_SECT_AP_WRITE | \
337 PMD_SECT_AP_READ
338 b __v7_setup
339 .long cpu_arch_name
340 .long cpu_elf_name
341 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
342 .long cpu_v7_name
343 .long v7_processor_functions
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100344 .long v7wbi_tlb_fns
Catalin Marinasbbe88882007-05-08 22:27:46 +0100345 .long v6_user_fns
346 .long v7_cache_fns
347 .size __v7_proc_info, . - __v7_proc_info