blob: aaa132e0af7ca46b1741e5e5abfc522b76fe2926 [file] [log] [blame]
Banajit Goswamieb1fa162013-02-05 15:11:27 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
Bhalchandra Gajareea898742013-03-05 18:15:53 -080021#include <linux/wait.h>
22#include <linux/bitops.h>
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
25#include <linux/mfd/wcd9xxx/wcd9306_registers.h>
26#include <linux/mfd/wcd9xxx/pdata.h>
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -070027#include <linux/regulator/consumer.h>
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080028#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/soc-dapm.h>
32#include <sound/tlv.h>
33#include <linux/bitops.h>
34#include <linux/delay.h>
35#include <linux/pm_runtime.h>
36#include <linux/kernel.h>
37#include <linux/gpio.h>
38#include "wcd9306.h"
39#include "wcd9xxx-resmgr.h"
Bhalchandra Gajareea898742013-03-05 18:15:53 -080040#include "wcd9xxx-common.h"
41
Banajit Goswamia7294452013-06-03 12:42:35 -070042#define TAPAN_HPH_PA_SETTLE_COMP_ON 3000
43#define TAPAN_HPH_PA_SETTLE_COMP_OFF 13000
44
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -070045#define TAPAN_VDD_CX_OPTIMAL_UA 10000
46#define TAPAN_VDD_CX_SLEEP_UA 2000
47
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -070048/* RX_HPH_CNP_WG_TIME increases by 0.24ms */
49#define TAPAN_WG_TIME_FACTOR_US 240
50
Damir Didjustod6aea992013-09-03 21:18:59 -070051#define TAPAN_SB_PGD_PORT_RX_BASE 0x40
52#define TAPAN_SB_PGD_PORT_TX_BASE 0x50
53#define TAPAN_REGISTER_START_OFFSET 0x800
54
55#define CODEC_REG_CFG_MINOR_VER 1
56
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -070057static struct regulator *tapan_codec_find_regulator(
58 struct snd_soc_codec *codec,
59 const char *name);
60
Bhalchandra Gajareea898742013-03-05 18:15:53 -080061static atomic_t kp_tapan_priv;
62static int spkr_drv_wrnd_param_set(const char *val,
63 const struct kernel_param *kp);
64static int spkr_drv_wrnd = 1;
65
66static struct kernel_param_ops spkr_drv_wrnd_param_ops = {
67 .set = spkr_drv_wrnd_param_set,
68 .get = param_get_int,
69};
70module_param_cb(spkr_drv_wrnd, &spkr_drv_wrnd_param_ops, &spkr_drv_wrnd, 0644);
71MODULE_PARM_DESC(spkr_drv_wrnd,
72 "Run software workaround to avoid leakage on the speaker drive");
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080073
74#define WCD9306_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
75 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
76 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
77
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -070078#define WCD9302_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
79 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
80
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080081#define NUM_DECIMATORS 4
82#define NUM_INTERPOLATORS 4
83#define BITS_PER_REG 8
Bhalchandra Gajareea898742013-03-05 18:15:53 -080084/* This actual number of TX ports supported in slimbus slave */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080085#define TAPAN_TX_PORT_NUMBER 16
Kuirong Wang80aca0d2013-05-09 14:51:09 -070086#define TAPAN_RX_PORT_START_NUMBER 16
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080087
Bhalchandra Gajareea898742013-03-05 18:15:53 -080088/* Nummer of TX ports actually connected from Slimbus slave to codec Digital */
89#define TAPAN_SLIM_CODEC_TX_PORTS 5
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080090
Bhalchandra Gajareea898742013-03-05 18:15:53 -080091#define TAPAN_I2S_MASTER_MODE_MASK 0x08
92#define TAPAN_MCLK_CLK_12P288MHZ 12288000
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -070093#define TAPAN_MCLK_CLK_9P6MHZ 9600000
Bhalchandra Gajareea898742013-03-05 18:15:53 -080094
95#define TAPAN_SLIM_CLOSE_TIMEOUT 1000
96#define TAPAN_SLIM_IRQ_OVERFLOW (1 << 0)
97#define TAPAN_SLIM_IRQ_UNDERFLOW (1 << 1)
98#define TAPAN_SLIM_IRQ_PORT_CLOSED (1 << 2)
Simmi Pateriya95466b12013-05-09 20:08:46 +053099
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -0700100enum tapan_codec_type {
101 WCD9306,
102 WCD9302,
103};
104
105static enum tapan_codec_type codec_ver;
106
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -0700107/*
108 * Multiplication factor to compute impedance on Tapan
109 * This is computed from (Vx / (m*Ical)) = (10mV/(180*30uA))
110 */
111#define TAPAN_ZDET_MUL_FACTOR 1852
112
Damir Didjustod6aea992013-09-03 21:18:59 -0700113static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
114 {
115 CODEC_REG_CFG_MINOR_VER,
116 (TAPAN_REGISTER_START_OFFSET + TAPAN_SB_PGD_PORT_TX_BASE),
117 SB_PGD_PORT_TX_WATERMARK_N, 0x1E, 8, 0x1
118 },
119 {
120 CODEC_REG_CFG_MINOR_VER,
121 (TAPAN_REGISTER_START_OFFSET + TAPAN_SB_PGD_PORT_TX_BASE),
122 SB_PGD_PORT_TX_ENABLE_N, 0x1, 8, 0x1
123 },
124 {
125 CODEC_REG_CFG_MINOR_VER,
126 (TAPAN_REGISTER_START_OFFSET + TAPAN_SB_PGD_PORT_RX_BASE),
127 SB_PGD_PORT_RX_WATERMARK_N, 0x1E, 8, 0x1
128 },
129 {
130 CODEC_REG_CFG_MINOR_VER,
131 (TAPAN_REGISTER_START_OFFSET + TAPAN_SB_PGD_PORT_RX_BASE),
132 SB_PGD_PORT_RX_ENABLE_N, 0x1, 8, 0x1
133 },
134 {
135 CODEC_REG_CFG_MINOR_VER,
136 (TAPAN_REGISTER_START_OFFSET + TAPAN_A_CDC_ANC1_IIR_B1_CTL),
137 AANC_FF_GAIN_ADAPTIVE, 0x4, 8, 0
138 },
139 {
140 CODEC_REG_CFG_MINOR_VER,
141 (TAPAN_REGISTER_START_OFFSET + TAPAN_A_CDC_ANC1_IIR_B1_CTL),
142 AANC_FFGAIN_ADAPTIVE_EN, 0x8, 8, 0
143 },
144 {
145 CODEC_REG_CFG_MINOR_VER,
146 (TAPAN_REGISTER_START_OFFSET + TAPAN_A_CDC_ANC1_GAIN_CTL),
147 AANC_GAIN_CONTROL, 0xFF, 8, 0
148 },
149};
150
151static struct afe_param_cdc_reg_cfg_data tapan_audio_reg_cfg = {
152 .num_registers = ARRAY_SIZE(audio_reg_cfg),
153 .reg_data = audio_reg_cfg,
154};
155
156static struct afe_param_id_cdc_aanc_version tapan_cdc_aanc_version = {
157 .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
158 .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
159};
160
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800161enum {
162 AIF1_PB = 0,
163 AIF1_CAP,
164 AIF2_PB,
165 AIF2_CAP,
166 AIF3_PB,
167 AIF3_CAP,
168 NUM_CODEC_DAIS,
169};
170
171enum {
172 RX_MIX1_INP_SEL_ZERO = 0,
173 RX_MIX1_INP_SEL_SRC1,
174 RX_MIX1_INP_SEL_SRC2,
175 RX_MIX1_INP_SEL_IIR1,
176 RX_MIX1_INP_SEL_IIR2,
177 RX_MIX1_INP_SEL_RX1,
178 RX_MIX1_INP_SEL_RX2,
179 RX_MIX1_INP_SEL_RX3,
180 RX_MIX1_INP_SEL_RX4,
181 RX_MIX1_INP_SEL_RX5,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800182 RX_MIX1_INP_SEL_AUXRX,
183};
184
185#define TAPAN_COMP_DIGITAL_GAIN_OFFSET 3
186
187static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
188static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
189static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
190static struct snd_soc_dai_driver tapan_dai[];
191static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
192
193/* Codec supports 2 IIR filters */
194enum {
195 IIR1 = 0,
196 IIR2,
197 IIR_MAX,
198};
199/* Codec supports 5 bands */
200enum {
201 BAND1 = 0,
202 BAND2,
203 BAND3,
204 BAND4,
205 BAND5,
206 BAND_MAX,
207};
208
209enum {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800210 COMPANDER_0,
211 COMPANDER_1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800212 COMPANDER_2,
213 COMPANDER_MAX,
214};
215
216enum {
217 COMPANDER_FS_8KHZ = 0,
218 COMPANDER_FS_16KHZ,
219 COMPANDER_FS_32KHZ,
220 COMPANDER_FS_48KHZ,
221 COMPANDER_FS_96KHZ,
222 COMPANDER_FS_192KHZ,
223 COMPANDER_FS_MAX,
224};
225
226struct comp_sample_dependent_params {
227 u32 peak_det_timeout;
228 u32 rms_meter_div_fact;
229 u32 rms_meter_resamp_fact;
230};
231
232struct hpf_work {
233 struct tapan_priv *tapan;
234 u32 decimator;
235 u8 tx_hpf_cut_of_freq;
236 struct delayed_work dwork;
237};
238
239static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
240
241static const struct wcd9xxx_ch tapan_rx_chs[TAPAN_RX_MAX] = {
Kuirong Wang80aca0d2013-05-09 14:51:09 -0700242 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER, 0),
243 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 1, 1),
244 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 2, 2),
245 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 3, 3),
246 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 4, 4),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800247};
248
249static const struct wcd9xxx_ch tapan_tx_chs[TAPAN_TX_MAX] = {
250 WCD9XXX_CH(0, 0),
251 WCD9XXX_CH(1, 1),
252 WCD9XXX_CH(2, 2),
253 WCD9XXX_CH(3, 3),
254 WCD9XXX_CH(4, 4),
255};
256
257static const u32 vport_check_table[NUM_CODEC_DAIS] = {
258 0, /* AIF1_PB */
259 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
260 0, /* AIF2_PB */
261 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
262 0, /* AIF2_PB */
263 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
264};
265
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800266static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
267 0, /* AIF1_PB */
268 0, /* AIF1_CAP */
269};
270
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -0700271enum {
272 CP_REG_BUCK = 0,
273 CP_REG_BHELPER,
274 CP_REG_MAX,
275};
276
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800277struct tapan_priv {
278 struct snd_soc_codec *codec;
279 u32 adc_count;
280 u32 rx_bias_count;
281 s32 dmic_1_2_clk_cnt;
282 s32 dmic_3_4_clk_cnt;
283 s32 dmic_5_6_clk_cnt;
284
285 u32 anc_slot;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700286 bool anc_func;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800287
288 /*track tapan interface type*/
289 u8 intf_type;
290
291 /* num of slim ports required */
292 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
293
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800294 /*compander*/
295 int comp_enabled[COMPANDER_MAX];
296 u32 comp_fs[COMPANDER_MAX];
297
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800298 /* Maintain the status of AUX PGA */
299 int aux_pga_cnt;
300 u8 aux_l_gain;
301 u8 aux_r_gain;
302
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800303 bool spkr_pa_widget_on;
304
Damir Didjustod6aea992013-09-03 21:18:59 -0700305 struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
306
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800307 /* resmgr module */
308 struct wcd9xxx_resmgr resmgr;
309 /* mbhc module */
310 struct wcd9xxx_mbhc mbhc;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800311
312 /* class h specific data */
313 struct wcd9xxx_clsh_cdc_data clsh_d;
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -0700314
315 /* pointers to regulators required for chargepump */
316 struct regulator *cp_regulators[CP_REG_MAX];
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -0700317
318 /*
319 * list used to save/restore registers at start and
320 * end of impedance measurement
321 */
322 struct list_head reg_save_restore;
Damir Didjustod6aea992013-09-03 21:18:59 -0700323
324 int (*machine_codec_event_cb)(struct snd_soc_codec *codec,
325 enum wcd9xxx_codec_event);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800326};
327
328static const u32 comp_shift[] = {
329 0,
Banajit Goswamia7294452013-06-03 12:42:35 -0700330 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800331 2,
332};
333
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800334static const int comp_rx_path[] = {
335 COMPANDER_1,
336 COMPANDER_1,
337 COMPANDER_2,
338 COMPANDER_2,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800339 COMPANDER_MAX,
340};
341
342static const struct comp_sample_dependent_params comp_samp_params[] = {
343 {
344 /* 8 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700345 .peak_det_timeout = 0x06,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800346 .rms_meter_div_fact = 0x09,
347 .rms_meter_resamp_fact = 0x06,
348 },
349 {
350 /* 16 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700351 .peak_det_timeout = 0x07,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800352 .rms_meter_div_fact = 0x0A,
353 .rms_meter_resamp_fact = 0x0C,
354 },
355 {
356 /* 32 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700357 .peak_det_timeout = 0x08,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800358 .rms_meter_div_fact = 0x0B,
359 .rms_meter_resamp_fact = 0x1E,
360 },
361 {
362 /* 48 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700363 .peak_det_timeout = 0x09,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800364 .rms_meter_div_fact = 0x0B,
365 .rms_meter_resamp_fact = 0x28,
366 },
367 {
368 /* 96 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700369 .peak_det_timeout = 0x0A,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800370 .rms_meter_div_fact = 0x0C,
371 .rms_meter_resamp_fact = 0x50,
372 },
373 {
374 /* 192 Khz */
Banajit Goswamia7294452013-06-03 12:42:35 -0700375 .peak_det_timeout = 0x0B,
376 .rms_meter_div_fact = 0xC,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800377 .rms_meter_resamp_fact = 0xA0,
378 },
379};
380
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800381static unsigned short rx_digital_gain_reg[] = {
382 TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
383 TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
384 TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
385 TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
386};
387
388static unsigned short tx_digital_gain_reg[] = {
389 TAPAN_A_CDC_TX1_VOL_CTL_GAIN,
390 TAPAN_A_CDC_TX2_VOL_CTL_GAIN,
391 TAPAN_A_CDC_TX3_VOL_CTL_GAIN,
392 TAPAN_A_CDC_TX4_VOL_CTL_GAIN,
393};
394
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800395static int spkr_drv_wrnd_param_set(const char *val,
396 const struct kernel_param *kp)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800397{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800398 struct snd_soc_codec *codec;
399 int ret, old;
400 struct tapan_priv *priv;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800401
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800402 priv = (struct tapan_priv *)atomic_read(&kp_tapan_priv);
403 if (!priv) {
404 pr_debug("%s: codec isn't yet registered\n", __func__);
405 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800406 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800407
Joonwoo Park973fd352013-06-19 11:38:53 -0700408 codec = priv->codec;
409 mutex_lock(&codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800410 old = spkr_drv_wrnd;
411 ret = param_set_int(val, kp);
412 if (ret) {
Joonwoo Park973fd352013-06-19 11:38:53 -0700413 mutex_unlock(&codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800414 return ret;
415 }
416
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800417 dev_dbg(codec->dev, "%s: spkr_drv_wrnd %d -> %d\n",
418 __func__, old, spkr_drv_wrnd);
Joonwoo Park973fd352013-06-19 11:38:53 -0700419 if ((old == -1 || old == 0) && spkr_drv_wrnd == 1) {
Joonwoo Park533b3682013-06-13 11:41:21 -0700420 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800421 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
422 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -0700423 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800424 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
425 } else if (old == 1 && spkr_drv_wrnd == 0) {
Joonwoo Park533b3682013-06-13 11:41:21 -0700426 WCD9XXX_BG_CLK_LOCK(&priv->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800427 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
428 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -0700429 WCD9XXX_BG_CLK_UNLOCK(&priv->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800430 if (!priv->spkr_pa_widget_on)
431 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
432 0x00);
433 }
Joonwoo Park973fd352013-06-19 11:38:53 -0700434 mutex_unlock(&codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800435
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800436 return 0;
437}
438
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800439static int tapan_get_anc_slot(struct snd_kcontrol *kcontrol,
440 struct snd_ctl_elem_value *ucontrol)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800441{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800442 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
443 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
444 ucontrol->value.integer.value[0] = tapan->anc_slot;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800445 return 0;
446}
447
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800448static int tapan_put_anc_slot(struct snd_kcontrol *kcontrol,
449 struct snd_ctl_elem_value *ucontrol)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800450{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800451 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
452 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
453 tapan->anc_slot = ucontrol->value.integer.value[0];
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800454 return 0;
455}
456
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700457static int tapan_get_anc_func(struct snd_kcontrol *kcontrol,
458 struct snd_ctl_elem_value *ucontrol)
459{
460 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
461 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
462
463 ucontrol->value.integer.value[0] = (tapan->anc_func == true ? 1 : 0);
464 return 0;
465}
466
467static int tapan_put_anc_func(struct snd_kcontrol *kcontrol,
468 struct snd_ctl_elem_value *ucontrol)
469{
470 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
471 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
472 struct snd_soc_dapm_context *dapm = &codec->dapm;
473
474 mutex_lock(&dapm->codec->mutex);
475 tapan->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
476
477 dev_err(codec->dev, "%s: anc_func %x", __func__, tapan->anc_func);
478
479 if (tapan->anc_func == true) {
480 pr_info("enable anc virtual widgets");
481 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
482 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
483 snd_soc_dapm_enable_pin(dapm, "ANC HEADPHONE");
484 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
485 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
486 snd_soc_dapm_disable_pin(dapm, "HPHR");
487 snd_soc_dapm_disable_pin(dapm, "HPHL");
488 snd_soc_dapm_disable_pin(dapm, "HEADPHONE");
489 snd_soc_dapm_disable_pin(dapm, "EAR PA");
490 snd_soc_dapm_disable_pin(dapm, "EAR");
491 } else {
492 pr_info("disable anc virtual widgets");
493 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
494 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
495 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
496 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
497 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
498 snd_soc_dapm_enable_pin(dapm, "HPHR");
499 snd_soc_dapm_enable_pin(dapm, "HPHL");
500 snd_soc_dapm_enable_pin(dapm, "HEADPHONE");
501 snd_soc_dapm_enable_pin(dapm, "EAR PA");
502 snd_soc_dapm_enable_pin(dapm, "EAR");
503 }
504 snd_soc_dapm_sync(dapm);
505 mutex_unlock(&dapm->codec->mutex);
506 return 0;
507}
508
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800509static int tapan_pa_gain_get(struct snd_kcontrol *kcontrol,
510 struct snd_ctl_elem_value *ucontrol)
511{
512 u8 ear_pa_gain;
513 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
514
515 ear_pa_gain = snd_soc_read(codec, TAPAN_A_RX_EAR_GAIN);
516
517 ear_pa_gain = ear_pa_gain >> 5;
518
519 if (ear_pa_gain == 0x00) {
520 ucontrol->value.integer.value[0] = 0;
521 } else if (ear_pa_gain == 0x04) {
522 ucontrol->value.integer.value[0] = 1;
523 } else {
524 pr_err("%s: ERROR: Unsupported Ear Gain = 0x%x\n",
525 __func__, ear_pa_gain);
526 return -EINVAL;
527 }
528
529 dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
530
531 return 0;
532}
533
534static int tapan_pa_gain_put(struct snd_kcontrol *kcontrol,
535 struct snd_ctl_elem_value *ucontrol)
536{
537 u8 ear_pa_gain;
538 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
539
540 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
541 __func__, ucontrol->value.integer.value[0]);
542
543 switch (ucontrol->value.integer.value[0]) {
544 case 0:
545 ear_pa_gain = 0x00;
546 break;
547 case 1:
548 ear_pa_gain = 0x80;
549 break;
550 default:
551 return -EINVAL;
552 }
553
554 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
555 return 0;
556}
557
558static int tapan_get_iir_enable_audio_mixer(
559 struct snd_kcontrol *kcontrol,
560 struct snd_ctl_elem_value *ucontrol)
561{
562 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
563 int iir_idx = ((struct soc_multi_mixer_control *)
564 kcontrol->private_value)->reg;
565 int band_idx = ((struct soc_multi_mixer_control *)
566 kcontrol->private_value)->shift;
567
568 ucontrol->value.integer.value[0] =
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700569 (snd_soc_read(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx)) &
570 (1 << band_idx)) != 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800571
572 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
573 iir_idx, band_idx,
574 (uint32_t)ucontrol->value.integer.value[0]);
575 return 0;
576}
577
578static int tapan_put_iir_enable_audio_mixer(
579 struct snd_kcontrol *kcontrol,
580 struct snd_ctl_elem_value *ucontrol)
581{
582 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
583 int iir_idx = ((struct soc_multi_mixer_control *)
584 kcontrol->private_value)->reg;
585 int band_idx = ((struct soc_multi_mixer_control *)
586 kcontrol->private_value)->shift;
587 int value = ucontrol->value.integer.value[0];
588
589 /* Mask first 5 bits, 6-8 are reserved */
590 snd_soc_update_bits(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx),
591 (1 << band_idx), (value << band_idx));
592
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700593 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
594 iir_idx, band_idx,
595 ((snd_soc_read(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx)) &
596 (1 << band_idx)) != 0));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800597 return 0;
598}
599static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
600 int iir_idx, int band_idx,
601 int coeff_idx)
602{
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700603 uint32_t value = 0;
604
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800605 /* Address does not automatically update if reading */
606 snd_soc_write(codec,
607 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700608 ((band_idx * BAND_MAX + coeff_idx)
609 * sizeof(uint32_t)) & 0x7F);
610
611 value |= snd_soc_read(codec,
612 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx));
613
614 snd_soc_write(codec,
615 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
616 ((band_idx * BAND_MAX + coeff_idx)
617 * sizeof(uint32_t) + 1) & 0x7F);
618
619 value |= (snd_soc_read(codec,
620 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 8);
621
622 snd_soc_write(codec,
623 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
624 ((band_idx * BAND_MAX + coeff_idx)
625 * sizeof(uint32_t) + 2) & 0x7F);
626
627 value |= (snd_soc_read(codec,
628 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 16);
629
630 snd_soc_write(codec,
631 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
632 ((band_idx * BAND_MAX + coeff_idx)
633 * sizeof(uint32_t) + 3) & 0x7F);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800634
635 /* Mask bits top 2 bits since they are reserved */
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700636 value |= ((snd_soc_read(codec,
637 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) & 0x3F) << 24);
638
639 return value;
640
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800641}
642
643static int tapan_get_iir_band_audio_mixer(
644 struct snd_kcontrol *kcontrol,
645 struct snd_ctl_elem_value *ucontrol)
646{
647 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
648 int iir_idx = ((struct soc_multi_mixer_control *)
649 kcontrol->private_value)->reg;
650 int band_idx = ((struct soc_multi_mixer_control *)
651 kcontrol->private_value)->shift;
652
653 ucontrol->value.integer.value[0] =
654 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
655 ucontrol->value.integer.value[1] =
656 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
657 ucontrol->value.integer.value[2] =
658 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
659 ucontrol->value.integer.value[3] =
660 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
661 ucontrol->value.integer.value[4] =
662 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
663
664 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
665 "%s: IIR #%d band #%d b1 = 0x%x\n"
666 "%s: IIR #%d band #%d b2 = 0x%x\n"
667 "%s: IIR #%d band #%d a1 = 0x%x\n"
668 "%s: IIR #%d band #%d a2 = 0x%x\n",
669 __func__, iir_idx, band_idx,
670 (uint32_t)ucontrol->value.integer.value[0],
671 __func__, iir_idx, band_idx,
672 (uint32_t)ucontrol->value.integer.value[1],
673 __func__, iir_idx, band_idx,
674 (uint32_t)ucontrol->value.integer.value[2],
675 __func__, iir_idx, band_idx,
676 (uint32_t)ucontrol->value.integer.value[3],
677 __func__, iir_idx, band_idx,
678 (uint32_t)ucontrol->value.integer.value[4]);
679 return 0;
680}
681
682static void set_iir_band_coeff(struct snd_soc_codec *codec,
683 int iir_idx, int band_idx,
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700684 uint32_t value)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800685{
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800686 snd_soc_write(codec,
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700687 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
688 (value & 0xFF));
689
690 snd_soc_write(codec,
691 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
692 (value >> 8) & 0xFF);
693
694 snd_soc_write(codec,
695 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
696 (value >> 16) & 0xFF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800697
698 /* Mask top 2 bits, 7-8 are reserved */
699 snd_soc_write(codec,
700 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
701 (value >> 24) & 0x3F);
702
703}
704
705static int tapan_put_iir_band_audio_mixer(
706 struct snd_kcontrol *kcontrol,
707 struct snd_ctl_elem_value *ucontrol)
708{
709 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
710 int iir_idx = ((struct soc_multi_mixer_control *)
711 kcontrol->private_value)->reg;
712 int band_idx = ((struct soc_multi_mixer_control *)
713 kcontrol->private_value)->shift;
714
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700715 /* Mask top bit it is reserved */
716 /* Updates addr automatically for each B2 write */
717 snd_soc_write(codec,
718 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
719 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
720
721 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800722 ucontrol->value.integer.value[0]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700723 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800724 ucontrol->value.integer.value[1]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700725 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800726 ucontrol->value.integer.value[2]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700727 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800728 ucontrol->value.integer.value[3]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700729 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800730 ucontrol->value.integer.value[4]);
731
732 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
733 "%s: IIR #%d band #%d b1 = 0x%x\n"
734 "%s: IIR #%d band #%d b2 = 0x%x\n"
735 "%s: IIR #%d band #%d a1 = 0x%x\n"
736 "%s: IIR #%d band #%d a2 = 0x%x\n",
737 __func__, iir_idx, band_idx,
738 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
739 __func__, iir_idx, band_idx,
740 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
741 __func__, iir_idx, band_idx,
742 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
743 __func__, iir_idx, band_idx,
744 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
745 __func__, iir_idx, band_idx,
746 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
747 return 0;
748}
749
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800750static int tapan_get_compander(struct snd_kcontrol *kcontrol,
751 struct snd_ctl_elem_value *ucontrol)
752{
753
754 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
755 int comp = ((struct soc_multi_mixer_control *)
756 kcontrol->private_value)->shift;
757 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
758
759 ucontrol->value.integer.value[0] = tapan->comp_enabled[comp];
760 return 0;
761}
762
763static int tapan_set_compander(struct snd_kcontrol *kcontrol,
764 struct snd_ctl_elem_value *ucontrol)
765{
766 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
767 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
768 int comp = ((struct soc_multi_mixer_control *)
769 kcontrol->private_value)->shift;
770 int value = ucontrol->value.integer.value[0];
771
772 dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
773 __func__, comp, tapan->comp_enabled[comp], value);
774 tapan->comp_enabled[comp] = value;
Banajit Goswamia7294452013-06-03 12:42:35 -0700775
776 if (comp == COMPANDER_1 &&
777 tapan->comp_enabled[comp] == 1) {
778 /* Wavegen to 5 msec */
779 snd_soc_write(codec, TAPAN_A_RX_HPH_CNP_WG_CTL, 0xDA);
780 snd_soc_write(codec, TAPAN_A_RX_HPH_CNP_WG_TIME, 0x15);
781 snd_soc_write(codec, TAPAN_A_RX_HPH_BIAS_WG_OCP, 0x2A);
782
783 /* Enable Chopper */
784 snd_soc_update_bits(codec,
785 TAPAN_A_RX_HPH_CHOP_CTL, 0x80, 0x80);
786
787 snd_soc_write(codec, TAPAN_A_NCP_DTEST, 0x20);
788 pr_debug("%s: Enabled Chopper and set wavegen to 5 msec\n",
789 __func__);
790 } else if (comp == COMPANDER_1 &&
791 tapan->comp_enabled[comp] == 0) {
792 /* Wavegen to 20 msec */
793 snd_soc_write(codec, TAPAN_A_RX_HPH_CNP_WG_CTL, 0xDB);
794 snd_soc_write(codec, TAPAN_A_RX_HPH_CNP_WG_TIME, 0x58);
795 snd_soc_write(codec, TAPAN_A_RX_HPH_BIAS_WG_OCP, 0x1A);
796
797 /* Disable CHOPPER block */
798 snd_soc_update_bits(codec,
799 TAPAN_A_RX_HPH_CHOP_CTL, 0x80, 0x00);
800
801 snd_soc_write(codec, TAPAN_A_NCP_DTEST, 0x10);
802 pr_debug("%s: Disabled Chopper and set wavegen to 20 msec\n",
803 __func__);
804 }
805
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800806 return 0;
807}
808
809static int tapan_config_gain_compander(struct snd_soc_codec *codec,
810 int comp, bool enable)
811{
812 int ret = 0;
813
814 switch (comp) {
815 case COMPANDER_0:
816 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_GAIN,
817 1 << 2, !enable << 2);
818 break;
819 case COMPANDER_1:
820 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_L_GAIN,
821 1 << 5, !enable << 5);
822 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_R_GAIN,
823 1 << 5, !enable << 5);
824 break;
825 case COMPANDER_2:
826 snd_soc_update_bits(codec, TAPAN_A_RX_LINE_1_GAIN,
827 1 << 5, !enable << 5);
828 snd_soc_update_bits(codec, TAPAN_A_RX_LINE_2_GAIN,
829 1 << 5, !enable << 5);
830 break;
831 default:
832 WARN_ON(1);
833 ret = -EINVAL;
834 }
835
836 return ret;
837}
838
839static void tapan_discharge_comp(struct snd_soc_codec *codec, int comp)
840{
Banajit Goswamia7294452013-06-03 12:42:35 -0700841 /* Level meter DIV Factor to 5*/
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800842 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8), 0xF0,
Banajit Goswamia7294452013-06-03 12:42:35 -0700843 0x05 << 4);
844 /* RMS meter Sampling to 0x01 */
845 snd_soc_write(codec, TAPAN_A_CDC_COMP0_B3_CTL + (comp * 8), 0x01);
846
847 /* Worst case timeout for compander CnP sleep timeout */
848 usleep_range(3000, 3000);
849}
850
851static enum wcd9xxx_buck_volt tapan_codec_get_buck_mv(
852 struct snd_soc_codec *codec)
853{
854 int buck_volt = WCD9XXX_CDC_BUCK_UNSUPPORTED;
855 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
856 struct wcd9xxx_pdata *pdata = tapan->resmgr.pdata;
857 int i;
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700858 bool found_regulator = false;
Banajit Goswamia7294452013-06-03 12:42:35 -0700859
860 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -0700861 if (pdata->regulator[i].name == NULL)
862 continue;
863
Banajit Goswamia7294452013-06-03 12:42:35 -0700864 if (!strncmp(pdata->regulator[i].name,
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700865 WCD9XXX_SUPPLY_BUCK_NAME,
866 sizeof(WCD9XXX_SUPPLY_BUCK_NAME))) {
867 found_regulator = true;
Banajit Goswamia7294452013-06-03 12:42:35 -0700868 if ((pdata->regulator[i].min_uV ==
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700869 WCD9XXX_CDC_BUCK_MV_1P8) ||
870 (pdata->regulator[i].min_uV ==
871 WCD9XXX_CDC_BUCK_MV_2P15))
Banajit Goswamia7294452013-06-03 12:42:35 -0700872 buck_volt = pdata->regulator[i].min_uV;
873 break;
874 }
875 }
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700876
877 if (!found_regulator)
878 dev_err(codec->dev,
879 "%s: Failed to find regulator for %s\n",
880 __func__, WCD9XXX_SUPPLY_BUCK_NAME);
881 else
882 dev_dbg(codec->dev,
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -0700883 "%s: S4 voltage requested is %d\n",
884 __func__, buck_volt);
Bhalchandra Gajaref49df622013-08-30 12:42:38 -0700885
Banajit Goswamia7294452013-06-03 12:42:35 -0700886 return buck_volt;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800887}
888
889static int tapan_config_compander(struct snd_soc_dapm_widget *w,
890 struct snd_kcontrol *kcontrol, int event)
891{
Banajit Goswamia7294452013-06-03 12:42:35 -0700892 int mask, enable_mask;
893 u8 rdac5_mux;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800894 struct snd_soc_codec *codec = w->codec;
895 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
896 const int comp = w->shift;
897 const u32 rate = tapan->comp_fs[comp];
898 const struct comp_sample_dependent_params *comp_params =
899 &comp_samp_params[rate];
Banajit Goswamia7294452013-06-03 12:42:35 -0700900 enum wcd9xxx_buck_volt buck_mv;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800901
902 dev_dbg(codec->dev, "%s: %s event %d compander %d, enabled %d",
903 __func__, w->name, event, comp, tapan->comp_enabled[comp]);
904
905 if (!tapan->comp_enabled[comp])
906 return 0;
907
908 /* Compander 0 has single channel */
909 mask = (comp == COMPANDER_0 ? 0x01 : 0x03);
Banajit Goswamia7294452013-06-03 12:42:35 -0700910 buck_mv = tapan_codec_get_buck_mv(codec);
911
912 rdac5_mux = snd_soc_read(codec, TAPAN_A_CDC_CONN_MISC);
913 rdac5_mux = (rdac5_mux & 0x04) >> 2;
914
915 if (comp == COMPANDER_0) { /* SPK compander */
916 enable_mask = 0x02;
917 } else if (comp == COMPANDER_1) { /* HPH compander */
918 enable_mask = 0x03;
919 } else if (comp == COMPANDER_2) { /* LO compander */
920
921 if (rdac5_mux == 0) { /* DEM4 */
922
923 /* for LO Stereo SE, enable Compander 2 left
924 * channel on RX3 interpolator Path and Compander 2
925 * rigt channel on RX4 interpolator Path.
926 */
927 enable_mask = 0x03;
928 } else if (rdac5_mux == 1) { /* DEM3_INV */
929
930 /* for LO mono differential only enable Compander 2
931 * left channel on RX3 interpolator Path.
932 */
933 enable_mask = 0x02;
934 } else {
935 dev_err(codec->dev, "%s: invalid rdac5_mux val %d",
936 __func__, rdac5_mux);
937 return -EINVAL;
938 }
939 } else {
940 dev_err(codec->dev, "%s: invalid compander %d", __func__, comp);
941 return -EINVAL;
942 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800943
944 switch (event) {
945 case SND_SOC_DAPM_PRE_PMU:
Banajit Goswamia7294452013-06-03 12:42:35 -0700946 /* Set compander Sample rate */
947 snd_soc_update_bits(codec,
948 TAPAN_A_CDC_COMP0_FS_CFG + (comp * 8),
949 0x07, rate);
950 /* Set the static gain offset for HPH Path */
951 if (comp == COMPANDER_1) {
952 if (buck_mv == WCD9XXX_CDC_BUCK_MV_2P15)
953 snd_soc_update_bits(codec,
954 TAPAN_A_CDC_COMP0_B4_CTL + (comp * 8),
955 0x80, 0x00);
956 else
957 snd_soc_update_bits(codec,
958 TAPAN_A_CDC_COMP0_B4_CTL + (comp * 8),
959 0x80, 0x80);
960 }
961 /* Enable RX interpolation path compander clocks */
962 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_B2_CTL,
963 0x01 << comp_shift[comp],
964 0x01 << comp_shift[comp]);
965
966 /* Toggle compander reset bits */
967 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
968 0x01 << comp_shift[comp],
969 0x01 << comp_shift[comp]);
970 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
971 0x01 << comp_shift[comp], 0);
972
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800973 /* Set gain source to compander */
974 tapan_config_gain_compander(codec, comp, true);
Banajit Goswamia7294452013-06-03 12:42:35 -0700975
976 /* Compander enable */
977 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B1_CTL +
978 (comp * 8), enable_mask, enable_mask);
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800979
980 tapan_discharge_comp(codec, comp);
981
Banajit Goswamia7294452013-06-03 12:42:35 -0700982 /* Set sample rate dependent paramater */
983 snd_soc_write(codec, TAPAN_A_CDC_COMP0_B3_CTL + (comp * 8),
984 comp_params->rms_meter_resamp_fact);
985 snd_soc_update_bits(codec,
986 TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8),
987 0xF0, comp_params->rms_meter_div_fact << 4);
988 snd_soc_update_bits(codec,
989 TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8),
990 0x0F, comp_params->peak_det_timeout);
991 break;
992 case SND_SOC_DAPM_PRE_PMD:
993 /* Disable compander */
994 snd_soc_update_bits(codec,
995 TAPAN_A_CDC_COMP0_B1_CTL + (comp * 8),
996 enable_mask, 0x00);
997
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800998 /* Toggle compander reset bits */
999 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
1000 mask << comp_shift[comp],
1001 mask << comp_shift[comp]);
1002 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
1003 mask << comp_shift[comp], 0);
Banajit Goswamia7294452013-06-03 12:42:35 -07001004
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001005 /* Turn off the clock for compander in pair */
1006 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_B2_CTL,
1007 mask << comp_shift[comp], 0);
Banajit Goswamia7294452013-06-03 12:42:35 -07001008
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001009 /* Set gain source to register */
1010 tapan_config_gain_compander(codec, comp, false);
1011 break;
1012 }
1013 return 0;
1014}
1015
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001016static const char * const tapan_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
1017static const struct soc_enum tapan_ear_pa_gain_enum[] = {
1018 SOC_ENUM_SINGLE_EXT(2, tapan_ear_pa_gain_text),
1019};
1020
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001021static const char *const tapan_anc_func_text[] = {"OFF", "ON"};
1022static const struct soc_enum tapan_anc_func_enum =
1023 SOC_ENUM_SINGLE_EXT(2, tapan_anc_func_text);
1024
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001025/*cut of frequency for high pass filter*/
1026static const char * const cf_text[] = {
1027 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
1028};
1029
1030static const struct soc_enum cf_dec1_enum =
1031 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
1032
1033static const struct soc_enum cf_dec2_enum =
1034 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
1035
1036static const struct soc_enum cf_dec3_enum =
1037 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
1038
1039static const struct soc_enum cf_dec4_enum =
1040 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
1041
1042static const struct soc_enum cf_rxmix1_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001043 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX1_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001044
1045static const struct soc_enum cf_rxmix2_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001046 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX2_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001047
1048static const struct soc_enum cf_rxmix3_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001049 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX3_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001050
1051static const struct soc_enum cf_rxmix4_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001052 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX4_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001053
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001054static const char * const class_h_dsm_text[] = {
1055 "ZERO", "RX_HPHL", "RX_SPKR"
1056};
1057
1058static const struct soc_enum class_h_dsm_enum =
1059 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_CLSH_CTL, 2, 3, class_h_dsm_text);
1060
1061static const struct snd_kcontrol_new class_h_dsm_mux =
1062 SOC_DAPM_ENUM("CLASS_H_DSM MUX Mux", class_h_dsm_enum);
1063
Phani Kumar Uppalapati5724aa22013-10-02 12:46:15 -07001064static int tapan_hph_impedance_get(struct snd_kcontrol *kcontrol,
1065 struct snd_ctl_elem_value *ucontrol)
1066{
1067 uint32_t zl, zr;
1068 bool hphr;
1069 struct soc_multi_mixer_control *mc;
1070 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1071 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
1072
1073 mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
1074
1075 hphr = mc->shift;
1076 wcd9xxx_mbhc_get_impedance(&priv->mbhc, &zl, &zr);
1077 pr_debug("%s: zl %u, zr %u\n", __func__, zl, zr);
1078 ucontrol->value.integer.value[0] = hphr ? zr : zl;
1079
1080 return 0;
1081}
1082
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001083static const struct snd_kcontrol_new tapan_common_snd_controls[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001084
1085 SOC_ENUM_EXT("EAR PA Gain", tapan_ear_pa_gain_enum[0],
1086 tapan_pa_gain_get, tapan_pa_gain_put),
1087
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001088 SOC_SINGLE_TLV("HPHL Volume", TAPAN_A_RX_HPH_L_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001089 line_gain),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001090 SOC_SINGLE_TLV("HPHR Volume", TAPAN_A_RX_HPH_R_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001091 line_gain),
1092
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001093 SOC_SINGLE_TLV("LINEOUT1 Volume", TAPAN_A_RX_LINE_1_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001094 line_gain),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001095 SOC_SINGLE_TLV("LINEOUT2 Volume", TAPAN_A_RX_LINE_2_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001096 line_gain),
1097
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001098 SOC_SINGLE_TLV("SPK DRV Volume", TAPAN_A_SPKR_DRV_GAIN, 3, 7, 1,
1099 line_gain),
1100
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001101 SOC_SINGLE_TLV("ADC1 Volume", TAPAN_A_TX_1_EN, 2, 19, 0, analog_gain),
1102 SOC_SINGLE_TLV("ADC2 Volume", TAPAN_A_TX_2_EN, 2, 19, 0, analog_gain),
1103 SOC_SINGLE_TLV("ADC3 Volume", TAPAN_A_TX_3_EN, 2, 19, 0, analog_gain),
1104 SOC_SINGLE_TLV("ADC4 Volume", TAPAN_A_TX_4_EN, 2, 19, 0, analog_gain),
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001105 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
1106 -84, 40, digital_gain),
1107 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
1108 -84, 40, digital_gain),
1109 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
1110 -84, 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001111
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001112 SOC_SINGLE_S8_TLV("DEC1 Volume", TAPAN_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
1113 digital_gain),
1114 SOC_SINGLE_S8_TLV("DEC2 Volume", TAPAN_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
1115 digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001116
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001117 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAPAN_A_CDC_IIR1_GAIN_B1_CTL, -84,
1118 40, digital_gain),
1119 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAPAN_A_CDC_IIR1_GAIN_B2_CTL, -84,
1120 40, digital_gain),
1121 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAPAN_A_CDC_IIR1_GAIN_B3_CTL, -84,
1122 40, digital_gain),
1123 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAPAN_A_CDC_IIR1_GAIN_B4_CTL, -84,
1124 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001125
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001126 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
1127 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
1128 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
1129 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
1130
1131 SOC_SINGLE("TX1 HPF Switch", TAPAN_A_CDC_TX1_MUX_CTL, 3, 1, 0),
1132 SOC_SINGLE("TX2 HPF Switch", TAPAN_A_CDC_TX2_MUX_CTL, 3, 1, 0),
1133 SOC_SINGLE("TX3 HPF Switch", TAPAN_A_CDC_TX3_MUX_CTL, 3, 1, 0),
1134 SOC_SINGLE("TX4 HPF Switch", TAPAN_A_CDC_TX4_MUX_CTL, 3, 1, 0),
1135
1136 SOC_SINGLE("RX1 HPF Switch", TAPAN_A_CDC_RX1_B5_CTL, 2, 1, 0),
1137 SOC_SINGLE("RX2 HPF Switch", TAPAN_A_CDC_RX2_B5_CTL, 2, 1, 0),
1138 SOC_SINGLE("RX3 HPF Switch", TAPAN_A_CDC_RX3_B5_CTL, 2, 1, 0),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001139
1140 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
1141 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
1142 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001143
1144 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
1145 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1146 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
1147 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1148 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
1149 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1150 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
1151 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1152 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
1153 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1154 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
1155 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1156 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
1157 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1158 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
1159 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1160 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
1161 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1162 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
1163 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
1164
1165 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
1166 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1167 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
1168 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1169 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
1170 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1171 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
1172 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1173 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
1174 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1175 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
1176 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1177 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
1178 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1179 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
1180 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1181 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
1182 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
1183 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
1184 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
Phani Kumar Uppalapati5724aa22013-10-02 12:46:15 -07001185
1186 SOC_SINGLE_EXT("HPHL Impedance", 0, 0, UINT_MAX, 0,
1187 tapan_hph_impedance_get, NULL),
1188 SOC_SINGLE_EXT("HPHR Impedance", 0, 1, UINT_MAX, 0,
1189 tapan_hph_impedance_get, NULL),
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001190};
1191
1192static const struct snd_kcontrol_new tapan_9306_snd_controls[] = {
1193 SOC_SINGLE_TLV("ADC5 Volume", TAPAN_A_TX_5_EN, 2, 19, 0, analog_gain),
1194
1195 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
1196 -84, 40, digital_gain),
1197 SOC_SINGLE_S8_TLV("DEC3 Volume", TAPAN_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
1198 digital_gain),
1199 SOC_SINGLE_S8_TLV("DEC4 Volume", TAPAN_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
1200 digital_gain),
1201 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tapan_get_anc_slot,
1202 tapan_put_anc_slot),
1203 SOC_ENUM_EXT("ANC Function", tapan_anc_func_enum, tapan_get_anc_func,
1204 tapan_put_anc_func),
1205 SOC_SINGLE("RX4 HPF Switch", TAPAN_A_CDC_RX4_B5_CTL, 2, 1, 0),
1206 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001207
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001208 SOC_SINGLE_EXT("COMP0 Switch", SND_SOC_NOPM, COMPANDER_0, 1, 0,
1209 tapan_get_compander, tapan_set_compander),
1210 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
1211 tapan_get_compander, tapan_set_compander),
1212 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
1213 tapan_get_compander, tapan_set_compander),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001214};
1215
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001216static const char * const rx_1_2_mix1_text[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001217 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001218 "RX5", "AUXRX", "AUXTX1"
1219};
1220
1221static const char * const rx_3_4_mix1_text[] = {
1222 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
1223 "RX5", "AUXRX", "AUXTX1", "AUXTX2"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001224};
1225
1226static const char * const rx_mix2_text[] = {
1227 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
1228};
1229
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001230static const char * const rx_rdac3_text[] = {
1231 "DEM1", "DEM2"
1232};
1233
1234static const char * const rx_rdac4_text[] = {
1235 "DEM3", "DEM2"
1236};
1237
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001238static const char * const rx_rdac5_text[] = {
1239 "DEM4", "DEM3_INV"
1240};
1241
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001242static const char * const sb_tx_1_2_mux_text[] = {
1243 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1244 "RSVD", "RSVD", "RSVD",
1245 "DEC1", "DEC2", "DEC3", "DEC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001246};
1247
1248static const char * const sb_tx3_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001249 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1250 "RSVD", "RSVD", "RSVD", "RSVD", "RSVD",
1251 "DEC3"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001252};
1253
1254static const char * const sb_tx4_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001255 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1256 "RSVD", "RSVD", "RSVD", "RSVD", "RSVD", "RSVD",
1257 "DEC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001258};
1259
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001260static const char * const sb_tx5_mux_text[] = {
1261 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1262 "RSVD", "RSVD", "RSVD",
1263 "DEC1"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001264};
1265
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001266static const char * const dec_1_2_mux_text[] = {
1267 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADCMB",
1268 "DMIC1", "DMIC2", "DMIC3", "DMIC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001269};
1270
1271static const char * const dec3_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001272 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADCMB",
1273 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1274 "ANCFBTUNE1"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001275};
1276
1277static const char * const dec4_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001278 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADCMB",
1279 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1280 "ANCFBTUNE2"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001281};
1282
1283static const char * const anc_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001284 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5",
1285 "RSVD", "RSVD", "RSVD",
1286 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1287 "RSVD", "RSVD"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001288};
1289
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001290static const char * const anc1_fb_mux_text[] = {
1291 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
1292};
1293
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001294static const char * const iir1_inp1_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001295 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4",
1296 "RX1", "RX2", "RX3", "RX4", "RX5"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001297};
1298
1299static const struct soc_enum rx_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001300 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001301
1302static const struct soc_enum rx_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001303 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001304
1305static const struct soc_enum rx_mix1_inp3_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001306 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001307
1308static const struct soc_enum rx2_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001309 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001310
1311static const struct soc_enum rx2_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001312 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001313
1314static const struct soc_enum rx3_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001315 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 0, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001316
1317static const struct soc_enum rx3_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001318 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 4, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001319
1320static const struct soc_enum rx4_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001321 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 0, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001322
1323static const struct soc_enum rx4_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001324 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 4, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001325
1326static const struct soc_enum rx1_mix2_inp1_chain_enum =
1327 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
1328
1329static const struct soc_enum rx1_mix2_inp2_chain_enum =
1330 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
1331
1332static const struct soc_enum rx2_mix2_inp1_chain_enum =
1333 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
1334
1335static const struct soc_enum rx2_mix2_inp2_chain_enum =
1336 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
1337
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001338static const struct soc_enum rx4_mix2_inp1_chain_enum =
1339 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B3_CTL, 0, 5, rx_mix2_text);
1340
1341static const struct soc_enum rx4_mix2_inp2_chain_enum =
1342 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B3_CTL, 3, 5, rx_mix2_text);
1343
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001344static const struct soc_enum rx_rdac3_enum =
1345 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B2_CTL, 4, 2, rx_rdac3_text);
1346
1347static const struct soc_enum rx_rdac4_enum =
1348 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_MISC, 1, 2, rx_rdac4_text);
1349
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001350static const struct soc_enum rx_rdac5_enum =
1351 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
1352
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001353static const struct soc_enum sb_tx1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001354 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0, 12,
1355 sb_tx_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001356
1357static const struct soc_enum sb_tx2_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001358 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0, 12,
1359 sb_tx_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001360
1361static const struct soc_enum sb_tx3_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001362 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0, 11, sb_tx3_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001363
1364static const struct soc_enum sb_tx4_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001365 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0, 12, sb_tx4_mux_text);
1366
1367static const struct soc_enum sb_tx5_mux_enum =
1368 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001369
1370static const struct soc_enum dec1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001371 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 0, 10, dec_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001372
1373static const struct soc_enum dec2_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001374 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 4, 10, dec_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001375
1376static const struct soc_enum dec3_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001377 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B2_CTL, 0, 12, dec3_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001378
1379static const struct soc_enum dec4_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001380 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B2_CTL, 4, 12, dec4_mux_text);
1381
1382static const struct soc_enum anc1_mux_enum =
1383 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B1_CTL, 0, 15, anc_mux_text);
1384
1385static const struct soc_enum anc2_mux_enum =
1386 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B1_CTL, 4, 15, anc_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001387
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001388static const struct soc_enum anc1_fb_mux_enum =
1389 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
1390
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001391static const struct soc_enum iir1_inp1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001392 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_EQ1_B1_CTL, 0, 10, iir1_inp1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001393
1394static const struct snd_kcontrol_new rx_mix1_inp1_mux =
1395 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
1396
1397static const struct snd_kcontrol_new rx_mix1_inp2_mux =
1398 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
1399
1400static const struct snd_kcontrol_new rx_mix1_inp3_mux =
1401 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
1402
1403static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
1404 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
1405
1406static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
1407 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
1408
1409static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
1410 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
1411
1412static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
1413 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
1414
1415static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
1416 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
1417
1418static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
1419 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
1420
1421static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
1422 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
1423
1424static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
1425 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
1426
1427static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
1428 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
1429
1430static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
1431 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
1432
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001433static const struct snd_kcontrol_new rx4_mix2_inp1_mux =
1434 SOC_DAPM_ENUM("RX4 MIX2 INP1 Mux", rx4_mix2_inp1_chain_enum);
1435
1436static const struct snd_kcontrol_new rx4_mix2_inp2_mux =
1437 SOC_DAPM_ENUM("RX4 MIX2 INP2 Mux", rx4_mix2_inp2_chain_enum);
1438
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07001439static const struct snd_kcontrol_new rx_dac3_mux =
1440 SOC_DAPM_ENUM("RDAC3 MUX Mux", rx_rdac3_enum);
1441
1442static const struct snd_kcontrol_new rx_dac4_mux =
1443 SOC_DAPM_ENUM("RDAC4 MUX Mux", rx_rdac4_enum);
1444
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001445static const struct snd_kcontrol_new rx_dac5_mux =
1446 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
1447
1448static const struct snd_kcontrol_new sb_tx1_mux =
1449 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1450
1451static const struct snd_kcontrol_new sb_tx2_mux =
1452 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1453
1454static const struct snd_kcontrol_new sb_tx3_mux =
1455 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1456
1457static const struct snd_kcontrol_new sb_tx4_mux =
1458 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1459
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001460static const struct snd_kcontrol_new sb_tx5_mux =
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001461 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001462
1463static int wcd9306_put_dec_enum(struct snd_kcontrol *kcontrol,
1464 struct snd_ctl_elem_value *ucontrol)
1465{
1466 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1467 struct snd_soc_dapm_widget *w = wlist->widgets[0];
1468 struct snd_soc_codec *codec = w->codec;
1469 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1470 unsigned int dec_mux, decimator;
1471 char *dec_name = NULL;
1472 char *widget_name = NULL;
1473 char *temp;
1474 u16 tx_mux_ctl_reg;
1475 u8 adc_dmic_sel = 0x0;
1476 int ret = 0;
1477
1478 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1479 return -EINVAL;
1480
1481 dec_mux = ucontrol->value.enumerated.item[0];
1482
1483 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1484 if (!widget_name)
1485 return -ENOMEM;
1486 temp = widget_name;
1487
1488 dec_name = strsep(&widget_name, " ");
1489 widget_name = temp;
1490 if (!dec_name) {
1491 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1492 ret = -EINVAL;
1493 goto out;
1494 }
1495
1496 ret = kstrtouint(strpbrk(dec_name, "1234"), 10, &decimator);
1497 if (ret < 0) {
1498 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1499 ret = -EINVAL;
1500 goto out;
1501 }
1502
1503 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
1504 , __func__, w->name, decimator, dec_mux);
1505
1506 switch (decimator) {
1507 case 1:
1508 case 2:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001509 if ((dec_mux >= 1) && (dec_mux <= 5))
1510 adc_dmic_sel = 0x0;
1511 else if ((dec_mux >= 6) && (dec_mux <= 9))
1512 adc_dmic_sel = 0x1;
1513 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001514 case 3:
1515 case 4:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001516 if ((dec_mux >= 1) && (dec_mux <= 6))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001517 adc_dmic_sel = 0x0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001518 else if ((dec_mux >= 7) && (dec_mux <= 10))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001519 adc_dmic_sel = 0x1;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001520 break;
1521 default:
1522 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
1523 ret = -EINVAL;
1524 goto out;
1525 }
1526
1527 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1528
1529 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
1530
1531 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1532
1533out:
1534 kfree(widget_name);
1535 return ret;
1536}
1537
1538#define WCD9306_DEC_ENUM(xname, xenum) \
1539{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1540 .info = snd_soc_info_enum_double, \
1541 .get = snd_soc_dapm_get_enum_double, \
1542 .put = wcd9306_put_dec_enum, \
1543 .private_value = (unsigned long)&xenum }
1544
1545static const struct snd_kcontrol_new dec1_mux =
1546 WCD9306_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
1547
1548static const struct snd_kcontrol_new dec2_mux =
1549 WCD9306_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
1550
1551static const struct snd_kcontrol_new dec3_mux =
1552 WCD9306_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
1553
1554static const struct snd_kcontrol_new dec4_mux =
1555 WCD9306_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
1556
1557static const struct snd_kcontrol_new iir1_inp1_mux =
1558 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1559
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001560static const struct snd_kcontrol_new anc1_mux =
1561 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
1562
1563static const struct snd_kcontrol_new anc2_mux =
1564 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
1565
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001566static const struct snd_kcontrol_new anc1_fb_mux =
1567 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
1568
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001569static const struct snd_kcontrol_new dac1_switch[] = {
1570 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_EAR_EN, 5, 1, 0)
1571};
1572static const struct snd_kcontrol_new hphl_switch[] = {
1573 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1574};
1575
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001576static const struct snd_kcontrol_new spk_dac_switch[] = {
1577 SOC_DAPM_SINGLE("Switch", TAPAN_A_SPKR_DRV_DAC_CTL, 2, 1, 0)
1578};
1579
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001580static const struct snd_kcontrol_new hphl_pa_mix[] = {
1581 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1582 7, 1, 0),
1583};
1584
1585static const struct snd_kcontrol_new hphr_pa_mix[] = {
1586 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1587 6, 1, 0),
1588};
1589
1590static const struct snd_kcontrol_new ear_pa_mix[] = {
1591 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1592 5, 1, 0),
1593};
1594static const struct snd_kcontrol_new lineout1_pa_mix[] = {
1595 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1596 4, 1, 0),
1597};
1598
1599static const struct snd_kcontrol_new lineout2_pa_mix[] = {
1600 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1601 3, 1, 0),
1602};
1603
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001604
1605/* virtual port entries */
1606static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1607 struct snd_ctl_elem_value *ucontrol)
1608{
1609 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1610 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1611
1612 ucontrol->value.integer.value[0] = widget->value;
1613 return 0;
1614}
1615
1616static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
1617 struct snd_ctl_elem_value *ucontrol)
1618{
1619 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1620 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1621 struct snd_soc_codec *codec = widget->codec;
1622 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1623 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1624 struct soc_multi_mixer_control *mixer =
1625 ((struct soc_multi_mixer_control *)kcontrol->private_value);
1626 u32 dai_id = widget->shift;
1627 u32 port_id = mixer->shift;
1628 u32 enable = ucontrol->value.integer.value[0];
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001629 u32 vtable = vport_check_table[dai_id];
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001630
1631 dev_dbg(codec->dev, "%s: wname %s cname %s\n",
1632 __func__, widget->name, ucontrol->id.name);
1633 dev_dbg(codec->dev, "%s: value %u shift %d item %ld\n",
1634 __func__, widget->value, widget->shift,
1635 ucontrol->value.integer.value[0]);
1636
1637 mutex_lock(&codec->mutex);
1638
1639 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1640 if (dai_id != AIF1_CAP) {
1641 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1642 __func__);
1643 mutex_unlock(&codec->mutex);
1644 return -EINVAL;
1645 }
1646 }
1647 switch (dai_id) {
1648 case AIF1_CAP:
1649 case AIF2_CAP:
1650 case AIF3_CAP:
1651 /* only add to the list if value not set
1652 */
1653 if (enable && !(widget->value & 1 << port_id)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001654 if (tapan_p->intf_type ==
1655 WCD9XXX_INTERFACE_TYPE_SLIMBUS)
1656 vtable = vport_check_table[dai_id];
1657 if (tapan_p->intf_type ==
1658 WCD9XXX_INTERFACE_TYPE_I2C)
1659 vtable = vport_i2s_check_table[dai_id];
1660
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001661 if (wcd9xxx_tx_vport_validation(
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001662 vtable,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001663 port_id,
1664 tapan_p->dai)) {
1665 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
1666 __func__, port_id + 1);
1667 mutex_unlock(&codec->mutex);
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001668 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001669 }
1670 widget->value |= 1 << port_id;
1671 list_add_tail(&core->tx_chs[port_id].list,
1672 &tapan_p->dai[dai_id].wcd9xxx_ch_list
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001673 );
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001674 } else if (!enable && (widget->value & 1 << port_id)) {
1675 widget->value &= ~(1 << port_id);
1676 list_del_init(&core->tx_chs[port_id].list);
1677 } else {
1678 if (enable)
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001679 dev_dbg(codec->dev, "%s: TX%u port is used by\n"
1680 "this virtual port\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001681 __func__, port_id + 1);
1682 else
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001683 dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
1684 "this virtual port\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001685 __func__, port_id + 1);
1686 /* avoid update power function */
1687 mutex_unlock(&codec->mutex);
1688 return 0;
1689 }
1690 break;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001691 default:
1692 dev_err(codec->dev, "Unknown AIF %d\n", dai_id);
1693 mutex_unlock(&codec->mutex);
1694 return -EINVAL;
1695 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001696 dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
1697 __func__, widget->name, widget->sname,
1698 widget->value, widget->shift);
1699
1700 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
1701
1702 mutex_unlock(&codec->mutex);
1703 return 0;
1704}
1705
1706static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
1707 struct snd_ctl_elem_value *ucontrol)
1708{
1709 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1710 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1711
1712 ucontrol->value.enumerated.item[0] = widget->value;
1713 return 0;
1714}
1715
1716static const char *const slim_rx_mux_text[] = {
1717 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
1718};
1719
1720static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
1721 struct snd_ctl_elem_value *ucontrol)
1722{
1723 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1724 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1725 struct snd_soc_codec *codec = widget->codec;
1726 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1727 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1728 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1729 u32 port_id = widget->shift;
1730
1731 dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
1732 __func__, widget->name, ucontrol->id.name, widget->value,
1733 widget->shift, ucontrol->value.integer.value[0]);
1734
1735 widget->value = ucontrol->value.enumerated.item[0];
1736
1737 mutex_lock(&codec->mutex);
1738
1739 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1740 if (widget->value > 1) {
1741 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1742 __func__);
1743 goto err;
1744 }
1745 }
1746 /* value need to match the Virtual port and AIF number
1747 */
1748 switch (widget->value) {
1749 case 0:
1750 list_del_init(&core->rx_chs[port_id].list);
1751 break;
1752 case 1:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001753 if (wcd9xxx_rx_vport_validation(port_id +
1754 TAPAN_RX_PORT_START_NUMBER,
1755 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
1756 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1757 __func__, port_id + 1);
1758 goto rtn;
1759 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001760 list_add_tail(&core->rx_chs[port_id].list,
1761 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list);
1762 break;
1763 case 2:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001764 if (wcd9xxx_rx_vport_validation(port_id +
1765 TAPAN_RX_PORT_START_NUMBER,
1766 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
1767 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1768 __func__, port_id + 1);
1769 goto rtn;
1770 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001771 list_add_tail(&core->rx_chs[port_id].list,
1772 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list);
1773 break;
1774 case 3:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001775 if (wcd9xxx_rx_vport_validation(port_id +
1776 TAPAN_RX_PORT_START_NUMBER,
1777 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
1778 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1779 __func__, port_id + 1);
1780 goto rtn;
1781 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001782 list_add_tail(&core->rx_chs[port_id].list,
1783 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list);
1784 break;
1785 default:
1786 pr_err("Unknown AIF %d\n", widget->value);
1787 goto err;
1788 }
1789
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001790rtn:
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001791 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001792 mutex_unlock(&codec->mutex);
1793 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001794err:
1795 mutex_unlock(&codec->mutex);
1796 return -EINVAL;
1797}
1798
1799static const struct soc_enum slim_rx_mux_enum =
1800 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
1801
1802static const struct snd_kcontrol_new slim_rx_mux[TAPAN_RX_MAX] = {
1803 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
1804 slim_rx_mux_get, slim_rx_mux_put),
1805 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
1806 slim_rx_mux_get, slim_rx_mux_put),
1807 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
1808 slim_rx_mux_get, slim_rx_mux_put),
1809 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
1810 slim_rx_mux_get, slim_rx_mux_put),
1811 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
1812 slim_rx_mux_get, slim_rx_mux_put),
1813};
1814
1815static const struct snd_kcontrol_new aif_cap_mixer[] = {
1816 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAPAN_TX1, 1, 0,
1817 slim_tx_mixer_get, slim_tx_mixer_put),
1818 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAPAN_TX2, 1, 0,
1819 slim_tx_mixer_get, slim_tx_mixer_put),
1820 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAPAN_TX3, 1, 0,
1821 slim_tx_mixer_get, slim_tx_mixer_put),
1822 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAPAN_TX4, 1, 0,
1823 slim_tx_mixer_get, slim_tx_mixer_put),
1824 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAPAN_TX5, 1, 0,
1825 slim_tx_mixer_get, slim_tx_mixer_put),
1826};
1827
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001828static int tapan_codec_enable_adc(struct snd_soc_dapm_widget *w,
1829 struct snd_kcontrol *kcontrol, int event)
1830{
1831 struct snd_soc_codec *codec = w->codec;
1832 u16 adc_reg;
1833 u8 init_bit_shift;
1834
1835 dev_dbg(codec->dev, "%s(): %s %d\n", __func__, w->name, event);
1836
1837 if (w->reg == TAPAN_A_TX_1_EN) {
1838 init_bit_shift = 7;
1839 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1840 } else if (w->reg == TAPAN_A_TX_2_EN) {
1841 init_bit_shift = 6;
1842 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1843 } else if (w->reg == TAPAN_A_TX_3_EN) {
1844 init_bit_shift = 6;
1845 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1846 } else if (w->reg == TAPAN_A_TX_4_EN) {
1847 init_bit_shift = 7;
1848 adc_reg = TAPAN_A_TX_4_5_TEST_CTL;
1849 } else if (w->reg == TAPAN_A_TX_5_EN) {
1850 init_bit_shift = 6;
1851 adc_reg = TAPAN_A_TX_4_5_TEST_CTL;
1852 } else {
1853 pr_err("%s: Error, invalid adc register\n", __func__);
1854 return -EINVAL;
1855 }
1856
1857 switch (event) {
1858 case SND_SOC_DAPM_PRE_PMU:
1859 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
1860 1 << init_bit_shift);
1861 break;
1862 case SND_SOC_DAPM_POST_PMU:
1863
1864 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
1865
1866 break;
1867 }
1868 return 0;
1869}
1870
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001871static int tapan_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
1872 struct snd_kcontrol *kcontrol, int event)
1873{
1874 struct snd_soc_codec *codec = w->codec;
1875 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1876
1877 dev_dbg(codec->dev, "%s: %d\n", __func__, event);
1878
1879 switch (event) {
1880 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Park533b3682013-06-13 11:41:21 -07001881 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001882 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
1883 WCD9XXX_BANDGAP_AUDIO_MODE);
1884 /* AUX PGA requires RCO or MCLK */
1885 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
Joonwoo Park533b3682013-06-13 11:41:21 -07001886 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001887 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001888 break;
1889
1890 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001891 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
Joonwoo Park533b3682013-06-13 11:41:21 -07001892 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001893 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
1894 WCD9XXX_BANDGAP_AUDIO_MODE);
1895 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
Joonwoo Park533b3682013-06-13 11:41:21 -07001896 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001897 break;
1898 }
1899 return 0;
1900}
1901
1902static int tapan_codec_enable_lineout(struct snd_soc_dapm_widget *w,
1903 struct snd_kcontrol *kcontrol, int event)
1904{
1905 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001906 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001907 u16 lineout_gain_reg;
1908
1909 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
1910
1911 switch (w->shift) {
1912 case 0:
1913 lineout_gain_reg = TAPAN_A_RX_LINE_1_GAIN;
1914 break;
1915 case 1:
1916 lineout_gain_reg = TAPAN_A_RX_LINE_2_GAIN;
1917 break;
1918 default:
1919 pr_err("%s: Error, incorrect lineout register value\n",
1920 __func__);
1921 return -EINVAL;
1922 }
1923
1924 switch (event) {
1925 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001926 break;
1927 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001928 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
1929 WCD9XXX_CLSH_STATE_LO,
1930 WCD9XXX_CLSH_REQ_ENABLE,
1931 WCD9XXX_CLSH_EVENT_POST_PA);
1932 dev_dbg(codec->dev, "%s: sleeping 3 ms after %s PA turn on\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001933 __func__, w->name);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001934 usleep_range(3000, 3010);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001935 break;
1936 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001937 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
1938 WCD9XXX_CLSH_STATE_LO,
1939 WCD9XXX_CLSH_REQ_DISABLE,
1940 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001941 break;
1942 }
1943 return 0;
1944}
1945
1946static int tapan_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
1947 struct snd_kcontrol *kcontrol, int event)
1948{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001949 struct snd_soc_codec *codec = w->codec;
1950 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1951
1952 dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001953 switch (event) {
1954 case SND_SOC_DAPM_PRE_PMU:
1955 tapan->spkr_pa_widget_on = true;
1956 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
1957 break;
1958 case SND_SOC_DAPM_POST_PMD:
1959 tapan->spkr_pa_widget_on = false;
1960 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x00);
1961 break;
1962 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001963 return 0;
1964}
1965
1966static int tapan_codec_enable_dmic(struct snd_soc_dapm_widget *w,
1967 struct snd_kcontrol *kcontrol, int event)
1968{
1969 struct snd_soc_codec *codec = w->codec;
1970 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1971 u8 dmic_clk_en;
1972 u16 dmic_clk_reg;
1973 s32 *dmic_clk_cnt;
1974 unsigned int dmic;
1975 int ret;
1976
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001977 ret = kstrtouint(strpbrk(w->name, "1234"), 10, &dmic);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001978 if (ret < 0) {
1979 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
1980 return -EINVAL;
1981 }
1982
1983 switch (dmic) {
1984 case 1:
1985 case 2:
1986 dmic_clk_en = 0x01;
1987 dmic_clk_cnt = &(tapan->dmic_1_2_clk_cnt);
1988 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
1989 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
1990 __func__, event, dmic, *dmic_clk_cnt);
1991
1992 break;
1993
1994 case 3:
1995 case 4:
1996 dmic_clk_en = 0x10;
1997 dmic_clk_cnt = &(tapan->dmic_3_4_clk_cnt);
1998 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
1999
2000 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
2001 __func__, event, dmic, *dmic_clk_cnt);
2002 break;
2003
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002004 default:
2005 pr_err("%s: Invalid DMIC Selection\n", __func__);
2006 return -EINVAL;
2007 }
2008
2009 switch (event) {
2010 case SND_SOC_DAPM_PRE_PMU:
2011
2012 (*dmic_clk_cnt)++;
2013 if (*dmic_clk_cnt == 1)
2014 snd_soc_update_bits(codec, dmic_clk_reg,
2015 dmic_clk_en, dmic_clk_en);
2016
2017 break;
2018 case SND_SOC_DAPM_POST_PMD:
2019
2020 (*dmic_clk_cnt)--;
2021 if (*dmic_clk_cnt == 0)
2022 snd_soc_update_bits(codec, dmic_clk_reg,
2023 dmic_clk_en, 0);
2024 break;
2025 }
2026 return 0;
2027}
2028
2029static int tapan_codec_enable_anc(struct snd_soc_dapm_widget *w,
2030 struct snd_kcontrol *kcontrol, int event)
2031{
2032 struct snd_soc_codec *codec = w->codec;
2033 const char *filename;
2034 const struct firmware *fw;
2035 int i;
2036 int ret;
2037 int num_anc_slots;
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302038 struct wcd9xxx_anc_header *anc_head;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002039 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2040 u32 anc_writes_size = 0;
2041 int anc_size_remaining;
2042 u32 *anc_ptr;
2043 u16 reg;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002044 u8 mask, val, old_val;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002045
2046 dev_dbg(codec->dev, "%s %d\n", __func__, event);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002047 if (tapan->anc_func == 0)
2048 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002049 switch (event) {
2050 case SND_SOC_DAPM_PRE_PMU:
2051
2052 filename = "wcd9306/wcd9306_anc.bin";
2053
2054 ret = request_firmware(&fw, filename, codec->dev);
2055 if (ret != 0) {
2056 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
2057 ret);
2058 return -ENODEV;
2059 }
2060
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302061 if (fw->size < sizeof(struct wcd9xxx_anc_header)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002062 dev_err(codec->dev, "Not enough data\n");
2063 release_firmware(fw);
2064 return -ENOMEM;
2065 }
2066
2067 /* First number is the number of register writes */
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302068 anc_head = (struct wcd9xxx_anc_header *)(fw->data);
2069 anc_ptr = (u32 *)((u32)fw->data +
2070 sizeof(struct wcd9xxx_anc_header));
2071 anc_size_remaining = fw->size -
2072 sizeof(struct wcd9xxx_anc_header);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002073 num_anc_slots = anc_head->num_anc_slots;
2074
2075 if (tapan->anc_slot >= num_anc_slots) {
2076 dev_err(codec->dev, "Invalid ANC slot selected\n");
2077 release_firmware(fw);
2078 return -EINVAL;
2079 }
2080
2081 for (i = 0; i < num_anc_slots; i++) {
2082
2083 if (anc_size_remaining < TAPAN_PACKED_REG_SIZE) {
2084 dev_err(codec->dev, "Invalid register format\n");
2085 release_firmware(fw);
2086 return -EINVAL;
2087 }
2088 anc_writes_size = (u32)(*anc_ptr);
2089 anc_size_remaining -= sizeof(u32);
2090 anc_ptr += 1;
2091
2092 if (anc_writes_size * TAPAN_PACKED_REG_SIZE
2093 > anc_size_remaining) {
2094 dev_err(codec->dev, "Invalid register format\n");
2095 release_firmware(fw);
2096 return -ENOMEM;
2097 }
2098
2099 if (tapan->anc_slot == i)
2100 break;
2101
2102 anc_size_remaining -= (anc_writes_size *
2103 TAPAN_PACKED_REG_SIZE);
2104 anc_ptr += anc_writes_size;
2105 }
2106 if (i == num_anc_slots) {
2107 dev_err(codec->dev, "Selected ANC slot not present\n");
2108 release_firmware(fw);
2109 return -ENOMEM;
2110 }
2111
2112 for (i = 0; i < anc_writes_size; i++) {
2113 TAPAN_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
2114 mask, val);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002115 old_val = snd_soc_read(codec, reg);
2116 snd_soc_write(codec, reg, (old_val & ~mask) |
2117 (val & mask));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002118 }
2119 release_firmware(fw);
2120
2121 break;
Damir Didjusto1ede84a2013-05-23 16:38:11 -07002122 case SND_SOC_DAPM_PRE_PMD:
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002123 msleep(40);
2124 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC1_B1_CTL, 0x01, 0x00);
2125 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC2_B1_CTL, 0x02, 0x00);
2126 msleep(20);
2127 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0x0F);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002128 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002129 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002130 break;
2131 }
2132 return 0;
2133}
2134
2135static int tapan_codec_enable_micbias(struct snd_soc_dapm_widget *w,
2136 struct snd_kcontrol *kcontrol, int event)
2137{
2138 struct snd_soc_codec *codec = w->codec;
2139 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2140 u16 micb_int_reg;
2141 u8 cfilt_sel_val = 0;
2142 char *internal1_text = "Internal1";
2143 char *internal2_text = "Internal2";
2144 char *internal3_text = "Internal3";
2145 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
2146
2147 dev_dbg(codec->dev, "%s %d\n", __func__, event);
2148 switch (w->reg) {
2149 case TAPAN_A_MICB_1_CTL:
2150 micb_int_reg = TAPAN_A_MICB_1_INT_RBIAS;
2151 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias1_cfilt_sel;
2152 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
2153 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
2154 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
2155 break;
2156 case TAPAN_A_MICB_2_CTL:
2157 micb_int_reg = TAPAN_A_MICB_2_INT_RBIAS;
2158 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias2_cfilt_sel;
2159 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
2160 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
2161 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
2162 break;
2163 case TAPAN_A_MICB_3_CTL:
2164 micb_int_reg = TAPAN_A_MICB_3_INT_RBIAS;
2165 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias3_cfilt_sel;
2166 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
2167 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
2168 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
2169 break;
2170 default:
2171 pr_err("%s: Error, invalid micbias register\n", __func__);
2172 return -EINVAL;
2173 }
2174
2175 switch (event) {
2176 case SND_SOC_DAPM_PRE_PMU:
2177 /* Let MBHC module know so micbias switch to be off */
2178 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
2179
2180 /* Get cfilt */
2181 wcd9xxx_resmgr_cfilt_get(&tapan->resmgr, cfilt_sel_val);
2182
2183 if (strnstr(w->name, internal1_text, 30))
2184 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
2185 else if (strnstr(w->name, internal2_text, 30))
2186 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
2187 else if (strnstr(w->name, internal3_text, 30))
2188 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
2189
2190 break;
2191 case SND_SOC_DAPM_POST_PMU:
2192 usleep_range(20000, 20000);
2193 /* Let MBHC module know so micbias is on */
2194 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_on);
2195 break;
2196 case SND_SOC_DAPM_POST_PMD:
2197 /* Let MBHC module know so micbias switch to be off */
2198 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
2199
2200 if (strnstr(w->name, internal1_text, 30))
2201 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
2202 else if (strnstr(w->name, internal2_text, 30))
2203 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
2204 else if (strnstr(w->name, internal3_text, 30))
2205 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
2206
2207 /* Put cfilt */
2208 wcd9xxx_resmgr_cfilt_put(&tapan->resmgr, cfilt_sel_val);
2209 break;
2210 }
2211
2212 return 0;
2213}
2214
2215static void tx_hpf_corner_freq_callback(struct work_struct *work)
2216{
2217 struct delayed_work *hpf_delayed_work;
2218 struct hpf_work *hpf_work;
2219 struct tapan_priv *tapan;
2220 struct snd_soc_codec *codec;
2221 u16 tx_mux_ctl_reg;
2222 u8 hpf_cut_of_freq;
2223
2224 hpf_delayed_work = to_delayed_work(work);
2225 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
2226 tapan = hpf_work->tapan;
2227 codec = hpf_work->tapan->codec;
2228 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
2229
2230 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL +
2231 (hpf_work->decimator - 1) * 8;
2232
2233 dev_dbg(codec->dev, "%s(): decimator %u hpf_cut_of_freq 0x%x\n",
2234 __func__, hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
2235
2236 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
2237}
2238
2239#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
2240#define CF_MIN_3DB_4HZ 0x0
2241#define CF_MIN_3DB_75HZ 0x1
2242#define CF_MIN_3DB_150HZ 0x2
2243
2244static int tapan_codec_enable_dec(struct snd_soc_dapm_widget *w,
2245 struct snd_kcontrol *kcontrol, int event)
2246{
2247 struct snd_soc_codec *codec = w->codec;
2248 unsigned int decimator;
2249 char *dec_name = NULL;
2250 char *widget_name = NULL;
2251 char *temp;
2252 int ret = 0;
2253 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
2254 u8 dec_hpf_cut_of_freq;
2255 int offset;
2256
2257 dev_dbg(codec->dev, "%s %d\n", __func__, event);
2258
2259 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
2260 if (!widget_name)
2261 return -ENOMEM;
2262 temp = widget_name;
2263
2264 dec_name = strsep(&widget_name, " ");
2265 widget_name = temp;
2266 if (!dec_name) {
2267 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
2268 ret = -EINVAL;
2269 goto out;
2270 }
2271
2272 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
2273 if (ret < 0) {
2274 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
2275 ret = -EINVAL;
2276 goto out;
2277 }
2278
2279 dev_dbg(codec->dev, "%s(): widget = %s dec_name = %s decimator = %u\n",
2280 __func__, w->name, dec_name, decimator);
2281
2282 if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
2283 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B1_CTL;
2284 offset = 0;
2285 } else if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
2286 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B2_CTL;
2287 offset = 8;
2288 } else {
2289 pr_err("%s: Error, incorrect dec\n", __func__);
2290 ret = -EINVAL;
2291 goto out;
2292 }
2293
2294 tx_vol_ctl_reg = TAPAN_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
2295 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
2296
2297 switch (event) {
2298 case SND_SOC_DAPM_PRE_PMU:
2299
2300 /* Enableable TX digital mute */
2301 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2302
2303 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
2304 1 << w->shift);
2305 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
2306
2307 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
2308
2309 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
2310
2311 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
2312 dec_hpf_cut_of_freq;
2313
2314 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
2315
2316 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
2317 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2318 CF_MIN_3DB_150HZ << 4);
2319 }
2320
2321 /* enable HPF */
2322 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
2323
2324 break;
2325
2326 case SND_SOC_DAPM_POST_PMU:
2327
2328 /* Disable TX digital mute */
2329 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
2330
2331 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
2332 CF_MIN_3DB_150HZ) {
2333
2334 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
2335 msecs_to_jiffies(300));
2336 }
2337 /* apply the digital gain after the decimator is enabled*/
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002338 if ((w->shift + offset) < ARRAY_SIZE(tx_digital_gain_reg))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002339 snd_soc_write(codec,
2340 tx_digital_gain_reg[w->shift + offset],
2341 snd_soc_read(codec,
2342 tx_digital_gain_reg[w->shift + offset])
2343 );
2344
2345 break;
2346
2347 case SND_SOC_DAPM_PRE_PMD:
2348
2349 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2350 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
2351 break;
2352
2353 case SND_SOC_DAPM_POST_PMD:
2354
2355 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
2356 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2357 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
2358
2359 break;
2360 }
2361out:
2362 kfree(widget_name);
2363 return ret;
2364}
2365
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002366static int tapan_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
2367 struct snd_kcontrol *kcontrol, int event)
2368{
2369 struct snd_soc_codec *codec = w->codec;
2370 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2371
2372 dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
2373
2374 switch (event) {
2375 case SND_SOC_DAPM_PRE_PMU:
2376
2377 if (spkr_drv_wrnd > 0) {
2378 WARN_ON(!(snd_soc_read(codec, TAPAN_A_SPKR_DRV_EN) &
2379 0x80));
2380 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
2381 0x00);
2382 }
2383 if (TAPAN_IS_1_0(core->version))
2384 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_DBG_PWRSTG,
2385 0x24, 0x00);
2386 break;
2387 case SND_SOC_DAPM_POST_PMD:
2388 if (TAPAN_IS_1_0(core->version))
2389 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_DBG_PWRSTG,
2390 0x24, 0x24);
2391 if (spkr_drv_wrnd > 0) {
2392 WARN_ON(!!(snd_soc_read(codec, TAPAN_A_SPKR_DRV_EN) &
2393 0x80));
2394 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
2395 0x80);
2396 }
2397 break;
2398 }
2399 return 0;
2400}
2401
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002402static int tapan_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
2403 struct snd_kcontrol *kcontrol, int event)
2404{
2405 struct snd_soc_codec *codec = w->codec;
2406
2407 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
2408
2409 switch (event) {
2410 case SND_SOC_DAPM_PRE_PMU:
2411 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
2412 1 << w->shift, 1 << w->shift);
2413 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
2414 1 << w->shift, 0x0);
2415 break;
2416 case SND_SOC_DAPM_POST_PMU:
2417 /* apply the digital gain after the interpolator is enabled*/
2418 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
2419 snd_soc_write(codec,
2420 rx_digital_gain_reg[w->shift],
2421 snd_soc_read(codec,
2422 rx_digital_gain_reg[w->shift])
2423 );
2424 break;
2425 }
2426 return 0;
2427}
2428
2429static int tapan_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2430 struct snd_kcontrol *kcontrol, int event)
2431{
2432 switch (event) {
2433 case SND_SOC_DAPM_POST_PMU:
2434 case SND_SOC_DAPM_POST_PMD:
2435 usleep_range(1000, 1000);
2436 break;
2437 }
2438 return 0;
2439}
2440
2441static int tapan_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
2442 struct snd_kcontrol *kcontrol, int event)
2443{
2444 struct snd_soc_codec *codec = w->codec;
2445 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2446
2447 dev_dbg(codec->dev, "%s %d\n", __func__, event);
2448
2449 switch (event) {
2450 case SND_SOC_DAPM_PRE_PMU:
2451 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
2452 break;
2453 case SND_SOC_DAPM_POST_PMD:
2454 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
2455 break;
2456 }
2457 return 0;
2458}
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002459
2460
2461static int tapan_hphl_dac_event(struct snd_soc_dapm_widget *w,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002462 struct snd_kcontrol *kcontrol, int event)
2463{
2464 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002465 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002466
2467 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2468
2469 switch (event) {
2470 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002471 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2472 0x02, 0x02);
2473 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
2474 WCD9XXX_CLSH_STATE_HPHL,
2475 WCD9XXX_CLSH_REQ_ENABLE,
2476 WCD9XXX_CLSH_EVENT_PRE_DAC);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002477 break;
2478 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002479 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2480 0x02, 0x00);
2481 }
2482 return 0;
2483}
2484
2485static int tapan_hphr_dac_event(struct snd_soc_dapm_widget *w,
2486 struct snd_kcontrol *kcontrol, int event)
2487{
2488 struct snd_soc_codec *codec = w->codec;
2489 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
2490
2491 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2492
2493 switch (event) {
2494 case SND_SOC_DAPM_PRE_PMU:
2495 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2496 0x04, 0x04);
2497 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2498 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
2499 WCD9XXX_CLSH_STATE_HPHR,
2500 WCD9XXX_CLSH_REQ_ENABLE,
2501 WCD9XXX_CLSH_EVENT_PRE_DAC);
2502 break;
2503 case SND_SOC_DAPM_POST_PMD:
2504 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2505 0x04, 0x00);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002506 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2507 break;
2508 }
2509 return 0;
2510}
2511
2512static int tapan_hph_pa_event(struct snd_soc_dapm_widget *w,
2513 struct snd_kcontrol *kcontrol, int event)
2514{
2515 struct snd_soc_codec *codec = w->codec;
2516 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2517 enum wcd9xxx_notify_event e_pre_on, e_post_off;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002518 u8 req_clsh_state;
Banajit Goswamia7294452013-06-03 12:42:35 -07002519 u32 pa_settle_time = TAPAN_HPH_PA_SETTLE_COMP_OFF;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002520
2521 dev_dbg(codec->dev, "%s: %s event = %d\n", __func__, w->name, event);
2522 if (w->shift == 5) {
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002523 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
2524 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002525 req_clsh_state = WCD9XXX_CLSH_STATE_HPHR;
Phani Kumar Uppalapatieca9a102013-06-18 11:02:38 -07002526 } else if (w->shift == 4) {
2527 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
2528 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
2529 req_clsh_state = WCD9XXX_CLSH_STATE_HPHL;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002530 } else {
2531 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
2532 return -EINVAL;
2533 }
2534
Banajit Goswamia7294452013-06-03 12:42:35 -07002535 if (tapan->comp_enabled[COMPANDER_1])
2536 pa_settle_time = TAPAN_HPH_PA_SETTLE_COMP_ON;
2537
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002538 switch (event) {
2539 case SND_SOC_DAPM_PRE_PMU:
2540 /* Let MBHC module know PA is turning on */
2541 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
2542 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002543 case SND_SOC_DAPM_POST_PMU:
Banajit Goswamia7294452013-06-03 12:42:35 -07002544 dev_dbg(codec->dev, "%s: sleep %d ms after %s PA enable.\n",
2545 __func__, pa_settle_time / 1000, w->name);
2546 /* Time needed for PA to settle */
2547 usleep_range(pa_settle_time, pa_settle_time + 1000);
2548
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002549 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2550 req_clsh_state,
2551 WCD9XXX_CLSH_REQ_ENABLE,
2552 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002553
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002554 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002555 case SND_SOC_DAPM_POST_PMD:
Banajit Goswamia7294452013-06-03 12:42:35 -07002556 dev_dbg(codec->dev, "%s: sleep %d ms after %s PA disable.\n",
2557 __func__, pa_settle_time / 1000, w->name);
2558 /* Time needed for PA to settle */
2559 usleep_range(pa_settle_time, pa_settle_time + 1000);
2560
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002561 /* Let MBHC module know PA turned off */
2562 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
2563
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002564 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2565 req_clsh_state,
2566 WCD9XXX_CLSH_REQ_DISABLE,
2567 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002568 break;
2569 }
2570 return 0;
2571}
2572
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002573static int tapan_codec_enable_anc_hph(struct snd_soc_dapm_widget *w,
2574 struct snd_kcontrol *kcontrol, int event)
2575{
2576 struct snd_soc_codec *codec = w->codec;
2577 int ret = 0;
2578
2579 switch (event) {
2580 case SND_SOC_DAPM_PRE_PMU:
2581 ret = tapan_hph_pa_event(w, kcontrol, event);
2582 if (w->shift == 4) {
2583 ret |= tapan_codec_enable_anc(w, kcontrol, event);
2584 msleep(50);
2585 }
2586 break;
2587 case SND_SOC_DAPM_POST_PMU:
2588 if (w->shift == 4) {
2589 snd_soc_update_bits(codec,
2590 TAPAN_A_RX_HPH_CNP_EN, 0x30, 0x30);
2591 msleep(30);
2592 }
2593 ret = tapan_hph_pa_event(w, kcontrol, event);
2594 break;
2595 case SND_SOC_DAPM_PRE_PMD:
2596 if (w->shift == 5) {
2597 snd_soc_update_bits(codec,
2598 TAPAN_A_RX_HPH_CNP_EN, 0x30, 0x00);
2599 msleep(40);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002600 snd_soc_update_bits(codec,
2601 TAPAN_A_TX_7_MBHC_EN, 0x80, 00);
2602 ret |= tapan_codec_enable_anc(w, kcontrol, event);
2603 }
Damir Didjusto1ede84a2013-05-23 16:38:11 -07002604 break;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002605 case SND_SOC_DAPM_POST_PMD:
2606 ret = tapan_hph_pa_event(w, kcontrol, event);
2607 break;
2608 }
2609 return ret;
2610}
2611
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002612static const struct snd_soc_dapm_widget tapan_dapm_i2s_widgets[] = {
2613 SND_SOC_DAPM_SUPPLY("I2S_CLK", TAPAN_A_CDC_CLK_I2S_CTL,
2614 4, 0, NULL, 0),
2615};
2616
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002617static int tapan_lineout_dac_event(struct snd_soc_dapm_widget *w,
2618 struct snd_kcontrol *kcontrol, int event)
2619{
2620 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002621 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002622
2623 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2624
2625 switch (event) {
2626 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002627 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2628 WCD9XXX_CLSH_STATE_LO,
2629 WCD9XXX_CLSH_REQ_ENABLE,
2630 WCD9XXX_CLSH_EVENT_PRE_DAC);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002631 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2632 break;
2633
2634 case SND_SOC_DAPM_POST_PMD:
2635 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2636 break;
2637 }
2638 return 0;
2639}
2640
2641static int tapan_spk_dac_event(struct snd_soc_dapm_widget *w,
2642 struct snd_kcontrol *kcontrol, int event)
2643{
2644 struct snd_soc_codec *codec = w->codec;
2645
2646 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2647 return 0;
2648}
2649
2650static const struct snd_soc_dapm_route audio_i2s_map[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002651 {"I2S_CLK", NULL, "CDC_CONN"},
2652 {"SLIM RX1", NULL, "I2S_CLK"},
2653 {"SLIM RX2", NULL, "I2S_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002654
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002655 {"SLIM TX1 MUX", NULL, "I2S_CLK"},
2656 {"SLIM TX2 MUX", NULL, "I2S_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002657};
2658
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07002659static const struct snd_soc_dapm_route wcd9306_map[] = {
2660 {"SLIM TX1 MUX", "RMIX4", "RX4 MIX1"},
2661 {"SLIM TX2 MUX", "RMIX4", "RX4 MIX1"},
2662 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
2663 {"SLIM TX4 MUX", "RMIX4", "RX4 MIX1"},
2664 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002665 {"SLIM TX1 MUX", "DEC3", "DEC3 MUX"},
2666 {"SLIM TX1 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002667 {"SLIM TX2 MUX", "DEC3", "DEC3 MUX"},
2668 {"SLIM TX2 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002669 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002670 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002671
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002672 {"ANC EAR", NULL, "ANC EAR PA"},
2673 {"ANC EAR PA", NULL, "EAR_PA_MIXER"},
2674 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
2675 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
2676
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002677 {"ANC HEADPHONE", NULL, "ANC HPHL"},
2678 {"ANC HEADPHONE", NULL, "ANC HPHR"},
2679
2680 {"ANC HPHL", NULL, "HPHL_PA_MIXER"},
2681 {"ANC HPHR", NULL, "HPHR_PA_MIXER"},
2682
2683 {"ANC1 MUX", "ADC1", "ADC1"},
2684 {"ANC1 MUX", "ADC2", "ADC2"},
2685 {"ANC1 MUX", "ADC3", "ADC3"},
2686 {"ANC1 MUX", "ADC4", "ADC4"},
2687 {"ANC1 MUX", "ADC5", "ADC5"},
2688 {"ANC1 MUX", "DMIC1", "DMIC1"},
2689 {"ANC1 MUX", "DMIC2", "DMIC2"},
2690 {"ANC1 MUX", "DMIC3", "DMIC3"},
2691 {"ANC1 MUX", "DMIC4", "DMIC4"},
2692 {"ANC2 MUX", "ADC1", "ADC1"},
2693 {"ANC2 MUX", "ADC2", "ADC2"},
2694 {"ANC2 MUX", "ADC3", "ADC3"},
2695 {"ANC2 MUX", "ADC4", "ADC4"},
2696 {"ANC2 MUX", "ADC5", "ADC5"},
2697 {"ANC2 MUX", "DMIC1", "DMIC1"},
2698 {"ANC2 MUX", "DMIC2", "DMIC2"},
2699 {"ANC2 MUX", "DMIC3", "DMIC3"},
2700 {"ANC2 MUX", "DMIC4", "DMIC4"},
2701
2702 {"ANC HPHR", NULL, "CDC_CONN"},
2703
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07002704 {"RDAC5 MUX", "DEM4", "RX4 MIX2"},
2705 {"SPK DAC", "Switch", "RX4 MIX2"},
2706
2707 {"RX1 MIX2", NULL, "ANC1 MUX"},
2708 {"RX2 MIX2", NULL, "ANC2 MUX"},
2709
2710 {"RX1 MIX1", NULL, "COMP1_CLK"},
2711 {"RX2 MIX1", NULL, "COMP1_CLK"},
2712 {"RX3 MIX1", NULL, "COMP2_CLK"},
2713 {"RX4 MIX1", NULL, "COMP0_CLK"},
2714
2715 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
2716 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
2717 {"RX4 MIX2", NULL, "RX4 MIX1"},
2718 {"RX4 MIX2", NULL, "RX4 MIX2 INP1"},
2719 {"RX4 MIX2", NULL, "RX4 MIX2 INP2"},
2720
2721 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
2722 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
2723 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
2724 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
2725 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
2726 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
2727 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
2728 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
2729 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
2730 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
2731 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
2732 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
2733 {"RX4 MIX2 INP1", "IIR1", "IIR1"},
2734 {"RX4 MIX2 INP2", "IIR1", "IIR1"},
2735
2736 {"DEC1 MUX", "DMIC3", "DMIC3"},
2737 {"DEC1 MUX", "DMIC4", "DMIC4"},
2738 {"DEC2 MUX", "DMIC3", "DMIC3"},
2739 {"DEC2 MUX", "DMIC4", "DMIC4"},
2740
2741 {"DEC3 MUX", "ADC1", "ADC1"},
2742 {"DEC3 MUX", "ADC2", "ADC2"},
2743 {"DEC3 MUX", "ADC3", "ADC3"},
2744 {"DEC3 MUX", "ADC4", "ADC4"},
2745 {"DEC3 MUX", "ADC5", "ADC5"},
2746 {"DEC3 MUX", "DMIC1", "DMIC1"},
2747 {"DEC3 MUX", "DMIC2", "DMIC2"},
2748 {"DEC3 MUX", "DMIC3", "DMIC3"},
2749 {"DEC3 MUX", "DMIC4", "DMIC4"},
2750 {"DEC3 MUX", NULL, "CDC_CONN"},
2751
2752 {"DEC4 MUX", "ADC1", "ADC1"},
2753 {"DEC4 MUX", "ADC2", "ADC2"},
2754 {"DEC4 MUX", "ADC3", "ADC3"},
2755 {"DEC4 MUX", "ADC4", "ADC4"},
2756 {"DEC4 MUX", "ADC5", "ADC5"},
2757 {"DEC4 MUX", "DMIC1", "DMIC1"},
2758 {"DEC4 MUX", "DMIC2", "DMIC2"},
2759 {"DEC4 MUX", "DMIC3", "DMIC3"},
2760 {"DEC4 MUX", "DMIC4", "DMIC4"},
2761 {"DEC4 MUX", NULL, "CDC_CONN"},
2762
2763 {"ADC5", NULL, "AMIC5"},
2764
2765 {"AUX_PGA_Left", NULL, "AMIC5"},
2766
2767 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
2768 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
2769
2770 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
2771 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
2772 {"MIC BIAS3 External", NULL, "LDO_H"},
2773};
2774
2775static const struct snd_soc_dapm_route audio_map[] = {
2776 /* SLIMBUS Connections */
2777 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
2778 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
2779 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
2780
2781 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
2782 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2783 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2784 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2785 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2786 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
2787 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
2788 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2789 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2790 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2791 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2792 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
2793 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
2794 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2795 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2796 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2797 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2798 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
2799
2800 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
2801 {"SLIM TX1 MUX", "DEC2", "DEC2 MUX"},
2802 {"SLIM TX1 MUX", "RMIX1", "RX1 MIX1"},
2803 {"SLIM TX1 MUX", "RMIX2", "RX2 MIX1"},
2804 {"SLIM TX1 MUX", "RMIX3", "RX3 MIX1"},
2805
2806 {"SLIM TX2 MUX", "DEC1", "DEC1 MUX"},
2807 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
2808 {"SLIM TX2 MUX", "RMIX1", "RX1 MIX1"},
2809 {"SLIM TX2 MUX", "RMIX2", "RX2 MIX1"},
2810 {"SLIM TX2 MUX", "RMIX3", "RX3 MIX1"},
2811
2812 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
2813 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
2814 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
2815
2816 {"SLIM TX4 MUX", "RMIX1", "RX1 MIX1"},
2817 {"SLIM TX4 MUX", "RMIX2", "RX2 MIX1"},
2818 {"SLIM TX4 MUX", "RMIX3", "RX3 MIX1"},
2819
2820 {"SLIM TX5 MUX", "DEC1", "DEC1 MUX"},
2821 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
2822 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
2823 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
2824
2825 /* Earpiece (RX MIX1) */
2826 {"EAR", NULL, "EAR PA"},
2827 {"EAR PA", NULL, "EAR_PA_MIXER"},
2828 {"EAR_PA_MIXER", NULL, "DAC1"},
2829 {"DAC1", NULL, "RX_BIAS"},
2830 {"DAC1", NULL, "CDC_CP_VDD"},
2831
2832
2833 /* Headset (RX MIX1 and RX MIX2) */
2834 {"HEADPHONE", NULL, "HPHL"},
2835 {"HEADPHONE", NULL, "HPHR"},
2836
2837 {"HPHL", NULL, "HPHL_PA_MIXER"},
2838 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
2839 {"HPHL DAC", NULL, "RX_BIAS"},
2840 {"HPHL DAC", NULL, "CDC_CP_VDD"},
2841
2842 {"HPHR", NULL, "HPHR_PA_MIXER"},
2843 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
2844 {"HPHR DAC", NULL, "RX_BIAS"},
2845 {"HPHR DAC", NULL, "CDC_CP_VDD"},
2846
2847
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002848 {"DAC1", "Switch", "CLASS_H_DSM MUX"},
2849 {"HPHL DAC", "Switch", "CLASS_H_DSM MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002850 {"HPHR DAC", NULL, "RX2 CHAIN"},
2851
2852 {"LINEOUT1", NULL, "LINEOUT1 PA"},
2853 {"LINEOUT2", NULL, "LINEOUT2 PA"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002854 {"SPK_OUT", NULL, "SPK PA"},
2855
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002856 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
2857 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002858 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
2859 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
2860
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002861 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
2862
2863 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002864 {"LINEOUT2 DAC", NULL, "RDAC5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002865
2866 {"SPK PA", NULL, "SPK DAC"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002867 {"SPK DAC", NULL, "VDD_SPKDRV"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002868
2869 {"RX1 CHAIN", NULL, "RX1 MIX2"},
2870 {"RX2 CHAIN", NULL, "RX2 MIX2"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002871 {"CLASS_H_DSM MUX", "RX_HPHL", "RX1 CHAIN"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002872
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002873 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
2874 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07002875 {"LINEOUT1 DAC", NULL, "CDC_CP_VDD"},
2876 {"LINEOUT2 DAC", NULL, "CDC_CP_VDD"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002877
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07002878 {"RDAC3 MUX", "DEM2", "RX2 MIX1"},
2879 {"RDAC3 MUX", "DEM1", "RX1 CHAIN"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002880
2881 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
2882 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
2883 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
2884 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
2885 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
2886 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
2887 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002888 {"RX1 MIX2", NULL, "RX1 MIX1"},
2889 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
2890 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
2891 {"RX2 MIX2", NULL, "RX2 MIX1"},
2892 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
2893 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002894
2895 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
2896 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
2897 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
2898 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
2899 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
2900 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002901 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
2902 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
2903 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
2904 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
2905 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
2906 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002907 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
2908 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
2909 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
2910 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
2911 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
2912 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002913
2914 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
2915 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
2916 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
2917 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
2918 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002919
2920 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
2921 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
2922 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
2923 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
2924 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002925 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
2926 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
2927 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
2928 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
2929 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
2930 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002931 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
2932 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
2933 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
2934 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
2935 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
2936 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002937 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
2938 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
2939 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
2940 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
2941 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002942 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
2943 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
2944 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
2945 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
2946 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
2947 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002948 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
2949 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
2950 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
2951 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
2952 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
2953 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002954 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
2955 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
2956 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
2957 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
2958 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
2959 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002960 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002961
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002962 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
2963 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
2964 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
2965 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002966
2967 /* Decimator Inputs */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002968 {"DEC1 MUX", "ADC1", "ADC1"},
2969 {"DEC1 MUX", "ADC2", "ADC2"},
2970 {"DEC1 MUX", "ADC3", "ADC3"},
2971 {"DEC1 MUX", "ADC4", "ADC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002972 {"DEC1 MUX", "DMIC1", "DMIC1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002973 {"DEC1 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002974 {"DEC1 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002975
2976 {"DEC2 MUX", "ADC1", "ADC1"},
2977 {"DEC2 MUX", "ADC2", "ADC2"},
2978 {"DEC2 MUX", "ADC3", "ADC3"},
2979 {"DEC2 MUX", "ADC4", "ADC4"},
2980 {"DEC2 MUX", "DMIC1", "DMIC1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002981 {"DEC2 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002982 {"DEC2 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002983
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002984 /* ADC Connections */
2985 {"ADC1", NULL, "AMIC1"},
2986 {"ADC2", NULL, "AMIC2"},
2987 {"ADC3", NULL, "AMIC3"},
2988 {"ADC4", NULL, "AMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002989
2990 /* AUX PGA Connections */
2991 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2992 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2993 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
2994 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2995 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002996
2997 {"IIR1", NULL, "IIR1 INP1 MUX"},
2998 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
2999 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003000
3001 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
3002 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
3003 {"MIC BIAS1 External", NULL, "LDO_H"},
3004 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
3005 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
3006 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
3007 {"MIC BIAS2 External", NULL, "LDO_H"},
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07003008};
3009
3010static const struct snd_soc_dapm_route wcd9302_map[] = {
3011 {"SPK DAC", "Switch", "RX3 MIX1"},
3012
3013 {"RDAC4 MUX", "DEM3", "RX3 MIX1"},
3014 {"RDAC4 MUX", "DEM2", "RX2 CHAIN"},
3015 {"LINEOUT1 DAC", NULL, "RDAC4 MUX"},
3016
3017 {"RDAC5 MUX", "DEM4", "RX3 MIX1"},
3018 {"RDAC5 MUX", "DEM3_INV", "RDAC4 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003019};
3020
3021static int tapan_readable(struct snd_soc_codec *ssc, unsigned int reg)
3022{
3023 return tapan_reg_readable[reg];
3024}
3025
3026static bool tapan_is_digital_gain_register(unsigned int reg)
3027{
3028 bool rtn = false;
3029 switch (reg) {
3030 case TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL:
3031 case TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL:
3032 case TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL:
3033 case TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL:
3034 case TAPAN_A_CDC_TX1_VOL_CTL_GAIN:
3035 case TAPAN_A_CDC_TX2_VOL_CTL_GAIN:
3036 case TAPAN_A_CDC_TX3_VOL_CTL_GAIN:
3037 case TAPAN_A_CDC_TX4_VOL_CTL_GAIN:
3038 rtn = true;
3039 break;
3040 default:
3041 break;
3042 }
3043 return rtn;
3044}
3045
3046static int tapan_volatile(struct snd_soc_codec *ssc, unsigned int reg)
3047{
Damir Didjustod6aea992013-09-03 21:18:59 -07003048
3049 int i = 0;
3050
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003051 /* Registers lower than 0x100 are top level registers which can be
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003052 * written by the Tapan core driver.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003053 */
3054
3055 if ((reg >= TAPAN_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
3056 return 1;
3057
3058 /* IIR Coeff registers are not cacheable */
3059 if ((reg >= TAPAN_A_CDC_IIR1_COEF_B1_CTL) &&
3060 (reg <= TAPAN_A_CDC_IIR2_COEF_B2_CTL))
3061 return 1;
3062
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003063 /* ANC filter registers are not cacheable */
3064 if ((reg >= TAPAN_A_CDC_ANC1_IIR_B1_CTL) &&
3065 (reg <= TAPAN_A_CDC_ANC1_LPF_B2_CTL))
3066 return 1;
3067 if ((reg >= TAPAN_A_CDC_ANC2_IIR_B1_CTL) &&
3068 (reg <= TAPAN_A_CDC_ANC2_LPF_B2_CTL))
3069 return 1;
3070
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003071 /* Digital gain register is not cacheable so we have to write
3072 * the setting even it is the same
3073 */
3074 if (tapan_is_digital_gain_register(reg))
3075 return 1;
3076
3077 /* HPH status registers */
3078 if (reg == TAPAN_A_RX_HPH_L_STATUS || reg == TAPAN_A_RX_HPH_R_STATUS)
3079 return 1;
3080
3081 if (reg == TAPAN_A_MBHC_INSERT_DET_STATUS)
3082 return 1;
3083
Damir Didjustod6aea992013-09-03 21:18:59 -07003084 for (i = 0; i < ARRAY_SIZE(audio_reg_cfg); i++)
3085 if (audio_reg_cfg[i].reg_logical_addr -
3086 TAPAN_REGISTER_START_OFFSET == reg)
3087 return 1;
3088
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003089 return 0;
3090}
3091
3092#define TAPAN_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
3093static int tapan_write(struct snd_soc_codec *codec, unsigned int reg,
3094 unsigned int value)
3095{
3096 int ret;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07003097 struct wcd9xxx *wcd9xxx = codec->control_data;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003098
3099 if (reg == SND_SOC_NOPM)
3100 return 0;
3101
3102 BUG_ON(reg > TAPAN_MAX_REGISTER);
3103
3104 if (!tapan_volatile(codec, reg)) {
3105 ret = snd_soc_cache_write(codec, reg, value);
3106 if (ret != 0)
3107 dev_err(codec->dev, "Cache write to %x failed: %d\n",
3108 reg, ret);
3109 }
3110
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07003111 return wcd9xxx_reg_write(&wcd9xxx->core_res, reg, value);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003112}
3113static unsigned int tapan_read(struct snd_soc_codec *codec,
3114 unsigned int reg)
3115{
3116 unsigned int val;
3117 int ret;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07003118 struct wcd9xxx *wcd9xxx = codec->control_data;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003119
3120 if (reg == SND_SOC_NOPM)
3121 return 0;
3122
3123 BUG_ON(reg > TAPAN_MAX_REGISTER);
3124
3125 if (!tapan_volatile(codec, reg) && tapan_readable(codec, reg) &&
3126 reg < codec->driver->reg_cache_size) {
3127 ret = snd_soc_cache_read(codec, reg, &val);
3128 if (ret >= 0) {
3129 return val;
3130 } else
3131 dev_err(codec->dev, "Cache read from %x failed: %d\n",
3132 reg, ret);
3133 }
3134
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07003135 val = wcd9xxx_reg_read(&wcd9xxx->core_res, reg);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003136 return val;
3137}
3138
3139static int tapan_startup(struct snd_pcm_substream *substream,
3140 struct snd_soc_dai *dai)
3141{
3142 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
3143 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
3144 __func__, substream->name, substream->stream);
3145 if ((tapan_core != NULL) &&
3146 (tapan_core->dev != NULL) &&
3147 (tapan_core->dev->parent != NULL))
3148 pm_runtime_get_sync(tapan_core->dev->parent);
3149
3150 return 0;
3151}
3152
3153static void tapan_shutdown(struct snd_pcm_substream *substream,
3154 struct snd_soc_dai *dai)
3155{
3156 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003157 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
3158 u32 active = 0;
3159
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003160 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
3161 __func__, substream->name, substream->stream);
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003162
3163 if (dai->id <= NUM_CODEC_DAIS) {
3164 if (tapan->dai[dai->id].ch_mask) {
3165 active = 1;
3166 dev_dbg(dai->codec->dev, "%s(): Codec DAI: chmask[%d] = 0x%lx\n",
3167 __func__, dai->id,
3168 tapan->dai[dai->id].ch_mask);
3169 }
3170 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003171 if ((tapan_core != NULL) &&
3172 (tapan_core->dev != NULL) &&
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003173 (tapan_core->dev->parent != NULL) &&
3174 (active == 0)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003175 pm_runtime_mark_last_busy(tapan_core->dev->parent);
3176 pm_runtime_put(tapan_core->dev->parent);
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003177 dev_dbg(dai->codec->dev, "%s: unvote requested", __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003178 }
3179}
3180
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -07003181static void tapan_set_vdd_cx_current(struct snd_soc_codec *codec,
3182 int current_uA)
3183{
3184 struct regulator *cx_regulator;
3185 int ret;
3186
3187 cx_regulator = tapan_codec_find_regulator(codec,
3188 "cdc-vdd-cx");
3189
3190 if (!cx_regulator) {
3191 dev_err(codec->dev, "%s: Regulator %s not defined\n",
3192 __func__, "cdc-vdd-cx-supply");
3193 return;
3194 }
3195
3196 ret = regulator_set_optimum_mode(cx_regulator, current_uA);
3197 if (ret < 0)
3198 dev_err(codec->dev,
3199 "%s: Failed to set vdd_cx current to %d\n",
3200 __func__, current_uA);
3201}
3202
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003203int tapan_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
3204{
3205 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3206
3207 dev_dbg(codec->dev, "%s: mclk_enable = %u, dapm = %d\n", __func__,
3208 mclk_enable, dapm);
3209
Joonwoo Park533b3682013-06-13 11:41:21 -07003210 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003211 if (mclk_enable) {
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -07003212 tapan_set_vdd_cx_current(codec, TAPAN_VDD_CX_OPTIMAL_UA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003213 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
3214 WCD9XXX_BANDGAP_AUDIO_MODE);
3215 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
3216 } else {
3217 /* Put clock and BG */
3218 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
3219 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
3220 WCD9XXX_BANDGAP_AUDIO_MODE);
Bhalchandra Gajare4e3dd852013-08-19 17:21:23 -07003221 /* Set the vdd cx power rail sleep mode current */
3222 tapan_set_vdd_cx_current(codec, TAPAN_VDD_CX_SLEEP_UA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003223 }
Joonwoo Park533b3682013-06-13 11:41:21 -07003224 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003225
3226 return 0;
3227}
3228
3229static int tapan_set_dai_sysclk(struct snd_soc_dai *dai,
3230 int clk_id, unsigned int freq, int dir)
3231{
3232 dev_dbg(dai->codec->dev, "%s\n", __func__);
3233 return 0;
3234}
3235
3236static int tapan_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
3237{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003238 u8 val = 0;
3239 struct snd_soc_codec *codec = dai->codec;
3240 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3241
3242 dev_dbg(codec->dev, "%s\n", __func__);
3243 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
3244 case SND_SOC_DAIFMT_CBS_CFS:
3245 /* CPU is master */
3246 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3247 if (dai->id == AIF1_CAP)
3248 snd_soc_update_bits(codec,
3249 TAPAN_A_CDC_CLK_I2S_CTL,
3250 TAPAN_I2S_MASTER_MODE_MASK, 0);
3251 else if (dai->id == AIF1_PB)
3252 snd_soc_update_bits(codec,
3253 TAPAN_A_CDC_CLK_I2S_CTL,
3254 TAPAN_I2S_MASTER_MODE_MASK, 0);
3255 }
3256 break;
3257 case SND_SOC_DAIFMT_CBM_CFM:
3258 /* CPU is slave */
3259 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3260 val = TAPAN_I2S_MASTER_MODE_MASK;
3261 if (dai->id == AIF1_CAP)
3262 snd_soc_update_bits(codec,
3263 TAPAN_A_CDC_CLK_I2S_CTL, val, val);
3264 else if (dai->id == AIF1_PB)
3265 snd_soc_update_bits(codec,
3266 TAPAN_A_CDC_CLK_I2S_CTL, val, val);
3267 }
3268 break;
3269 default:
3270 return -EINVAL;
3271 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003272 return 0;
3273}
3274
3275static int tapan_set_channel_map(struct snd_soc_dai *dai,
3276 unsigned int tx_num, unsigned int *tx_slot,
3277 unsigned int rx_num, unsigned int *rx_slot)
3278
3279{
3280 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
3281 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
3282 if (!tx_slot && !rx_slot) {
3283 pr_err("%s: Invalid\n", __func__);
3284 return -EINVAL;
3285 }
3286 dev_dbg(dai->codec->dev, "%s(): dai_name = %s DAI-ID %x\n",
3287 __func__, dai->name, dai->id);
3288 dev_dbg(dai->codec->dev, "%s(): tx_ch %d rx_ch %d\n intf_type %d\n",
3289 __func__, tx_num, rx_num, tapan->intf_type);
3290
3291 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3292 wcd9xxx_init_slimslave(core, core->slim->laddr,
3293 tx_num, tx_slot, rx_num, rx_slot);
3294 return 0;
3295}
3296
3297static int tapan_get_channel_map(struct snd_soc_dai *dai,
3298 unsigned int *tx_num, unsigned int *tx_slot,
3299 unsigned int *rx_num, unsigned int *rx_slot)
3300
3301{
3302 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(dai->codec);
3303 u32 i = 0;
3304 struct wcd9xxx_ch *ch;
3305
3306 switch (dai->id) {
3307 case AIF1_PB:
3308 case AIF2_PB:
3309 case AIF3_PB:
3310 if (!rx_slot || !rx_num) {
3311 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
3312 __func__, (u32) rx_slot, (u32) rx_num);
3313 return -EINVAL;
3314 }
3315 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
3316 list) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003317 dev_dbg(dai->codec->dev, "%s: rx_slot[%d] %d, ch->ch_num %d\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003318 __func__, i, rx_slot[i], ch->ch_num);
3319 rx_slot[i++] = ch->ch_num;
3320 }
3321 dev_dbg(dai->codec->dev, "%s: rx_num %d\n", __func__, i);
3322 *rx_num = i;
3323 break;
3324 case AIF1_CAP:
3325 case AIF2_CAP:
3326 case AIF3_CAP:
3327 if (!tx_slot || !tx_num) {
3328 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
3329 __func__, (u32) tx_slot, (u32) tx_num);
3330 return -EINVAL;
3331 }
3332 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
3333 list) {
3334 dev_dbg(dai->codec->dev, "%s: tx_slot[%d] %d, ch->ch_num %d\n",
3335 __func__, i, tx_slot[i], ch->ch_num);
3336 tx_slot[i++] = ch->ch_num;
3337 }
3338 dev_dbg(dai->codec->dev, "%s: tx_num %d\n", __func__, i);
3339 *tx_num = i;
3340 break;
3341
3342 default:
3343 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
3344 break;
3345 }
3346
3347 return 0;
3348}
3349
3350static int tapan_set_interpolator_rate(struct snd_soc_dai *dai,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003351 u8 rx_fs_rate_reg_val, u32 compander_fs, u32 sample_rate)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003352{
3353 u32 j;
3354 u8 rx_mix1_inp;
3355 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
3356 u16 rx_fs_reg;
3357 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
Banajit Goswamia7294452013-06-03 12:42:35 -07003358 u8 rdac5_mux;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003359 struct snd_soc_codec *codec = dai->codec;
3360 struct wcd9xxx_ch *ch;
3361 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3362
3363 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
3364 /* for RX port starting from 16 instead of 10 like tabla */
3365 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
3366 TAPAN_TX_PORT_NUMBER;
3367 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003368 (rx_mix1_inp > RX_MIX1_INP_SEL_RX5)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003369 pr_err("%s: Invalid TAPAN_RX%u port. Dai ID is %d\n",
3370 __func__, rx_mix1_inp - 5 , dai->id);
3371 return -EINVAL;
3372 }
3373
3374 rx_mix_1_reg_1 = TAPAN_A_CDC_CONN_RX1_B1_CTL;
3375
Banajit Goswamia7294452013-06-03 12:42:35 -07003376 rdac5_mux = snd_soc_read(codec, TAPAN_A_CDC_CONN_MISC);
3377 rdac5_mux = (rdac5_mux & 0x04) >> 2;
3378
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003379 for (j = 0; j < NUM_INTERPOLATORS; j++) {
3380 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
3381
3382 rx_mix_1_reg_1_val = snd_soc_read(codec,
3383 rx_mix_1_reg_1);
3384 rx_mix_1_reg_2_val = snd_soc_read(codec,
3385 rx_mix_1_reg_2);
3386
3387 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
3388 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
3389 == rx_mix1_inp) ||
3390 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
3391
3392 rx_fs_reg = TAPAN_A_CDC_RX1_B5_CTL + 8 * j;
3393
3394 dev_dbg(codec->dev, "%s: AIF_PB DAI(%d) connected to RX%u\n",
3395 __func__, dai->id, j + 1);
3396
3397 dev_dbg(codec->dev, "%s: set RX%u sample rate to %u\n",
3398 __func__, j + 1, sample_rate);
3399
3400 snd_soc_update_bits(codec, rx_fs_reg,
3401 0xE0, rx_fs_rate_reg_val);
3402
Banajit Goswamia7294452013-06-03 12:42:35 -07003403 if (comp_rx_path[j] < COMPANDER_MAX) {
3404 if ((j == 3) && (rdac5_mux == 1))
3405 tapan->comp_fs[COMPANDER_0] =
3406 compander_fs;
3407 else
3408 tapan->comp_fs[comp_rx_path[j]]
3409 = compander_fs;
3410 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003411 }
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003412 if (j <= 1)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003413 rx_mix_1_reg_1 += 3;
3414 else
3415 rx_mix_1_reg_1 += 2;
3416 }
3417 }
3418 return 0;
3419}
3420
3421static int tapan_set_decimator_rate(struct snd_soc_dai *dai,
3422 u8 tx_fs_rate_reg_val, u32 sample_rate)
3423{
3424 struct snd_soc_codec *codec = dai->codec;
3425 struct wcd9xxx_ch *ch;
3426 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3427 u32 tx_port;
3428 u16 tx_port_reg, tx_fs_reg;
3429 u8 tx_port_reg_val;
3430 s8 decimator;
3431
3432 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
3433
3434 tx_port = ch->port + 1;
3435 dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
3436 __func__, dai->id, tx_port);
3437
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003438 if ((tx_port < 1) || (tx_port > TAPAN_SLIM_CODEC_TX_PORTS)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003439 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
3440 __func__, tx_port, dai->id);
3441 return -EINVAL;
3442 }
3443
3444 tx_port_reg = TAPAN_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
3445 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
3446
3447 decimator = 0;
3448
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003449 tx_port_reg_val = tx_port_reg_val & 0x0F;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003450
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003451 if ((tx_port_reg_val >= 0x8) &&
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003452 (tx_port_reg_val <= 0x11)) {
3453
3454 decimator = (tx_port_reg_val - 0x8) + 1;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003455 }
3456
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003457
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003458 if (decimator) { /* SLIM_TX port has a DEC as input */
3459
3460 tx_fs_reg = TAPAN_A_CDC_TX1_CLK_FS_CTL +
3461 8 * (decimator - 1);
3462
3463 dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
3464 __func__, decimator, tx_port, sample_rate);
3465
3466 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
3467 tx_fs_rate_reg_val);
3468
3469 } else {
3470 if ((tx_port_reg_val >= 0x1) &&
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003471 (tx_port_reg_val <= 0x4)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003472
3473 dev_dbg(codec->dev, "%s: RMIX%u going to SLIM TX%u\n",
3474 __func__, tx_port_reg_val, tx_port);
3475
3476 } else if ((tx_port_reg_val >= 0x8) &&
3477 (tx_port_reg_val <= 0x11)) {
3478
3479 pr_err("%s: ERROR: Should not be here\n",
3480 __func__);
3481 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
3482 __func__, tx_port);
3483 return -EINVAL;
3484
3485 } else if (tx_port_reg_val == 0) {
3486 dev_dbg(codec->dev, "%s: no signal to SLIM TX%u\n",
3487 __func__, tx_port);
3488 } else {
3489 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
3490 __func__, tx_port);
3491 pr_err("%s: ERROR: wrong signal = %u\n",
3492 __func__, tx_port_reg_val);
3493 return -EINVAL;
3494 }
3495 }
3496 }
3497 return 0;
3498}
3499
3500static int tapan_hw_params(struct snd_pcm_substream *substream,
3501 struct snd_pcm_hw_params *params,
3502 struct snd_soc_dai *dai)
3503{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003504 struct snd_soc_codec *codec = dai->codec;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003505 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
3506 u8 tx_fs_rate, rx_fs_rate;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003507 u32 compander_fs;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003508 int ret;
3509
3510 dev_dbg(dai->codec->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
3511 __func__, dai->name, dai->id,
3512 params_rate(params), params_channels(params));
3513
3514 switch (params_rate(params)) {
3515 case 8000:
3516 tx_fs_rate = 0x00;
3517 rx_fs_rate = 0x00;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003518 compander_fs = COMPANDER_FS_8KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003519 break;
3520 case 16000:
3521 tx_fs_rate = 0x01;
3522 rx_fs_rate = 0x20;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003523 compander_fs = COMPANDER_FS_16KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003524 break;
3525 case 32000:
3526 tx_fs_rate = 0x02;
3527 rx_fs_rate = 0x40;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003528 compander_fs = COMPANDER_FS_32KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003529 break;
3530 case 48000:
3531 tx_fs_rate = 0x03;
3532 rx_fs_rate = 0x60;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003533 compander_fs = COMPANDER_FS_48KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003534 break;
3535 case 96000:
3536 tx_fs_rate = 0x04;
3537 rx_fs_rate = 0x80;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003538 compander_fs = COMPANDER_FS_96KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003539 break;
3540 case 192000:
3541 tx_fs_rate = 0x05;
3542 rx_fs_rate = 0xA0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003543 compander_fs = COMPANDER_FS_192KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003544 break;
3545 default:
3546 pr_err("%s: Invalid sampling rate %d\n", __func__,
3547 params_rate(params));
3548 return -EINVAL;
3549 }
3550
3551 switch (substream->stream) {
3552 case SNDRV_PCM_STREAM_CAPTURE:
3553 ret = tapan_set_decimator_rate(dai, tx_fs_rate,
3554 params_rate(params));
3555 if (ret < 0) {
3556 pr_err("%s: set decimator rate failed %d\n", __func__,
3557 ret);
3558 return ret;
3559 }
3560
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003561 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3562 switch (params_format(params)) {
3563 case SNDRV_PCM_FORMAT_S16_LE:
3564 snd_soc_update_bits(codec,
3565 TAPAN_A_CDC_CLK_I2S_CTL,
3566 0x20, 0x20);
3567 break;
3568 case SNDRV_PCM_FORMAT_S32_LE:
3569 snd_soc_update_bits(codec,
3570 TAPAN_A_CDC_CLK_I2S_CTL,
3571 0x20, 0x00);
3572 break;
3573 default:
3574 pr_err("invalid format\n");
3575 break;
3576 }
3577 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_I2S_CTL,
3578 0x07, tx_fs_rate);
3579 } else {
3580 tapan->dai[dai->id].rate = params_rate(params);
3581 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003582 break;
3583
3584 case SNDRV_PCM_STREAM_PLAYBACK:
3585 ret = tapan_set_interpolator_rate(dai, rx_fs_rate,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003586 compander_fs,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003587 params_rate(params));
3588 if (ret < 0) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003589 dev_err(codec->dev, "%s: set decimator rate failed %d\n",
3590 __func__, ret);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003591 return ret;
3592 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003593 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3594 switch (params_format(params)) {
3595 case SNDRV_PCM_FORMAT_S16_LE:
3596 snd_soc_update_bits(codec,
3597 TAPAN_A_CDC_CLK_I2S_CTL,
3598 0x20, 0x20);
3599 break;
3600 case SNDRV_PCM_FORMAT_S32_LE:
3601 snd_soc_update_bits(codec,
3602 TAPAN_A_CDC_CLK_I2S_CTL,
3603 0x20, 0x00);
3604 break;
3605 default:
3606 dev_err(codec->dev, "invalid format\n");
3607 break;
3608 }
3609 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_I2S_CTL,
3610 0x03, (rx_fs_rate >> 0x05));
3611 } else {
3612 switch (params_format(params)) {
3613 case SNDRV_PCM_FORMAT_S16_LE:
3614 snd_soc_update_bits(codec,
3615 TAPAN_A_CDC_CONN_RX_SB_B1_CTL,
3616 0xFF, 0xAA);
3617 snd_soc_update_bits(codec,
3618 TAPAN_A_CDC_CONN_RX_SB_B2_CTL,
3619 0xFF, 0x2A);
3620 tapan->dai[dai->id].bit_width = 16;
3621 break;
3622 case SNDRV_PCM_FORMAT_S24_LE:
3623 snd_soc_update_bits(codec,
3624 TAPAN_A_CDC_CONN_RX_SB_B1_CTL,
3625 0xFF, 0x00);
3626 snd_soc_update_bits(codec,
3627 TAPAN_A_CDC_CONN_RX_SB_B2_CTL,
3628 0xFF, 0x00);
3629 tapan->dai[dai->id].bit_width = 24;
3630 break;
3631 default:
3632 dev_err(codec->dev, "Invalid format\n");
3633 break;
3634 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003635 tapan->dai[dai->id].rate = params_rate(params);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003636 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003637 break;
3638 default:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003639 dev_err(codec->dev, "%s: Invalid stream type %d\n", __func__,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003640 substream->stream);
3641 return -EINVAL;
3642 }
3643
3644 return 0;
3645}
3646
3647static struct snd_soc_dai_ops tapan_dai_ops = {
3648 .startup = tapan_startup,
3649 .shutdown = tapan_shutdown,
3650 .hw_params = tapan_hw_params,
3651 .set_sysclk = tapan_set_dai_sysclk,
3652 .set_fmt = tapan_set_dai_fmt,
3653 .set_channel_map = tapan_set_channel_map,
3654 .get_channel_map = tapan_get_channel_map,
3655};
3656
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07003657static struct snd_soc_dai_driver tapan9302_dai[] = {
3658 {
3659 .name = "tapan9302_rx1",
3660 .id = AIF1_PB,
3661 .playback = {
3662 .stream_name = "AIF1 Playback",
3663 .rates = WCD9302_RATES,
3664 .formats = TAPAN_FORMATS,
3665 .rate_max = 48000,
3666 .rate_min = 8000,
3667 .channels_min = 1,
3668 .channels_max = 2,
3669 },
3670 .ops = &tapan_dai_ops,
3671 },
3672 {
3673 .name = "tapan9302_tx1",
3674 .id = AIF1_CAP,
3675 .capture = {
3676 .stream_name = "AIF1 Capture",
3677 .rates = WCD9302_RATES,
3678 .formats = TAPAN_FORMATS,
3679 .rate_max = 48000,
3680 .rate_min = 8000,
3681 .channels_min = 1,
3682 .channels_max = 4,
3683 },
3684 .ops = &tapan_dai_ops,
3685 },
3686 {
3687 .name = "tapan9302_rx2",
3688 .id = AIF2_PB,
3689 .playback = {
3690 .stream_name = "AIF2 Playback",
3691 .rates = WCD9302_RATES,
3692 .formats = TAPAN_FORMATS,
3693 .rate_min = 8000,
3694 .rate_max = 48000,
3695 .channels_min = 1,
3696 .channels_max = 2,
3697 },
3698 .ops = &tapan_dai_ops,
3699 },
3700 {
3701 .name = "tapan9302_tx2",
3702 .id = AIF2_CAP,
3703 .capture = {
3704 .stream_name = "AIF2 Capture",
3705 .rates = WCD9302_RATES,
3706 .formats = TAPAN_FORMATS,
3707 .rate_max = 48000,
3708 .rate_min = 8000,
3709 .channels_min = 1,
3710 .channels_max = 4,
3711 },
3712 .ops = &tapan_dai_ops,
3713 },
3714 {
3715 .name = "tapan9302_tx3",
3716 .id = AIF3_CAP,
3717 .capture = {
3718 .stream_name = "AIF3 Capture",
3719 .rates = WCD9302_RATES,
3720 .formats = TAPAN_FORMATS,
3721 .rate_max = 48000,
3722 .rate_min = 8000,
3723 .channels_min = 1,
3724 .channels_max = 2,
3725 },
3726 .ops = &tapan_dai_ops,
3727 },
3728 {
3729 .name = "tapan9302_rx3",
3730 .id = AIF3_PB,
3731 .playback = {
3732 .stream_name = "AIF3 Playback",
3733 .rates = WCD9302_RATES,
3734 .formats = TAPAN_FORMATS,
3735 .rate_min = 8000,
3736 .rate_max = 48000,
3737 .channels_min = 1,
3738 .channels_max = 2,
3739 },
3740 .ops = &tapan_dai_ops,
3741 },
3742};
3743
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003744static struct snd_soc_dai_driver tapan_dai[] = {
3745 {
3746 .name = "tapan_rx1",
3747 .id = AIF1_PB,
3748 .playback = {
3749 .stream_name = "AIF1 Playback",
3750 .rates = WCD9306_RATES,
3751 .formats = TAPAN_FORMATS,
3752 .rate_max = 192000,
3753 .rate_min = 8000,
3754 .channels_min = 1,
3755 .channels_max = 2,
3756 },
3757 .ops = &tapan_dai_ops,
3758 },
3759 {
3760 .name = "tapan_tx1",
3761 .id = AIF1_CAP,
3762 .capture = {
3763 .stream_name = "AIF1 Capture",
3764 .rates = WCD9306_RATES,
3765 .formats = TAPAN_FORMATS,
3766 .rate_max = 192000,
3767 .rate_min = 8000,
3768 .channels_min = 1,
3769 .channels_max = 4,
3770 },
3771 .ops = &tapan_dai_ops,
3772 },
3773 {
3774 .name = "tapan_rx2",
3775 .id = AIF2_PB,
3776 .playback = {
3777 .stream_name = "AIF2 Playback",
3778 .rates = WCD9306_RATES,
3779 .formats = TAPAN_FORMATS,
3780 .rate_min = 8000,
3781 .rate_max = 192000,
3782 .channels_min = 1,
3783 .channels_max = 2,
3784 },
3785 .ops = &tapan_dai_ops,
3786 },
3787 {
3788 .name = "tapan_tx2",
3789 .id = AIF2_CAP,
3790 .capture = {
3791 .stream_name = "AIF2 Capture",
3792 .rates = WCD9306_RATES,
3793 .formats = TAPAN_FORMATS,
3794 .rate_max = 192000,
3795 .rate_min = 8000,
3796 .channels_min = 1,
3797 .channels_max = 4,
3798 },
3799 .ops = &tapan_dai_ops,
3800 },
3801 {
3802 .name = "tapan_tx3",
3803 .id = AIF3_CAP,
3804 .capture = {
3805 .stream_name = "AIF3 Capture",
3806 .rates = WCD9306_RATES,
3807 .formats = TAPAN_FORMATS,
3808 .rate_max = 48000,
3809 .rate_min = 8000,
3810 .channels_min = 1,
3811 .channels_max = 2,
3812 },
3813 .ops = &tapan_dai_ops,
3814 },
3815 {
3816 .name = "tapan_rx3",
3817 .id = AIF3_PB,
3818 .playback = {
3819 .stream_name = "AIF3 Playback",
3820 .rates = WCD9306_RATES,
3821 .formats = TAPAN_FORMATS,
3822 .rate_min = 8000,
3823 .rate_max = 192000,
3824 .channels_min = 1,
3825 .channels_max = 2,
3826 },
3827 .ops = &tapan_dai_ops,
3828 },
3829};
3830
3831static struct snd_soc_dai_driver tapan_i2s_dai[] = {
3832 {
3833 .name = "tapan_i2s_rx1",
3834 .id = AIF1_PB,
3835 .playback = {
3836 .stream_name = "AIF1 Playback",
3837 .rates = WCD9306_RATES,
3838 .formats = TAPAN_FORMATS,
3839 .rate_max = 192000,
3840 .rate_min = 8000,
3841 .channels_min = 1,
3842 .channels_max = 4,
3843 },
3844 .ops = &tapan_dai_ops,
3845 },
3846 {
3847 .name = "tapan_i2s_tx1",
3848 .id = AIF1_CAP,
3849 .capture = {
3850 .stream_name = "AIF1 Capture",
3851 .rates = WCD9306_RATES,
3852 .formats = TAPAN_FORMATS,
3853 .rate_max = 192000,
3854 .rate_min = 8000,
3855 .channels_min = 1,
3856 .channels_max = 4,
3857 },
3858 .ops = &tapan_dai_ops,
3859 },
3860};
3861
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003862static int tapan_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
3863 bool up)
3864{
3865 int ret = 0;
3866 struct wcd9xxx_ch *ch;
3867
3868 if (up) {
3869 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
3870 ret = wcd9xxx_get_slave_port(ch->ch_num);
3871 if (ret < 0) {
3872 pr_debug("%s: Invalid slave port ID: %d\n",
3873 __func__, ret);
3874 ret = -EINVAL;
3875 } else {
3876 set_bit(ret, &dai->ch_mask);
3877 }
3878 }
3879 } else {
3880 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
3881 msecs_to_jiffies(
3882 TAPAN_SLIM_CLOSE_TIMEOUT));
3883 if (!ret) {
3884 pr_debug("%s: Slim close tx/rx wait timeout\n",
3885 __func__);
3886 ret = -ETIMEDOUT;
3887 } else {
3888 ret = 0;
3889 }
3890 }
3891 return ret;
3892}
3893
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003894static int tapan_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
3895 struct snd_kcontrol *kcontrol,
3896 int event)
3897{
3898 struct wcd9xxx *core;
3899 struct snd_soc_codec *codec = w->codec;
3900 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003901 int ret = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003902 struct wcd9xxx_codec_dai_data *dai;
3903
3904 core = dev_get_drvdata(codec->dev->parent);
3905
3906 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
3907 __func__, w->codec->name);
3908 dev_dbg(codec->dev, "%s: num_dai %d stream name %s event %d\n",
3909 __func__, w->codec->num_dai, w->sname, event);
3910
3911 /* Execute the callback only if interface type is slimbus */
3912 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3913 return 0;
3914
3915 dai = &tapan_p->dai[w->shift];
3916 dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
3917 __func__, w->name, w->shift, event);
3918
3919 switch (event) {
3920 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003921 (void) tapan_codec_enable_slim_chmask(dai, true);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003922 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
3923 dai->rate, dai->bit_width,
3924 &dai->grph);
3925 break;
3926 case SND_SOC_DAPM_POST_PMD:
3927 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
3928 dai->grph);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003929 ret = tapan_codec_enable_slim_chmask(dai, false);
3930 if (ret < 0) {
3931 ret = wcd9xxx_disconnect_port(core,
3932 &dai->wcd9xxx_ch_list,
3933 dai->grph);
3934 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
3935 __func__, ret);
3936 }
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003937 if ((core != NULL) &&
3938 (core->dev != NULL) &&
3939 (core->dev->parent != NULL)) {
3940 pm_runtime_mark_last_busy(core->dev->parent);
3941 pm_runtime_put(core->dev->parent);
3942 dev_dbg(codec->dev, "%s: unvote requested", __func__);
3943 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003944 break;
3945 }
3946 return ret;
3947}
3948
3949static int tapan_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
3950 struct snd_kcontrol *kcontrol,
3951 int event)
3952{
3953 struct wcd9xxx *core;
3954 struct snd_soc_codec *codec = w->codec;
3955 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
3956 u32 ret = 0;
3957 struct wcd9xxx_codec_dai_data *dai;
3958
3959 core = dev_get_drvdata(codec->dev->parent);
3960
3961 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
3962 __func__, w->codec->name);
3963 dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
3964 __func__, w->codec->num_dai, w->sname);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003965 /* Execute the callback only if interface type is slimbus */
3966 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3967 return 0;
3968
3969 dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
3970 __func__, w->name, event, w->shift);
3971
3972 dai = &tapan_p->dai[w->shift];
3973 switch (event) {
3974 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003975 (void) tapan_codec_enable_slim_chmask(dai, true);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003976 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3977 dai->rate, dai->bit_width,
3978 &dai->grph);
3979 break;
3980 case SND_SOC_DAPM_POST_PMD:
3981 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3982 dai->grph);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003983 ret = tapan_codec_enable_slim_chmask(dai, false);
3984 if (ret < 0) {
3985 ret = wcd9xxx_disconnect_port(core,
3986 &dai->wcd9xxx_ch_list,
3987 dai->grph);
3988 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
3989 __func__, ret);
3990 }
Phani Kumar Uppalapatie2a18e22013-10-24 14:32:54 -07003991 if ((core != NULL) &&
3992 (core->dev != NULL) &&
3993 (core->dev->parent != NULL)) {
3994 pm_runtime_mark_last_busy(core->dev->parent);
3995 pm_runtime_put(core->dev->parent);
3996 dev_dbg(codec->dev, "%s: unvote requested", __func__);
3997 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003998 break;
3999 }
4000 return ret;
4001}
4002
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004003
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004004static int tapan_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
4005 struct snd_kcontrol *kcontrol, int event)
4006{
4007 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004008 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004009
4010 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4011
4012 switch (event) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004013 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004014 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
4015 WCD9XXX_CLSH_STATE_EAR,
4016 WCD9XXX_CLSH_REQ_ENABLE,
4017 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004018
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004019 usleep_range(5000, 5010);
4020 break;
4021 case SND_SOC_DAPM_POST_PMD:
4022 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
4023 WCD9XXX_CLSH_STATE_EAR,
4024 WCD9XXX_CLSH_REQ_DISABLE,
4025 WCD9XXX_CLSH_EVENT_POST_PA);
4026 usleep_range(5000, 5010);
4027 }
4028 return 0;
4029}
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004030
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004031static int tapan_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
4032 struct snd_kcontrol *kcontrol, int event)
4033{
4034 struct snd_soc_codec *codec = w->codec;
4035 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
4036
4037 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4038
4039 switch (event) {
4040 case SND_SOC_DAPM_PRE_PMU:
4041 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
4042 WCD9XXX_CLSH_STATE_EAR,
4043 WCD9XXX_CLSH_REQ_ENABLE,
4044 WCD9XXX_CLSH_EVENT_PRE_DAC);
4045 break;
4046 }
4047
4048 return 0;
4049}
4050
4051static int tapan_codec_dsm_mux_event(struct snd_soc_dapm_widget *w,
4052 struct snd_kcontrol *kcontrol, int event)
4053{
4054 struct snd_soc_codec *codec = w->codec;
4055 u8 reg_val, zoh_mux_val = 0x00;
4056
4057 dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
4058
4059 switch (event) {
4060 case SND_SOC_DAPM_POST_PMU:
4061 reg_val = snd_soc_read(codec, TAPAN_A_CDC_CONN_CLSH_CTL);
4062
4063 if ((reg_val & 0x30) == 0x10)
4064 zoh_mux_val = 0x04;
4065 else if ((reg_val & 0x30) == 0x20)
4066 zoh_mux_val = 0x08;
4067
4068 if (zoh_mux_val != 0x00)
4069 snd_soc_update_bits(codec,
4070 TAPAN_A_CDC_CONN_CLSH_CTL,
4071 0x0C, zoh_mux_val);
4072 break;
4073
4074 case SND_SOC_DAPM_POST_PMD:
4075 snd_soc_update_bits(codec, TAPAN_A_CDC_CONN_CLSH_CTL,
4076 0x0C, 0x00);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004077 break;
4078 }
4079 return 0;
4080}
4081
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07004082static int tapan_codec_enable_anc_ear(struct snd_soc_dapm_widget *w,
4083 struct snd_kcontrol *kcontrol, int event)
4084{
4085 struct snd_soc_codec *codec = w->codec;
4086 int ret = 0;
4087
4088 switch (event) {
4089 case SND_SOC_DAPM_PRE_PMU:
4090 ret = tapan_codec_enable_anc(w, kcontrol, event);
4091 msleep(50);
4092 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_EN, 0x10, 0x10);
4093 break;
4094 case SND_SOC_DAPM_POST_PMU:
4095 ret = tapan_codec_enable_ear_pa(w, kcontrol, event);
4096 break;
4097 case SND_SOC_DAPM_PRE_PMD:
4098 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_EN, 0x10, 0x00);
4099 msleep(40);
4100 ret |= tapan_codec_enable_anc(w, kcontrol, event);
4101 break;
4102 case SND_SOC_DAPM_POST_PMD:
4103 ret = tapan_codec_enable_ear_pa(w, kcontrol, event);
4104 break;
4105 }
4106 return ret;
4107}
4108
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07004109static int tapan_codec_chargepump_vdd_event(struct snd_soc_dapm_widget *w,
4110 struct snd_kcontrol *kcontrol, int event)
4111{
4112 struct snd_soc_codec *codec = w->codec;
4113 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
4114 int ret = 0, i;
4115
4116 pr_info("%s: event = %d\n", __func__, event);
4117
4118
4119 if (!priv->cp_regulators[CP_REG_BUCK]
4120 && !priv->cp_regulators[CP_REG_BHELPER]) {
4121 pr_err("%s: No power supply defined for ChargePump\n",
4122 __func__);
4123 return -EINVAL;
4124 }
4125
4126 switch (event) {
4127 case SND_SOC_DAPM_PRE_PMU:
4128 for (i = 0; i < CP_REG_MAX ; i++) {
4129 if (!priv->cp_regulators[i])
4130 continue;
4131
4132 ret = regulator_enable(priv->cp_regulators[i]);
4133 if (ret) {
4134 pr_err("%s: CP Regulator enable failed, index = %d\n",
4135 __func__, i);
4136 continue;
4137 } else {
4138 pr_debug("%s: Enabled CP regulator, index %d\n",
4139 __func__, i);
4140 }
4141 }
4142 break;
4143 case SND_SOC_DAPM_POST_PMD:
4144 for (i = 0; i < CP_REG_MAX; i++) {
4145 if (!priv->cp_regulators[i])
4146 continue;
4147
4148 ret = regulator_disable(priv->cp_regulators[i]);
4149 if (ret) {
4150 pr_err("%s: CP Regulator disable failed, index = %d\n",
4151 __func__, i);
4152 return ret;
4153 } else {
4154 pr_debug("%s: Disabled CP regulator %d\n",
4155 __func__, i);
4156 }
4157 }
4158 break;
4159 }
4160 return 0;
4161}
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004162
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004163static const struct snd_soc_dapm_widget tapan_9306_dapm_widgets[] = {
4164 /* RX4 MIX1 mux inputs */
4165 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4166 &rx4_mix1_inp1_mux),
4167 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4168 &rx4_mix1_inp2_mux),
4169 SND_SOC_DAPM_MUX("RX4 MIX1 INP3", SND_SOC_NOPM, 0, 0,
4170 &rx4_mix1_inp2_mux),
4171
4172 /* RX4 MIX2 mux inputs */
4173 SND_SOC_DAPM_MUX("RX4 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4174 &rx4_mix2_inp1_mux),
4175 SND_SOC_DAPM_MUX("RX4 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4176 &rx4_mix2_inp2_mux),
4177
4178 SND_SOC_DAPM_MIXER("RX4 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4179
4180 SND_SOC_DAPM_MIXER_E("RX4 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
4181 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
4182 SND_SOC_DAPM_POST_PMU),
4183
4184 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
4185 &dec3_mux, tapan_codec_enable_dec,
4186 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4187 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4188
4189 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
4190 &dec4_mux, tapan_codec_enable_dec,
4191 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4192 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4193
4194 SND_SOC_DAPM_SUPPLY("COMP0_CLK", SND_SOC_NOPM, 0, 0,
4195 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
4196 SND_SOC_DAPM_PRE_PMD),
4197 SND_SOC_DAPM_SUPPLY("COMP1_CLK", SND_SOC_NOPM, 1, 0,
4198 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
4199 SND_SOC_DAPM_PRE_PMD),
4200 SND_SOC_DAPM_SUPPLY("COMP2_CLK", SND_SOC_NOPM, 2, 0,
4201 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
4202 SND_SOC_DAPM_PRE_PMD),
4203
4204 SND_SOC_DAPM_INPUT("AMIC5"),
4205 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAPAN_A_TX_5_EN, 7, 0,
4206 tapan_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
4207
4208 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
4209 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
4210
4211 SND_SOC_DAPM_OUTPUT("ANC HEADPHONE"),
4212 SND_SOC_DAPM_PGA_E("ANC HPHL", SND_SOC_NOPM, 5, 0, NULL, 0,
4213 tapan_codec_enable_anc_hph,
4214 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
4215 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
4216 SND_SOC_DAPM_PGA_E("ANC HPHR", SND_SOC_NOPM, 4, 0, NULL, 0,
4217 tapan_codec_enable_anc_hph, SND_SOC_DAPM_PRE_PMU |
4218 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD |
4219 SND_SOC_DAPM_POST_PMU),
4220 SND_SOC_DAPM_OUTPUT("ANC EAR"),
4221 SND_SOC_DAPM_PGA_E("ANC EAR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
4222 tapan_codec_enable_anc_ear,
4223 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
4224 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4225 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
4226
4227 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", TAPAN_A_MICB_3_CTL, 7, 0,
4228 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4229 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4230 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", TAPAN_A_MICB_3_CTL, 7, 0,
4231 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4232 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4233 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", TAPAN_A_MICB_3_CTL, 7, 0,
4234 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4235 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4236
4237 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
4238 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4239 SND_SOC_DAPM_POST_PMD),
4240
4241 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
4242 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4243 SND_SOC_DAPM_POST_PMD),
4244};
4245
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004246/* Todo: Have seperate dapm widgets for I2S and Slimbus.
4247 * Might Need to have callbacks registered only for slimbus
4248 */
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004249static const struct snd_soc_dapm_widget tapan_common_dapm_widgets[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004250
4251 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
4252 AIF1_PB, 0, tapan_codec_enable_slimrx,
4253 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4254 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
4255 AIF2_PB, 0, tapan_codec_enable_slimrx,
4256 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4257 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
4258 AIF3_PB, 0, tapan_codec_enable_slimrx,
4259 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4260
4261 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAPAN_RX1, 0,
4262 &slim_rx_mux[TAPAN_RX1]),
4263 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAPAN_RX2, 0,
4264 &slim_rx_mux[TAPAN_RX2]),
4265 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAPAN_RX3, 0,
4266 &slim_rx_mux[TAPAN_RX3]),
4267 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAPAN_RX4, 0,
4268 &slim_rx_mux[TAPAN_RX4]),
4269 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAPAN_RX5, 0,
4270 &slim_rx_mux[TAPAN_RX5]),
4271
4272 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4273 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4274 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4275 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
4276 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
4277
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004278
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004279 /* RX1 MIX1 mux inputs */
4280 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4281 &rx_mix1_inp1_mux),
4282 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4283 &rx_mix1_inp2_mux),
4284 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
4285 &rx_mix1_inp3_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004286
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004287 /* RX2 MIX1 mux inputs */
4288 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4289 &rx2_mix1_inp1_mux),
4290 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4291 &rx2_mix1_inp2_mux),
4292 SND_SOC_DAPM_MUX("RX2 MIX1 INP3", SND_SOC_NOPM, 0, 0,
4293 &rx2_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004294
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004295 /* RX3 MIX1 mux inputs */
4296 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4297 &rx3_mix1_inp1_mux),
4298 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4299 &rx3_mix1_inp2_mux),
4300 SND_SOC_DAPM_MUX("RX3 MIX1 INP3", SND_SOC_NOPM, 0, 0,
4301 &rx3_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004302
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004303 /* RX1 MIX2 mux inputs */
4304 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4305 &rx1_mix2_inp1_mux),
4306 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4307 &rx1_mix2_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004308
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004309 /* RX2 MIX2 mux inputs */
4310 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4311 &rx2_mix2_inp1_mux),
4312 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4313 &rx2_mix2_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004314
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004315 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4316 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4317
4318 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
4319 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
4320 SND_SOC_DAPM_POST_PMU),
4321 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
4322 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
4323 SND_SOC_DAPM_POST_PMU),
4324 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAPAN_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
4325 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
4326 SND_SOC_DAPM_POST_PMU),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004327
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004328 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAPAN_A_CDC_RX1_B6_CTL, 5, 0,
4329 NULL, 0),
4330 SND_SOC_DAPM_MIXER("RX2 CHAIN", TAPAN_A_CDC_RX2_B6_CTL, 5, 0,
4331 NULL, 0),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004332
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004333 SND_SOC_DAPM_MUX_E("CLASS_H_DSM MUX", SND_SOC_NOPM, 0, 0,
4334 &class_h_dsm_mux, tapan_codec_dsm_mux_event,
4335 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004336
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004337 /* RX Bias */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004338 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
4339 tapan_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
4340 SND_SOC_DAPM_POST_PMD),
4341
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07004342 /* CDC_CP_VDD */
4343 SND_SOC_DAPM_SUPPLY("CDC_CP_VDD", SND_SOC_NOPM, 0, 0,
4344 tapan_codec_chargepump_vdd_event, SND_SOC_DAPM_PRE_PMU |
4345 SND_SOC_DAPM_POST_PMD),
4346
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004347 /*EAR */
4348 SND_SOC_DAPM_PGA_E("EAR PA", TAPAN_A_RX_EAR_EN, 4, 0, NULL, 0,
4349 tapan_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
4350 SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004351
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004352 SND_SOC_DAPM_MIXER_E("DAC1", TAPAN_A_RX_EAR_EN, 6, 0, dac1_switch,
4353 ARRAY_SIZE(dac1_switch), tapan_codec_ear_dac_event,
4354 SND_SOC_DAPM_PRE_PMU),
4355
4356 /* Headphone Left */
4357 SND_SOC_DAPM_PGA_E("HPHL", TAPAN_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
4358 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
4359 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4360
4361 SND_SOC_DAPM_MIXER_E("HPHL DAC", TAPAN_A_RX_HPH_L_DAC_CTL, 7, 0,
4362 hphl_switch, ARRAY_SIZE(hphl_switch), tapan_hphl_dac_event,
4363 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4364
4365 /* Headphone Right */
4366 SND_SOC_DAPM_PGA_E("HPHR", TAPAN_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
4367 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
4368 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4369
4370 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAPAN_A_RX_HPH_R_DAC_CTL, 7, 0,
4371 tapan_hphr_dac_event,
4372 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4373
4374 /* LINEOUT1*/
4375 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAPAN_A_RX_LINE_1_DAC_CTL, 7, 0
4376 , tapan_lineout_dac_event,
4377 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4378
4379 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAPAN_A_RX_LINE_CNP_EN, 0, 0, NULL,
4380 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4381 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4382
4383 /* LINEOUT2*/
4384 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
4385 &rx_dac5_mux),
4386
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07004387 /* LINEOUT1*/
4388 SND_SOC_DAPM_MUX("RDAC4 MUX", SND_SOC_NOPM, 0, 0,
4389 &rx_dac4_mux),
4390
4391 SND_SOC_DAPM_MUX("RDAC3 MUX", SND_SOC_NOPM, 0, 0,
4392 &rx_dac3_mux),
4393
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004394 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAPAN_A_RX_LINE_2_DAC_CTL, 7, 0
4395 , tapan_lineout_dac_event,
4396 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4397
4398 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAPAN_A_RX_LINE_CNP_EN, 1, 0, NULL,
4399 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4400 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4401
4402 /* CLASS-D SPK */
4403 SND_SOC_DAPM_MIXER_E("SPK DAC", SND_SOC_NOPM, 0, 0,
4404 spk_dac_switch, ARRAY_SIZE(spk_dac_switch), tapan_spk_dac_event,
4405 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4406
4407 SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM, 0, 0 , NULL,
4408 0, tapan_codec_enable_spk_pa,
4409 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4410
4411 SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
4412 tapan_codec_enable_vdd_spkr,
4413 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4414
4415 SND_SOC_DAPM_OUTPUT("EAR"),
4416 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
4417 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
4418 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
4419 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
4420
4421 /* TX Path*/
4422 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
4423 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
4424
4425 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
4426 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
4427
4428 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
4429 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
4430
4431 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAPAN_TX1, 0,
4432 &sb_tx1_mux),
4433 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAPAN_TX2, 0,
4434 &sb_tx2_mux),
4435 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAPAN_TX3, 0,
4436 &sb_tx3_mux),
4437 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAPAN_TX4, 0,
4438 &sb_tx4_mux),
4439 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TAPAN_TX5, 0,
4440 &sb_tx5_mux),
4441
4442 SND_SOC_DAPM_SUPPLY("CDC_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004443 0),
4444
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004445 /* Decimator MUX */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004446 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
4447 &dec1_mux, tapan_codec_enable_dec,
4448 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4449 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4450
4451 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
4452 &dec2_mux, tapan_codec_enable_dec,
4453 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4454 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4455
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004456 SND_SOC_DAPM_SUPPLY("LDO_H", TAPAN_A_LDO_H_MODE_1, 7, 0,
4457 tapan_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
4458
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004459 SND_SOC_DAPM_INPUT("AMIC1"),
4460 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", TAPAN_A_MICB_1_CTL, 7, 0,
4461 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4462 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4463 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", TAPAN_A_MICB_1_CTL, 7, 0,
4464 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4465 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4466 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", TAPAN_A_MICB_1_CTL, 7, 0,
4467 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4468 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4469
4470 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAPAN_A_TX_1_EN, 7, 0,
4471 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
4472 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4473 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAPAN_A_TX_2_EN, 7, 0,
4474 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
4475 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4476
4477 SND_SOC_DAPM_INPUT("AMIC3"),
4478 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAPAN_A_TX_3_EN, 7, 0,
4479 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
4480 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4481
4482 SND_SOC_DAPM_INPUT("AMIC4"),
4483 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAPAN_A_TX_4_EN, 7, 0,
4484 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
4485 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4486
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004487 SND_SOC_DAPM_INPUT("AMIC2"),
4488 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", TAPAN_A_MICB_2_CTL, 7, 0,
4489 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4490 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4491 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", TAPAN_A_MICB_2_CTL, 7, 0,
4492 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4493 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4494 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", TAPAN_A_MICB_2_CTL, 7, 0,
4495 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4496 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4497 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", TAPAN_A_MICB_2_CTL, 7, 0,
4498 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
4499 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004500
4501 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
4502 AIF1_CAP, 0, tapan_codec_enable_slimtx,
4503 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4504
4505 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
4506 AIF2_CAP, 0, tapan_codec_enable_slimtx,
4507 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4508
4509 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
4510 AIF3_CAP, 0, tapan_codec_enable_slimtx,
4511 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4512
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004513 /* Digital Mic Inputs */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004514 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
4515 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4516 SND_SOC_DAPM_POST_PMD),
4517
4518 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
4519 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4520 SND_SOC_DAPM_POST_PMD),
4521
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004522 /* Sidetone */
4523 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
4524 SND_SOC_DAPM_PGA("IIR1", TAPAN_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
4525
4526 /* AUX PGA */
4527 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAPAN_A_RX_AUX_SW_CTL, 7, 0,
4528 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
4529 SND_SOC_DAPM_POST_PMD),
4530
4531 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAPAN_A_RX_AUX_SW_CTL, 6, 0,
4532 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
4533 SND_SOC_DAPM_POST_PMD),
4534
4535 /* Lineout, ear and HPH PA Mixers */
4536
4537 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
4538 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
4539
4540 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
4541 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
4542
4543 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
4544 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
4545
4546 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
4547 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
4548
4549 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
4550 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004551};
4552
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004553static irqreturn_t tapan_slimbus_irq(int irq, void *data)
4554{
4555 struct tapan_priv *priv = data;
4556 struct snd_soc_codec *codec = priv->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004557 unsigned long status = 0;
4558 int i, j, port_id, k;
4559 u32 bit;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004560 u8 val;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004561 bool tx, cleared;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004562
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004563 for (i = TAPAN_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
4564 i <= TAPAN_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
4565 val = wcd9xxx_interface_reg_read(codec->control_data, i);
4566 status |= ((u32)val << (8 * j));
4567 }
4568
4569 for_each_set_bit(j, &status, 32) {
4570 tx = (j >= 16 ? true : false);
4571 port_id = (tx ? j - 16 : j);
4572 val = wcd9xxx_interface_reg_read(codec->control_data,
4573 TAPAN_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
4574 if (val & TAPAN_SLIM_IRQ_OVERFLOW)
4575 pr_err_ratelimited(
4576 "%s: overflow error on %s port %d, value %x\n",
4577 __func__, (tx ? "TX" : "RX"), port_id, val);
4578 if (val & TAPAN_SLIM_IRQ_UNDERFLOW)
4579 pr_err_ratelimited(
4580 "%s: underflow error on %s port %d, value %x\n",
4581 __func__, (tx ? "TX" : "RX"), port_id, val);
4582 if (val & TAPAN_SLIM_IRQ_PORT_CLOSED) {
4583 /*
4584 * INT SOURCE register starts from RX to TX
4585 * but port number in the ch_mask is in opposite way
4586 */
4587 bit = (tx ? j - 16 : j + 16);
4588 dev_dbg(codec->dev, "%s: %s port %d closed value %x, bit %u\n",
4589 __func__, (tx ? "TX" : "RX"), port_id, val,
4590 bit);
4591 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
4592 dev_dbg(codec->dev, "%s: priv->dai[%d].ch_mask = 0x%lx\n",
4593 __func__, k, priv->dai[k].ch_mask);
4594 if (test_and_clear_bit(bit,
4595 &priv->dai[k].ch_mask)) {
4596 cleared = true;
4597 if (!priv->dai[k].ch_mask)
4598 wake_up(&priv->dai[k].dai_wait);
4599 /*
4600 * There are cases when multiple DAIs
4601 * might be using the same slimbus
4602 * channel. Hence don't break here.
4603 */
4604 }
4605 }
4606 WARN(!cleared,
4607 "Couldn't find slimbus %s port %d for closing\n",
4608 (tx ? "TX" : "RX"), port_id);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004609 }
4610 wcd9xxx_interface_reg_write(codec->control_data,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004611 TAPAN_SLIM_PGD_PORT_INT_CLR_RX_0 +
4612 (j / 8),
4613 1 << (j % 8));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004614 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004615
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004616 return IRQ_HANDLED;
4617}
4618
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004619static int tapan_handle_pdata(struct tapan_priv *tapan)
4620{
4621 struct snd_soc_codec *codec = tapan->codec;
4622 struct wcd9xxx_pdata *pdata = tapan->resmgr.pdata;
4623 int k1, k2, k3, rc = 0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004624 u8 txfe_bypass = pdata->amic_settings.txfe_enable;
4625 u8 txfe_buff = pdata->amic_settings.txfe_buff;
4626 u8 flag = pdata->amic_settings.use_pdata;
4627 u8 i = 0, j = 0;
4628 u8 val_txfe = 0, value = 0;
Damir Didjusto5f553e92013-10-02 14:54:31 -07004629 u8 dmic_sample_rate_value = 0;
4630 u8 dmic_b1_ctl_value = 0;
4631 u8 anc_ctl_value = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004632
4633 if (!pdata) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004634 dev_err(codec->dev, "%s: NULL pdata\n", __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004635 rc = -ENODEV;
4636 goto done;
4637 }
4638
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004639 /* Make sure settings are correct */
4640 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
4641 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
4642 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
4643 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004644 dev_err(codec->dev, "%s: Invalid ldoh voltage or bias cfilt\n",
4645 __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004646 rc = -EINVAL;
4647 goto done;
4648 }
4649 /* figure out k value */
4650 k1 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt1_mv);
4651 k2 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt2_mv);
4652 k3 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt3_mv);
4653
4654 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004655 dev_err(codec->dev,
4656 "%s: could not get K value. k1 = %d k2 = %d k3 = %d\n",
4657 __func__, k1, k2, k3);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004658 rc = -EINVAL;
4659 goto done;
4660 }
4661 /* Set voltage level and always use LDO */
4662 snd_soc_update_bits(codec, TAPAN_A_LDO_H_MODE_1, 0x0C,
4663 (pdata->micbias.ldoh_v << 2));
4664
4665 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
4666 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
4667 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
4668
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004669 i = 0;
4670 while (i < 5) {
4671 if (flag & (0x01 << i)) {
4672 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
4673 val_txfe = val_txfe |
4674 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
4675 snd_soc_update_bits(codec,
4676 TAPAN_A_TX_1_2_TEST_EN + j * 10,
4677 0x30, val_txfe);
4678 }
4679 if (flag & (0x01 << (i + 1))) {
4680 val_txfe = (txfe_bypass &
4681 (0x01 << (i + 1))) ? 0x02 : 0x00;
4682 val_txfe |= (txfe_buff &
4683 (0x01 << (i + 1))) ? 0x01 : 0x00;
4684 snd_soc_update_bits(codec,
4685 TAPAN_A_TX_1_2_TEST_EN + j * 10,
4686 0x03, val_txfe);
4687 }
4688 /* Tapan only has TAPAN_A_TX_1_2_TEST_EN and
4689 TAPAN_A_TX_4_5_TEST_EN reg */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004690
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004691 if (i == 0) {
4692 i = 3;
4693 continue;
4694 } else if (i == 3) {
4695 break;
4696 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004697 }
4698
4699 if (pdata->ocp.use_pdata) {
4700 /* not defined in CODEC specification */
4701 if (pdata->ocp.hph_ocp_limit == 1 ||
4702 pdata->ocp.hph_ocp_limit == 5) {
4703 rc = -EINVAL;
4704 goto done;
4705 }
4706 snd_soc_update_bits(codec, TAPAN_A_RX_COM_OCP_CTL,
4707 0x0F, pdata->ocp.num_attempts);
4708 snd_soc_write(codec, TAPAN_A_RX_COM_OCP_COUNT,
4709 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
4710 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_OCP_CTL,
4711 0xE0, (pdata->ocp.hph_ocp_limit << 5));
4712 }
4713
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004714 /* Set micbias capless mode with tail current */
4715 value = (pdata->micbias.bias1_cap_mode == MICBIAS_EXT_BYP_CAP ?
4716 0x00 : 0x10);
4717 snd_soc_update_bits(codec, TAPAN_A_MICB_1_CTL, 0x10, value);
4718 value = (pdata->micbias.bias2_cap_mode == MICBIAS_EXT_BYP_CAP ?
4719 0x00 : 0x10);
4720 snd_soc_update_bits(codec, TAPAN_A_MICB_2_CTL, 0x10, value);
4721 value = (pdata->micbias.bias3_cap_mode == MICBIAS_EXT_BYP_CAP ?
4722 0x00 : 0x10);
4723 snd_soc_update_bits(codec, TAPAN_A_MICB_3_CTL, 0x10, value);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004724
Damir Didjusto5f553e92013-10-02 14:54:31 -07004725 /* Set the DMIC sample rate */
4726 if (pdata->mclk_rate == TAPAN_MCLK_CLK_9P6MHZ) {
4727 switch (pdata->dmic_sample_rate) {
4728 case WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ:
4729 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_4;
4730 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_4;
4731 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_OFF;
4732 break;
4733 case WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ:
4734 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_2;
4735 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_2;
4736 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_ON;
4737 break;
4738 case WCD9XXX_DMIC_SAMPLE_RATE_3P2MHZ:
4739 case WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED:
4740 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_3;
4741 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_3;
4742 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_OFF;
4743 break;
4744 default:
4745 dev_err(codec->dev,
4746 "%s Invalid sample rate %d for mclk %d\n",
4747 __func__, pdata->dmic_sample_rate,
4748 pdata->mclk_rate);
4749 rc = -EINVAL;
4750 goto done;
4751 }
4752 } else if (pdata->mclk_rate == TAPAN_MCLK_CLK_12P288MHZ) {
4753 switch (pdata->dmic_sample_rate) {
4754 case WCD9XXX_DMIC_SAMPLE_RATE_3P072MHZ:
4755 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_4;
4756 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_4;
4757 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_OFF;
4758 break;
4759 case WCD9XXX_DMIC_SAMPLE_RATE_6P144MHZ:
4760 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_2;
4761 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_2;
4762 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_ON;
4763 break;
4764 case WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ:
4765 case WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED:
4766 dmic_sample_rate_value = WCD9XXX_DMIC_SAMPLE_RATE_DIV_3;
4767 dmic_b1_ctl_value = WCD9XXX_DMIC_B1_CTL_DIV_3;
4768 anc_ctl_value = WCD9XXX_ANC_DMIC_X2_OFF;
4769 break;
4770 default:
4771 dev_err(codec->dev,
4772 "%s Invalid sample rate %d for mclk %d\n",
4773 __func__, pdata->dmic_sample_rate,
4774 pdata->mclk_rate);
4775 rc = -EINVAL;
4776 goto done;
4777 }
4778 } else {
4779 dev_err(codec->dev, "%s MCLK is not set!\n", __func__);
4780 rc = -EINVAL;
4781 goto done;
4782 }
4783
4784 snd_soc_update_bits(codec, TAPAN_A_CDC_TX1_DMIC_CTL,
4785 0x7, dmic_sample_rate_value);
4786 snd_soc_update_bits(codec, TAPAN_A_CDC_TX2_DMIC_CTL,
4787 0x7, dmic_sample_rate_value);
4788 snd_soc_update_bits(codec, TAPAN_A_CDC_TX3_DMIC_CTL,
4789 0x7, dmic_sample_rate_value);
4790 snd_soc_update_bits(codec, TAPAN_A_CDC_TX4_DMIC_CTL,
4791 0x7, dmic_sample_rate_value);
4792 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_DMIC_B1_CTL,
4793 0xEE, dmic_b1_ctl_value);
4794 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC1_B2_CTL,
4795 0x1, anc_ctl_value);
4796
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004797done:
4798 return rc;
4799}
4800
4801static const struct tapan_reg_mask_val tapan_reg_defaults[] = {
4802
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004803 /* enable QFUSE for wcd9306 */
4804 TAPAN_REG_VAL(TAPAN_A_QFUSE_CTL, 0x03),
4805
4806 /* PROGRAM_THE_0P85V_VBG_REFERENCE = V_0P858V */
4807 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x04),
4808
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004809 TAPAN_REG_VAL(TAPAN_A_CDC_CLK_POWER_CTL, 0x03),
4810
4811 /* EAR PA deafults */
4812 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CMBUFF, 0x05),
4813
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004814 /* RX1 and RX2 defaults */
4815 TAPAN_REG_VAL(TAPAN_A_CDC_RX1_B6_CTL, 0xA0),
4816 TAPAN_REG_VAL(TAPAN_A_CDC_RX2_B6_CTL, 0xA0),
4817
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004818 /* Heaset set Right from RX2 */
4819 TAPAN_REG_VAL(TAPAN_A_CDC_CONN_RX2_B2_CTL, 0x10),
4820
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004821
4822 /*
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004823 * The following only need to be written for Tapan 1.0 parts.
4824 * Tapan 2.0 will have appropriate defaults for these registers.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004825 */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004826
4827 /* Required defaults for class H operation */
4828 /* borrowed from Taiko class-h */
4829 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CHOP_CTL, 0xF4),
4830 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x08),
4831 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_1, 0x5B),
Banajit Goswamia7294452013-06-03 12:42:35 -07004832 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_3, 0x6F),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004833
4834 /* TODO: Check below reg writes conflict with above */
4835 /* PROGRAM_THE_0P85V_VBG_REFERENCE = V_0P858V */
4836 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x04),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004837 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CHOP_CTL, 0x74),
4838 TAPAN_REG_VAL(TAPAN_A_RX_BUCK_BIAS1, 0x62),
4839
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004840 /* Choose max non-overlap time for NCP */
4841 TAPAN_REG_VAL(TAPAN_A_NCP_CLK, 0xFC),
4842 /* Use 25mV/50mV for deltap/m to reduce ripple */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004843 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x08),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004844 /*
4845 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
4846 * Note that the other bits of this register will be changed during
4847 * Rx PA bring up.
4848 */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004849 TAPAN_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004850 /* Reduce HPH DAC bias to 70% */
4851 TAPAN_REG_VAL(TAPAN_A_RX_HPH_BIAS_PA, 0x7A),
4852 /*Reduce EAR DAC bias to 70% */
4853 TAPAN_REG_VAL(TAPAN_A_RX_EAR_BIAS_PA, 0x76),
4854 /* Reduce LINE DAC bias to 70% */
4855 TAPAN_REG_VAL(TAPAN_A_RX_LINE_BIAS_PA, 0x78),
4856
4857 /*
4858 * There is a diode to pull down the micbias while doing
4859 * insertion detection. This diode can cause leakage.
4860 * Set bit 0 to 1 to prevent leakage.
4861 * Setting this bit of micbias 2 prevents leakage for all other micbias.
4862 */
4863 TAPAN_REG_VAL(TAPAN_A_MICB_2_MBHC, 0x41),
4864
Bhalchandra Gajare7c739522013-06-20 15:31:02 -07004865 /*
4866 * Default register settings to support dynamic change of
4867 * vdd_buck between 1.8 volts and 2.15 volts.
4868 */
4869 TAPAN_REG_VAL(TAPAN_A_BUCK_MODE_2, 0xAA),
4870
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004871};
4872
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004873static const struct tapan_reg_mask_val tapan_2_x_reg_reset_values[] = {
4874
4875 TAPAN_REG_VAL(TAPAN_A_TX_7_MBHC_EN, 0x6C),
4876 TAPAN_REG_VAL(TAPAN_A_BUCK_CTRL_CCL_4, 0x51),
4877 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CNP_WG_CTL, 0xDA),
4878 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CNP, 0xC0),
4879 TAPAN_REG_VAL(TAPAN_A_RX_LINE_1_TEST, 0x02),
4880 TAPAN_REG_VAL(TAPAN_A_RX_LINE_2_TEST, 0x02),
4881 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_OCP_CTL, 0x97),
4882 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_CLIP_DET, 0x01),
4883 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_IEC, 0x00),
4884 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B1_CTL, 0xE4),
4885 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B2_CTL, 0x00),
4886 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B3_CTL, 0x00),
4887 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_BUCK_NCP_VARS, 0x00),
4888 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_EAR, 0x00),
4889 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_HPH, 0x00),
4890 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_EAR, 0x00),
4891 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_HPH, 0x00),
4892};
4893
4894static const struct tapan_reg_mask_val tapan_1_0_reg_defaults[] = {
4895 /* Close leakage on the spkdrv */
4896 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_DBG_PWRSTG, 0x24),
4897 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_DBG_DAC, 0xE5),
4898
4899};
4900
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004901static void tapan_update_reg_defaults(struct snd_soc_codec *codec)
4902{
4903 u32 i;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004904 struct wcd9xxx *tapan_core = dev_get_drvdata(codec->dev->parent);
4905
4906 if (!TAPAN_IS_1_0(tapan_core->version)) {
4907 for (i = 0; i < ARRAY_SIZE(tapan_2_x_reg_reset_values); i++)
4908 snd_soc_write(codec, tapan_2_x_reg_reset_values[i].reg,
4909 tapan_2_x_reg_reset_values[i].val);
4910 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004911
4912 for (i = 0; i < ARRAY_SIZE(tapan_reg_defaults); i++)
4913 snd_soc_write(codec, tapan_reg_defaults[i].reg,
4914 tapan_reg_defaults[i].val);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004915
4916 if (TAPAN_IS_1_0(tapan_core->version)) {
4917 for (i = 0; i < ARRAY_SIZE(tapan_1_0_reg_defaults); i++)
4918 snd_soc_write(codec, tapan_1_0_reg_defaults[i].reg,
4919 tapan_1_0_reg_defaults[i].val);
4920 }
4921
4922 if (!TAPAN_IS_1_0(tapan_core->version))
4923 spkr_drv_wrnd = -1;
4924 else if (spkr_drv_wrnd == 1)
4925 snd_soc_write(codec, TAPAN_A_SPKR_DRV_EN, 0xEF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004926}
4927
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07004928static void tapan_update_reg_mclk_rate(struct wcd9xxx *wcd9xxx)
4929{
4930 struct snd_soc_codec *codec;
4931
4932 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
4933 dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
4934 __func__, wcd9xxx->mclk_rate);
4935
4936 if (wcd9xxx->mclk_rate == TAPAN_MCLK_CLK_12P288MHZ) {
4937 snd_soc_update_bits(codec, TAPAN_A_CHIP_CTL, 0x06, 0x0);
4938 snd_soc_update_bits(codec, TAPAN_A_RX_COM_TIMER_DIV, 0x01,
4939 0x01);
4940 } else if (wcd9xxx->mclk_rate == TAPAN_MCLK_CLK_9P6MHZ) {
4941 snd_soc_update_bits(codec, TAPAN_A_CHIP_CTL, 0x06, 0x2);
4942 }
4943}
4944
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004945static const struct tapan_reg_mask_val tapan_codec_reg_init_val[] = {
Phani Kumar Uppalapatieca9a102013-06-18 11:02:38 -07004946 /* Initialize current threshold to 365MA
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004947 * number of wait and run cycles to 4096
4948 */
Phani Kumar Uppalapatieca9a102013-06-18 11:02:38 -07004949 {TAPAN_A_RX_HPH_OCP_CTL, 0xE9, 0x69},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004950 {TAPAN_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Phani Kumar Uppalapatieca9a102013-06-18 11:02:38 -07004951 {TAPAN_A_RX_HPH_L_TEST, 0x01, 0x01},
4952 {TAPAN_A_RX_HPH_R_TEST, 0x01, 0x01},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004953
4954 /* Initialize gain registers to use register gain */
4955 {TAPAN_A_RX_HPH_L_GAIN, 0x20, 0x20},
4956 {TAPAN_A_RX_HPH_R_GAIN, 0x20, 0x20},
4957 {TAPAN_A_RX_LINE_1_GAIN, 0x20, 0x20},
4958 {TAPAN_A_RX_LINE_2_GAIN, 0x20, 0x20},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004959 {TAPAN_A_SPKR_DRV_GAIN, 0x04, 0x04},
4960
4961 /* Set RDAC5 MUX to take input from DEM3_INV.
4962 * This sets LO2 DAC to get input from DEM3_INV
4963 * for LO1 and LO2 to work as differential outputs.
4964 */
4965 {TAPAN_A_CDC_CONN_MISC, 0x04, 0x04},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004966
4967 /* CLASS H config */
4968 {TAPAN_A_CDC_CONN_CLSH_CTL, 0x3C, 0x14},
4969
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004970 /* Use 16 bit sample size for TX1 to TX5 */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004971 {TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
4972 {TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
4973 {TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
4974 {TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
4975 {TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
4976
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004977 /* Disable SPK SWITCH */
4978 {TAPAN_A_SPKR_DRV_DAC_CTL, 0x04, 0x00},
4979
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004980 /* Use 16 bit sample size for RX */
4981 {TAPAN_A_CDC_CONN_RX_SB_B1_CTL, 0xFF, 0xAA},
4982 {TAPAN_A_CDC_CONN_RX_SB_B2_CTL, 0xFF, 0x2A},
4983
4984 /*enable HPF filter for TX paths */
4985 {TAPAN_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
4986 {TAPAN_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
4987 {TAPAN_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
4988 {TAPAN_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
4989
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004990 /* Compander zone selection */
4991 {TAPAN_A_CDC_COMP0_B4_CTL, 0x3F, 0x37},
4992 {TAPAN_A_CDC_COMP1_B4_CTL, 0x3F, 0x37},
4993 {TAPAN_A_CDC_COMP2_B4_CTL, 0x3F, 0x37},
4994 {TAPAN_A_CDC_COMP0_B5_CTL, 0x7F, 0x7F},
4995 {TAPAN_A_CDC_COMP1_B5_CTL, 0x7F, 0x7F},
4996 {TAPAN_A_CDC_COMP2_B5_CTL, 0x7F, 0x7F},
Banajit Goswamia7294452013-06-03 12:42:35 -07004997
4998 /*
4999 * Setup wavegen timer to 20msec and disable chopper
5000 * as default. This corresponds to Compander OFF
5001 */
5002 {TAPAN_A_RX_HPH_CNP_WG_CTL, 0xFF, 0xDB},
5003 {TAPAN_A_RX_HPH_CNP_WG_TIME, 0xFF, 0x58},
5004 {TAPAN_A_RX_HPH_BIAS_WG_OCP, 0xFF, 0x1A},
5005 {TAPAN_A_RX_HPH_CHOP_CTL, 0xFF, 0x24},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005006};
5007
Damir Didjustod6aea992013-09-03 21:18:59 -07005008void *tapan_get_afe_config(struct snd_soc_codec *codec,
5009 enum afe_config_type config_type)
5010{
5011 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
5012
5013 switch (config_type) {
5014 case AFE_SLIMBUS_SLAVE_CONFIG:
5015 return &priv->slimbus_slave_cfg;
5016 case AFE_CDC_REGISTERS_CONFIG:
5017 return &tapan_audio_reg_cfg;
5018 case AFE_AANC_VERSION:
5019 return &tapan_cdc_aanc_version;
5020 default:
5021 pr_err("%s: Unknown config_type 0x%x\n", __func__, config_type);
5022 return NULL;
5023 }
5024}
5025
5026static void tapan_init_slim_slave_cfg(struct snd_soc_codec *codec)
5027{
5028 struct tapan_priv *priv = snd_soc_codec_get_drvdata(codec);
5029 struct afe_param_cdc_slimbus_slave_cfg *cfg;
5030 struct wcd9xxx *wcd9xxx = codec->control_data;
5031 uint64_t eaddr = 0;
5032
5033 pr_debug("%s\n", __func__);
5034 cfg = &priv->slimbus_slave_cfg;
5035 cfg->minor_version = 1;
5036 cfg->tx_slave_port_offset = 0;
5037 cfg->rx_slave_port_offset = 16;
5038
5039 memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
5040 /* e-addr is 6-byte elemental address of the device */
5041 WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
5042 cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
5043 cfg->device_enum_addr_msw = eaddr >> 32;
5044
5045 pr_debug("%s: slimbus logical address 0x%llx\n", __func__, eaddr);
5046}
5047
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005048static void tapan_codec_init_reg(struct snd_soc_codec *codec)
5049{
5050 u32 i;
5051
5052 for (i = 0; i < ARRAY_SIZE(tapan_codec_reg_init_val); i++)
5053 snd_soc_update_bits(codec, tapan_codec_reg_init_val[i].reg,
5054 tapan_codec_reg_init_val[i].mask,
5055 tapan_codec_reg_init_val[i].val);
5056}
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005057static void tapan_slim_interface_init_reg(struct snd_soc_codec *codec)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005058{
5059 int i;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005060
5061 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
5062 wcd9xxx_interface_reg_write(codec->control_data,
5063 TAPAN_SLIM_PGD_PORT_INT_EN0 + i,
5064 0xFF);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005065}
5066
5067static int tapan_setup_irqs(struct tapan_priv *tapan)
5068{
5069 int ret = 0;
5070 struct snd_soc_codec *codec = tapan->codec;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005071 struct wcd9xxx *wcd9xxx = codec->control_data;
5072 struct wcd9xxx_core_resource *core_res = &wcd9xxx->core_res;
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005073
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005074 ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005075 tapan_slimbus_irq, "SLIMBUS Slave", tapan);
5076 if (ret)
5077 pr_err("%s: Failed to request irq %d\n", __func__,
5078 WCD9XXX_IRQ_SLIMBUS);
5079 else
5080 tapan_slim_interface_init_reg(codec);
5081
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005082 return ret;
5083}
5084
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005085static void tapan_cleanup_irqs(struct tapan_priv *tapan)
5086{
5087 struct snd_soc_codec *codec = tapan->codec;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005088 struct wcd9xxx *wcd9xxx = codec->control_data;
5089 struct wcd9xxx_core_resource *core_res = &wcd9xxx->core_res;
5090 wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tapan);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005091}
5092
Simmi Pateriya95466b12013-05-09 20:08:46 +05305093
5094static void tapan_enable_mux_bias_block(struct snd_soc_codec *codec)
5095{
5096 snd_soc_update_bits(codec, WCD9XXX_A_MBHC_SCALING_MUX_1,
5097 0x80, 0x00);
5098}
5099
5100static void tapan_put_cfilt_fast_mode(struct snd_soc_codec *codec,
5101 struct wcd9xxx_mbhc *mbhc)
5102{
5103 snd_soc_update_bits(codec, mbhc->mbhc_bias_regs.cfilt_ctl,
5104 0x30, 0x30);
5105}
5106
5107static void tapan_codec_specific_cal_setup(struct snd_soc_codec *codec,
5108 struct wcd9xxx_mbhc *mbhc)
5109{
5110 snd_soc_update_bits(codec, WCD9XXX_A_CDC_MBHC_B1_CTL,
Phani Kumar Uppalapati10754402013-07-12 22:48:45 -07005111 0x04, 0x04);
Simmi Pateriya95466b12013-05-09 20:08:46 +05305112 snd_soc_update_bits(codec, WCD9XXX_A_TX_7_MBHC_EN, 0xE0, 0xE0);
5113}
5114
Simmi Pateriya95466b12013-05-09 20:08:46 +05305115static struct wcd9xxx_cfilt_mode tapan_codec_switch_cfilt_mode(
5116 struct wcd9xxx_mbhc *mbhc,
5117 bool fast)
5118{
5119 struct snd_soc_codec *codec = mbhc->codec;
5120 struct wcd9xxx_cfilt_mode cfilt_mode;
5121
5122 if (fast)
5123 cfilt_mode.reg_mode_val = WCD9XXX_CFILT_EXT_PRCHG_EN;
5124 else
5125 cfilt_mode.reg_mode_val = WCD9XXX_CFILT_EXT_PRCHG_DSBL;
5126
5127 cfilt_mode.cur_mode_val =
5128 snd_soc_read(codec, mbhc->mbhc_bias_regs.cfilt_ctl) & 0x30;
Bhalchandra Gajare8e5fe252013-07-15 19:42:21 -07005129 cfilt_mode.reg_mask = 0x30;
5130
Simmi Pateriya95466b12013-05-09 20:08:46 +05305131 return cfilt_mode;
5132}
5133
5134static void tapan_select_cfilt(struct snd_soc_codec *codec,
5135 struct wcd9xxx_mbhc *mbhc)
5136{
5137 snd_soc_update_bits(codec, mbhc->mbhc_bias_regs.ctl_reg, 0x60, 0x00);
5138}
5139
Bhalchandra Gajare8e5fe252013-07-15 19:42:21 -07005140enum wcd9xxx_cdc_type tapan_get_cdc_type(void)
5141{
5142 return WCD9XXX_CDC_TYPE_TAPAN;
Simmi Pateriya95466b12013-05-09 20:08:46 +05305143}
5144
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005145static void wcd9xxx_prepare_hph_pa(struct wcd9xxx_mbhc *mbhc,
5146 struct list_head *lh)
5147{
5148 int i;
5149 struct snd_soc_codec *codec = mbhc->codec;
5150 u32 delay;
5151
5152 const struct wcd9xxx_reg_mask_val reg_set_paon[] = {
5153 {WCD9XXX_A_CDC_CLSH_B1_CTL, 0x0F, 0x00},
5154 {WCD9XXX_A_RX_HPH_CHOP_CTL, 0xFF, 0xA4},
5155 {WCD9XXX_A_RX_HPH_OCP_CTL, 0xFF, 0x67},
5156 {WCD9XXX_A_RX_HPH_L_TEST, 0x1, 0x0},
5157 {WCD9XXX_A_RX_HPH_R_TEST, 0x1, 0x0},
5158 {WCD9XXX_A_RX_HPH_BIAS_WG_OCP, 0xFF, 0x1A},
5159 {WCD9XXX_A_RX_HPH_CNP_WG_CTL, 0xFF, 0xDB},
5160 {WCD9XXX_A_RX_HPH_CNP_WG_TIME, 0xFF, 0x2A},
5161 {TAPAN_A_CDC_CONN_RX2_B2_CTL, 0xFF, 0x10},
5162 {WCD9XXX_A_CDC_CLK_OTHR_CTL, 0xFF, 0x05},
5163 {WCD9XXX_A_CDC_RX1_B6_CTL, 0xFF, 0x81},
5164 {WCD9XXX_A_CDC_CLK_RX_B1_CTL, 0x03, 0x03},
5165 {WCD9XXX_A_RX_HPH_L_GAIN, 0xFF, 0x2C},
5166 {WCD9XXX_A_CDC_RX2_B6_CTL, 0xFF, 0x81},
5167 {WCD9XXX_A_RX_HPH_R_GAIN, 0xFF, 0x2C},
5168 {WCD9XXX_A_BUCK_CTRL_CCL_4, 0xFF, 0x50},
5169 {WCD9XXX_A_BUCK_CTRL_VCL_1, 0xFF, 0x08},
5170 {WCD9XXX_A_BUCK_CTRL_CCL_1, 0xFF, 0x5B},
5171 {WCD9XXX_A_NCP_CLK, 0xFF, 0x9C},
5172 {WCD9XXX_A_NCP_CLK, 0xFF, 0xFC},
5173 {WCD9XXX_A_BUCK_MODE_3, 0xFF, 0xCE},
5174 {WCD9XXX_A_BUCK_CTRL_CCL_3, 0xFF, 0x6B},
5175 {WCD9XXX_A_BUCK_CTRL_CCL_3, 0xFF, 0x6F},
5176 {TAPAN_A_RX_BUCK_BIAS1, 0xFF, 0x62},
5177 {TAPAN_A_RX_HPH_BIAS_PA, 0xFF, 0x7A},
5178 {TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL, 0xFF, 0x02},
5179 {TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL, 0xFF, 0x06},
5180 {WCD9XXX_A_RX_COM_BIAS, 0xFF, 0x80},
5181 {WCD9XXX_A_BUCK_MODE_3, 0xFF, 0xC6},
5182 {WCD9XXX_A_BUCK_MODE_4, 0xFF, 0xE6},
5183 {WCD9XXX_A_BUCK_MODE_5, 0xFF, 0x02},
5184 {WCD9XXX_A_BUCK_MODE_1, 0xFF, 0xA1},
5185 /* Delay 1ms */
5186 {WCD9XXX_A_NCP_EN, 0xFF, 0xFF},
5187 /* Delay 1ms */
5188 {WCD9XXX_A_BUCK_MODE_5, 0xFF, 0x03},
5189 {WCD9XXX_A_BUCK_MODE_5, 0xFF, 0x7B},
5190 {WCD9XXX_A_CDC_CLSH_B1_CTL, 0xFF, 0xE6},
5191 {WCD9XXX_A_RX_HPH_L_DAC_CTL, 0xFF, 0x40},
5192 {WCD9XXX_A_RX_HPH_L_DAC_CTL, 0xFF, 0xC0},
5193 {WCD9XXX_A_RX_HPH_R_DAC_CTL, 0xFF, 0x40},
5194 {WCD9XXX_A_RX_HPH_R_DAC_CTL, 0xFF, 0xC0},
5195 {WCD9XXX_A_NCP_STATIC, 0xFF, 0x08},
5196 {WCD9XXX_A_RX_HPH_L_DAC_CTL, 0x03, 0x01},
5197 {WCD9XXX_A_RX_HPH_R_DAC_CTL, 0x03, 0x01},
5198 };
5199
5200 /*
5201 * Configure PA in class-AB, -18dB gain,
5202 * companding off, OCP off, Chopping ON
5203 */
5204 for (i = 0; i < ARRAY_SIZE(reg_set_paon); i++) {
5205 /*
5206 * Some of the codec registers like BUCK_MODE_1
5207 * and NCP_EN requires 1ms wait time for them
5208 * to take effect. Other register writes for
5209 * PA configuration do not require any wait time.
5210 */
5211 if (reg_set_paon[i].reg == WCD9XXX_A_BUCK_MODE_1 ||
5212 reg_set_paon[i].reg == WCD9XXX_A_NCP_EN)
5213 delay = 1000;
5214 else
5215 delay = 0;
5216 wcd9xxx_soc_update_bits_push(codec, lh,
5217 reg_set_paon[i].reg,
5218 reg_set_paon[i].mask,
5219 reg_set_paon[i].val, delay);
5220 }
5221 pr_debug("%s: PAs are prepared\n", __func__);
5222 return;
5223}
5224
5225static int wcd9xxx_enable_static_pa(struct wcd9xxx_mbhc *mbhc, bool enable)
5226{
5227 struct snd_soc_codec *codec = mbhc->codec;
5228 int wg_time = snd_soc_read(codec, WCD9XXX_A_RX_HPH_CNP_WG_TIME) *
5229 TAPAN_WG_TIME_FACTOR_US;
5230 /*
5231 * Tapan requires additional time to enable PA.
5232 * It is observed during experiments that we need
5233 * an additional wait time about 0.35 times of
5234 * the WG_TIME
5235 */
5236 wg_time += (int) (wg_time * 35) / 100;
5237
5238 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_CNP_EN, 0x30,
5239 enable ? 0x30 : 0x0);
5240 /* Wait for wave gen time to avoid pop noise */
5241 usleep_range(wg_time, wg_time + WCD9XXX_USLEEP_RANGE_MARGIN_US);
5242 pr_debug("%s: PAs are %s as static mode (wg_time %d)\n", __func__,
5243 enable ? "enabled" : "disabled", wg_time);
5244 return 0;
5245}
5246
5247static int tapan_setup_zdet(struct wcd9xxx_mbhc *mbhc,
5248 enum mbhc_impedance_detect_stages stage)
5249{
5250
5251 int ret = 0;
5252 struct snd_soc_codec *codec = mbhc->codec;
5253 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
5254 const int mux_wait_us = 25;
5255
5256 switch (stage) {
5257
5258 case PRE_MEAS:
5259 INIT_LIST_HEAD(&tapan->reg_save_restore);
5260 /* Configure PA */
5261 wcd9xxx_prepare_hph_pa(mbhc, &tapan->reg_save_restore);
5262
5263#define __wr(reg, mask, value) \
5264 do { \
5265 ret = wcd9xxx_soc_update_bits_push(codec, \
5266 &tapan->reg_save_restore, \
5267 reg, mask, value, 0); \
5268 if (ret < 0) \
5269 return ret; \
5270 } while (0)
5271
5272 /* Setup MBHC */
5273 __wr(WCD9XXX_A_MBHC_SCALING_MUX_1, 0x7F, 0x40);
5274 __wr(WCD9XXX_A_MBHC_SCALING_MUX_2, 0xFF, 0xF0);
5275 __wr(WCD9XXX_A_TX_7_MBHC_TEST_CTL, 0xFF, 0x78);
5276 __wr(WCD9XXX_A_TX_7_MBHC_EN, 0xFF, 0xEC);
5277 __wr(WCD9XXX_A_CDC_MBHC_TIMER_B4_CTL, 0xFF, 0x45);
5278 __wr(WCD9XXX_A_CDC_MBHC_TIMER_B5_CTL, 0xFF, 0x80);
5279
5280 __wr(WCD9XXX_A_CDC_MBHC_CLK_CTL, 0xFF, 0x0A);
5281 snd_soc_write(codec, WCD9XXX_A_CDC_MBHC_EN_CTL, 0x2);
5282 __wr(WCD9XXX_A_CDC_MBHC_CLK_CTL, 0xFF, 0x02);
5283
5284 /* Enable Impedance Detection */
5285 __wr(WCD9XXX_A_MBHC_HPH, 0xFF, 0xC8);
5286
5287 /*
5288 * CnP setup for 0mV
5289 * Route static data as input to noise shaper
5290 */
5291 __wr(TAPAN_A_CDC_RX1_B3_CTL, 0xFF, 0x02);
5292 __wr(TAPAN_A_CDC_RX2_B3_CTL, 0xFF, 0x02);
5293
5294 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_L_TEST,
5295 0x02, 0x00);
5296 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_R_TEST,
5297 0x02, 0x00);
5298
5299 /* Reset the HPHL static data pointer */
5300 __wr(TAPAN_A_CDC_RX1_B2_CTL, 0xFF, 0x00);
5301 /* Four consecutive writes to set 0V as static data input */
5302 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5303 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5304 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5305 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5306
5307 /* Reset the HPHR static data pointer */
5308 __wr(TAPAN_A_CDC_RX2_B2_CTL, 0xFF, 0x00);
5309 /* Four consecutive writes to set 0V as static data input */
5310 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5311 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5312 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5313 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5314
5315 /* Enable the HPHL and HPHR PA */
5316 wcd9xxx_enable_static_pa(mbhc, true);
5317 break;
5318 case POST_MEAS:
5319 /* Turn off ICAL */
5320 snd_soc_write(codec, WCD9XXX_A_MBHC_SCALING_MUX_2, 0xF0);
5321
5322 wcd9xxx_enable_static_pa(mbhc, false);
5323
5324 /*
5325 * Setup CnP wavegen to ramp to the desired
5326 * output using a 40ms ramp
5327 */
5328
5329 /* CnP wavegen current to 0.5uA */
5330 snd_soc_write(codec, WCD9XXX_A_RX_HPH_BIAS_WG_OCP, 0x1A);
5331 /* Set the current division ratio to 2000 */
5332 snd_soc_write(codec, WCD9XXX_A_RX_HPH_CNP_WG_CTL, 0xDF);
5333 /* Set the wavegen timer to max (60msec) */
5334 snd_soc_write(codec, WCD9XXX_A_RX_HPH_CNP_WG_TIME, 0xA0);
5335 /* Set the CnP reference current to sc_bias */
5336 snd_soc_write(codec, WCD9XXX_A_RX_HPH_OCP_CTL, 0x6D);
5337
5338 snd_soc_write(codec, TAPAN_A_CDC_RX1_B2_CTL, 0x00);
5339 /* Four consecutive writes to set -10mV as static data input */
5340 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x00);
5341 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x1F);
5342 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0x19);
5343 snd_soc_write(codec, TAPAN_A_CDC_RX1_B1_CTL, 0xAA);
5344
5345 snd_soc_write(codec, TAPAN_A_CDC_RX2_B2_CTL, 0x00);
5346 /* Four consecutive writes to set -10mV as static data input */
5347 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x00);
5348 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x1F);
5349 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0x19);
5350 snd_soc_write(codec, TAPAN_A_CDC_RX2_B1_CTL, 0xAA);
5351
5352 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_L_TEST,
5353 0x02, 0x02);
5354 snd_soc_update_bits(codec, WCD9XXX_A_RX_HPH_R_TEST,
5355 0x02, 0x02);
5356 /* Enable the HPHL and HPHR PA and wait for 60mS */
5357 wcd9xxx_enable_static_pa(mbhc, true);
5358
5359 snd_soc_update_bits(codec, WCD9XXX_A_MBHC_SCALING_MUX_1,
5360 0x7F, 0x40);
5361 usleep_range(mux_wait_us,
5362 mux_wait_us + WCD9XXX_USLEEP_RANGE_MARGIN_US);
5363 break;
5364 case PA_DISABLE:
5365 wcd9xxx_enable_static_pa(mbhc, false);
5366 wcd9xxx_restore_registers(codec, &tapan->reg_save_restore);
5367 break;
5368 }
5369#undef __wr
5370
5371 return ret;
5372}
5373
5374static void tapan_compute_impedance(s16 *l, s16 *r, uint32_t *zl, uint32_t *zr)
5375{
5376 int zln, zld;
5377 int zrn, zrd;
5378 int rl = 0, rr = 0;
5379
5380 zln = (l[1] - l[0]) * TAPAN_ZDET_MUL_FACTOR;
5381 zld = (l[2] - l[0]);
5382 if (zld)
5383 rl = zln / zld;
5384
5385 zrn = (r[1] - r[0]) * TAPAN_ZDET_MUL_FACTOR;
5386 zrd = (r[2] - r[0]);
5387 if (zrd)
5388 rr = zrn / zrd;
5389
5390 *zl = rl;
5391 *zr = rr;
5392}
5393
Simmi Pateriya95466b12013-05-09 20:08:46 +05305394static const struct wcd9xxx_mbhc_cb mbhc_cb = {
5395 .enable_mux_bias_block = tapan_enable_mux_bias_block,
5396 .cfilt_fast_mode = tapan_put_cfilt_fast_mode,
5397 .codec_specific_cal = tapan_codec_specific_cal_setup,
Simmi Pateriya95466b12013-05-09 20:08:46 +05305398 .switch_cfilt_mode = tapan_codec_switch_cfilt_mode,
5399 .select_cfilt = tapan_select_cfilt,
Bhalchandra Gajare8e5fe252013-07-15 19:42:21 -07005400 .get_cdc_type = tapan_get_cdc_type,
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005401 .setup_zdet = tapan_setup_zdet,
5402 .compute_impedance = tapan_compute_impedance,
Simmi Pateriya95466b12013-05-09 20:08:46 +05305403};
5404
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005405int tapan_hs_detect(struct snd_soc_codec *codec,
5406 struct wcd9xxx_mbhc_config *mbhc_cfg)
5407{
5408 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
5409 return wcd9xxx_mbhc_start(&tapan->mbhc, mbhc_cfg);
5410}
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005411EXPORT_SYMBOL(tapan_hs_detect);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005412
Joonwoo Parke7d724e2013-08-19 15:51:01 -07005413void tapan_hs_detect_exit(struct snd_soc_codec *codec)
5414{
5415 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
5416 wcd9xxx_mbhc_stop(&tapan->mbhc);
5417}
5418EXPORT_SYMBOL(tapan_hs_detect_exit);
5419
Damir Didjustod6aea992013-09-03 21:18:59 -07005420void tapan_event_register(
5421 int (*machine_event_cb)(struct snd_soc_codec *codec,
5422 enum wcd9xxx_codec_event),
5423 struct snd_soc_codec *codec)
5424{
5425 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
5426 tapan->machine_codec_event_cb = machine_event_cb;
5427}
5428EXPORT_SYMBOL(tapan_event_register);
5429
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005430static int tapan_device_down(struct wcd9xxx *wcd9xxx)
5431{
5432 struct snd_soc_codec *codec;
5433
5434 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
5435 snd_soc_card_change_online_state(codec->card, 0);
5436
5437 return 0;
5438}
5439
Bhalchandra Gajare16748932013-10-01 18:16:05 -07005440static const struct wcd9xxx_mbhc_intr cdc_intr_ids = {
5441 .poll_plug_rem = WCD9XXX_IRQ_MBHC_REMOVAL,
5442 .shortavg_complete = WCD9XXX_IRQ_MBHC_SHORT_TERM,
5443 .potential_button_press = WCD9XXX_IRQ_MBHC_PRESS,
5444 .button_release = WCD9XXX_IRQ_MBHC_RELEASE,
5445 .dce_est_complete = WCD9XXX_IRQ_MBHC_POTENTIAL,
5446 .insertion = WCD9XXX_IRQ_MBHC_INSERTION,
5447 .hph_left_ocp = WCD9306_IRQ_HPH_PA_OCPL_FAULT,
5448 .hph_right_ocp = WCD9306_IRQ_HPH_PA_OCPR_FAULT,
5449 .hs_jack_switch = WCD9306_IRQ_MBHC_JACK_SWITCH,
5450};
5451
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005452static int tapan_post_reset_cb(struct wcd9xxx *wcd9xxx)
5453{
5454 int ret = 0;
5455 int rco_clk_rate;
5456 struct snd_soc_codec *codec;
5457 struct tapan_priv *tapan;
5458
5459 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
5460 tapan = snd_soc_codec_get_drvdata(codec);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005461
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005462 snd_soc_card_change_online_state(codec->card, 1);
5463
5464 mutex_lock(&codec->mutex);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005465 if (codec->reg_def_copy) {
5466 pr_debug("%s: Update ASOC cache", __func__);
5467 kfree(codec->reg_cache);
5468 codec->reg_cache = kmemdup(codec->reg_def_copy,
5469 codec->reg_size, GFP_KERNEL);
5470 if (!codec->reg_cache) {
5471 pr_err("%s: Cache update failed!\n", __func__);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005472 mutex_unlock(&codec->mutex);
5473 return -ENOMEM;
5474 }
5475 }
5476
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005477 if (spkr_drv_wrnd == 1)
5478 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005479
5480 tapan_update_reg_defaults(codec);
5481 tapan_update_reg_mclk_rate(wcd9xxx);
5482 tapan_codec_init_reg(codec);
5483 ret = tapan_handle_pdata(tapan);
5484 if (IS_ERR_VALUE(ret))
5485 pr_err("%s: bad pdata\n", __func__);
5486
5487 tapan_slim_interface_init_reg(codec);
5488
Joonwoo Park865bcf02013-07-15 14:05:32 -07005489 wcd9xxx_resmgr_post_ssr(&tapan->resmgr);
5490
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005491 wcd9xxx_mbhc_deinit(&tapan->mbhc);
5492
5493 if (TAPAN_IS_1_0(wcd9xxx->version))
5494 rco_clk_rate = TAPAN_MCLK_CLK_12P288MHZ;
5495 else
5496 rco_clk_rate = TAPAN_MCLK_CLK_9P6MHZ;
5497
5498 ret = wcd9xxx_mbhc_init(&tapan->mbhc, &tapan->resmgr, codec, NULL,
Bhalchandra Gajare16748932013-10-01 18:16:05 -07005499 &mbhc_cb, &cdc_intr_ids, rco_clk_rate,
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005500 TAPAN_CDC_ZDET_SUPPORTED);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005501 if (ret)
5502 pr_err("%s: mbhc init failed %d\n", __func__, ret);
5503 else
5504 wcd9xxx_mbhc_start(&tapan->mbhc, tapan->mbhc.mbhc_cfg);
Joonwoo Parkc98049a2013-07-30 16:43:34 -07005505
5506 tapan_cleanup_irqs(tapan);
5507 ret = tapan_setup_irqs(tapan);
5508 if (ret)
5509 pr_err("%s: Failed to setup irq: %d\n", __func__, ret);
5510
Damir Didjustod6aea992013-09-03 21:18:59 -07005511 tapan->machine_codec_event_cb(codec, WCD9XXX_CODEC_EVENT_CODEC_UP);
5512
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005513 mutex_unlock(&codec->mutex);
5514 return ret;
5515}
5516
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005517static struct wcd9xxx_reg_address tapan_reg_address = {
5518};
5519
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005520static int wcd9xxx_ssr_register(struct wcd9xxx *control,
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005521 int (*device_down_cb)(struct wcd9xxx *wcd9xxx),
5522 int (*device_up_cb)(struct wcd9xxx *wcd9xxx),
5523 void *priv)
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005524{
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005525 control->dev_down = device_down_cb;
5526 control->post_reset = device_up_cb;
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005527 control->ssr_priv = priv;
5528 return 0;
5529}
5530
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07005531static struct regulator *tapan_codec_find_regulator(
5532 struct snd_soc_codec *codec,
5533 const char *name)
5534{
5535 int i;
5536 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
5537
5538 for (i = 0; i < core->num_of_supplies; i++) {
5539 if (core->supplies[i].supply &&
5540 !strcmp(core->supplies[i].supply, name))
5541 return core->supplies[i].consumer;
5542 }
5543 return NULL;
5544}
5545
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005546static void tapan_enable_config_rco(struct wcd9xxx *core, bool enable)
5547{
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005548 struct wcd9xxx_core_resource *core_res = &core->core_res;
5549
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005550 if (enable) {
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07005551 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5552 0x80, 0x80);
5553 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5554 0x04, 0x04);
5555 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5556 0x01, 0x01);
5557 usleep_range(1000, 1000);
5558 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5559 0x80, 0x00);
5560
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005561 /* Enable RC Oscillator */
5562 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_FREQ, 0x10, 0x00);
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005563 wcd9xxx_reg_write(core_res, WCD9XXX_A_BIAS_OSC_BG_CTL, 0x17);
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005564 usleep_range(5, 5);
5565 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_FREQ, 0x80, 0x80);
5566 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_TEST, 0x80, 0x80);
5567 usleep_range(10, 10);
5568 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_TEST, 0x80, 0x00);
5569 usleep_range(20, 20);
5570 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN1, 0x08, 0x08);
5571 /* Enable MCLK and wait 1ms till it gets enabled */
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005572 wcd9xxx_reg_write(core_res, WCD9XXX_A_CLK_BUFF_EN2, 0x02);
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005573 usleep_range(1000, 1000);
5574 /* Enable CLK BUFF and wait for 1.2ms */
5575 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN1, 0x01, 0x01);
5576 usleep_range(1000, 1200);
5577
5578 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN2, 0x02, 0x00);
5579 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN2, 0x04, 0x04);
5580 wcd9xxx_reg_update(core, WCD9XXX_A_CDC_CLK_MCLK_CTL,
5581 0x01, 0x01);
5582 usleep_range(50, 50);
5583 } else {
5584 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN2, 0x04, 0x00);
5585 usleep_range(50, 50);
5586 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN2, 0x02, 0x02);
5587 wcd9xxx_reg_update(core, WCD9XXX_A_CLK_BUFF_EN1, 0x05, 0x00);
5588 usleep_range(50, 50);
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07005589
5590 wcd9xxx_reg_update(core, WCD9XXX_A_RC_OSC_FREQ, 0x80, 0x00);
5591 usleep_range(10, 10);
5592 wcd9xxx_reg_write(core_res, WCD9XXX_A_BIAS_OSC_BG_CTL, 0x16);
5593 wcd9xxx_reg_update(core, WCD9XXX_A_BIAS_CENTRAL_BG_CTL,
5594 0x03, 0x00);
5595 usleep_range(100, 100);
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005596 }
5597
5598}
5599
5600static bool tapan_check_wcd9306(struct device *cdc_dev, bool sensed)
5601{
5602 struct wcd9xxx *core = dev_get_drvdata(cdc_dev->parent);
5603 u8 reg_val;
5604 bool ret = true;
5605 unsigned long timeout;
5606 bool timedout;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005607 struct wcd9xxx_core_resource *core_res = &core->core_res;
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005608
5609 if (!core) {
5610 dev_err(cdc_dev, "%s: core not initialized\n", __func__);
5611 return -EINVAL;
5612 }
5613
5614 tapan_enable_config_rco(core, 1);
5615
5616 if (sensed == false) {
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005617 reg_val = wcd9xxx_reg_read(core_res, TAPAN_A_QFUSE_CTL);
5618 wcd9xxx_reg_write(core_res, TAPAN_A_QFUSE_CTL,
5619 (reg_val | 0x03));
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005620 }
5621
5622 timeout = jiffies + HZ;
5623 do {
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005624 if ((wcd9xxx_reg_read(core_res, TAPAN_A_QFUSE_STATUS)))
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005625 break;
5626 } while (!(timedout = time_after(jiffies, timeout)));
5627
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005628 if (wcd9xxx_reg_read(core_res, TAPAN_A_QFUSE_DATA_OUT1) ||
5629 wcd9xxx_reg_read(core_res, TAPAN_A_QFUSE_DATA_OUT2)) {
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005630 dev_info(cdc_dev, "%s: wcd9302 detected\n", __func__);
5631 ret = false;
5632 } else
5633 dev_info(cdc_dev, "%s: wcd9306 detected\n", __func__);
5634
5635 tapan_enable_config_rco(core, 0);
5636 return ret;
5637};
5638
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005639static int tapan_codec_probe(struct snd_soc_codec *codec)
5640{
5641 struct wcd9xxx *control;
5642 struct tapan_priv *tapan;
5643 struct wcd9xxx_pdata *pdata;
5644 struct wcd9xxx *wcd9xxx;
5645 struct snd_soc_dapm_context *dapm = &codec->dapm;
5646 int ret = 0;
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07005647 int i, rco_clk_rate;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005648 void *ptr = NULL;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005649 struct wcd9xxx_core_resource *core_res;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005650
5651 codec->control_data = dev_get_drvdata(codec->dev->parent);
5652 control = codec->control_data;
5653
Joonwoo Park8ffa2812013-08-07 19:01:30 -07005654 wcd9xxx_ssr_register(control, tapan_device_down,
5655 tapan_post_reset_cb, (void *)codec);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005656
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005657 dev_info(codec->dev, "%s()\n", __func__);
5658
5659 tapan = kzalloc(sizeof(struct tapan_priv), GFP_KERNEL);
5660 if (!tapan) {
5661 dev_err(codec->dev, "Failed to allocate private data\n");
5662 return -ENOMEM;
5663 }
5664 for (i = 0 ; i < NUM_DECIMATORS; i++) {
5665 tx_hpf_work[i].tapan = tapan;
5666 tx_hpf_work[i].decimator = i + 1;
5667 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
5668 tx_hpf_corner_freq_callback);
5669 }
5670
5671 snd_soc_codec_set_drvdata(codec, tapan);
5672
5673 /* codec resmgr module init */
5674 wcd9xxx = codec->control_data;
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005675 core_res = &wcd9xxx->core_res;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005676 pdata = dev_get_platdata(codec->dev->parent);
Bhalchandra Gajare9b4eb3b2013-04-30 12:00:41 -07005677 ret = wcd9xxx_resmgr_init(&tapan->resmgr, codec, core_res, pdata,
Bhalchandra Gajare9943aa62013-10-09 18:40:11 -07005678 &pdata->micbias, &tapan_reg_address,
5679 WCD9XXX_CDC_TYPE_TAPAN);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005680 if (ret) {
5681 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005682 return ret;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005683 }
5684
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07005685 tapan->cp_regulators[CP_REG_BUCK] = tapan_codec_find_regulator(codec,
5686 WCD9XXX_SUPPLY_BUCK_NAME);
5687 tapan->cp_regulators[CP_REG_BHELPER] = tapan_codec_find_regulator(codec,
5688 "cdc-vdd-buckhelper");
5689
Bhalchandra Gajare7c739522013-06-20 15:31:02 -07005690 tapan->clsh_d.buck_mv = tapan_codec_get_buck_mv(codec);
5691 /*
5692 * If 1.8 volts is requested on the vdd_cp line, then
5693 * assume that S4 is in a dynamically switchable state
5694 * and can switch between 1.8 volts and 2.15 volts
5695 */
5696 if (tapan->clsh_d.buck_mv == WCD9XXX_CDC_BUCK_MV_1P8)
5697 tapan->clsh_d.is_dynamic_vdd_cp = true;
5698 wcd9xxx_clsh_init(&tapan->clsh_d, &tapan->resmgr);
5699
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07005700 if (TAPAN_IS_1_0(control->version))
5701 rco_clk_rate = TAPAN_MCLK_CLK_12P288MHZ;
5702 else
5703 rco_clk_rate = TAPAN_MCLK_CLK_9P6MHZ;
5704
Joonwoo Parkccccba72013-04-26 11:19:46 -07005705 ret = wcd9xxx_mbhc_init(&tapan->mbhc, &tapan->resmgr, codec, NULL,
Bhalchandra Gajare16748932013-10-01 18:16:05 -07005706 &mbhc_cb, &cdc_intr_ids, rco_clk_rate,
Phani Kumar Uppalapati01a77e12013-08-08 15:31:35 -07005707 TAPAN_CDC_ZDET_SUPPORTED);
Simmi Pateriya95466b12013-05-09 20:08:46 +05305708
Simmi Pateriya0a44d842013-04-03 01:12:42 +05305709 if (ret) {
5710 pr_err("%s: mbhc init failed %d\n", __func__, ret);
5711 return ret;
5712 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005713
5714 tapan->codec = codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005715 for (i = 0; i < COMPANDER_MAX; i++) {
5716 tapan->comp_enabled[i] = 0;
5717 tapan->comp_fs[i] = COMPANDER_FS_48KHZ;
5718 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005719 tapan->intf_type = wcd9xxx_get_intf_type();
5720 tapan->aux_pga_cnt = 0;
5721 tapan->aux_l_gain = 0x1F;
5722 tapan->aux_r_gain = 0x1F;
5723 tapan_update_reg_defaults(codec);
Ravishankar Sarawadid6273212013-05-07 15:08:27 -07005724 tapan_update_reg_mclk_rate(wcd9xxx);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005725 tapan_codec_init_reg(codec);
5726 ret = tapan_handle_pdata(tapan);
5727 if (IS_ERR_VALUE(ret)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005728 dev_err(codec->dev, "%s: bad pdata\n", __func__);
5729 goto err_pdata;
5730 }
5731
5732 if (spkr_drv_wrnd > 0) {
Joonwoo Park533b3682013-06-13 11:41:21 -07005733 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005734 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
5735 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -07005736 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005737 }
5738
5739 ptr = kmalloc((sizeof(tapan_rx_chs) +
5740 sizeof(tapan_tx_chs)), GFP_KERNEL);
5741 if (!ptr) {
5742 pr_err("%s: no mem for slim chan ctl data\n", __func__);
5743 ret = -ENOMEM;
5744 goto err_nomem_slimch;
5745 }
5746
5747 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005748 snd_soc_dapm_new_controls(dapm, tapan_dapm_i2s_widgets,
5749 ARRAY_SIZE(tapan_dapm_i2s_widgets));
5750 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
5751 ARRAY_SIZE(audio_i2s_map));
5752 for (i = 0; i < ARRAY_SIZE(tapan_i2s_dai); i++)
5753 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005754 } else if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
5755 for (i = 0; i < NUM_CODEC_DAIS; i++) {
5756 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
5757 init_waitqueue_head(&tapan->dai[i].dai_wait);
5758 }
Damir Didjustod6aea992013-09-03 21:18:59 -07005759 tapan_init_slim_slave_cfg(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005760 }
5761
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07005762 if (codec_ver == WCD9306) {
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005763 snd_soc_add_codec_controls(codec, tapan_9306_snd_controls,
5764 ARRAY_SIZE(tapan_9306_snd_controls));
5765 snd_soc_dapm_new_controls(dapm, tapan_9306_dapm_widgets,
5766 ARRAY_SIZE(tapan_9306_dapm_widgets));
5767 snd_soc_dapm_add_routes(dapm, wcd9306_map,
5768 ARRAY_SIZE(wcd9306_map));
5769 } else {
5770 snd_soc_dapm_add_routes(dapm, wcd9302_map,
5771 ARRAY_SIZE(wcd9302_map));
5772 }
5773
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005774 control->num_rx_port = TAPAN_RX_MAX;
5775 control->rx_chs = ptr;
5776 memcpy(control->rx_chs, tapan_rx_chs, sizeof(tapan_rx_chs));
5777 control->num_tx_port = TAPAN_TX_MAX;
5778 control->tx_chs = ptr + sizeof(tapan_rx_chs);
5779 memcpy(control->tx_chs, tapan_tx_chs, sizeof(tapan_tx_chs));
5780
5781 snd_soc_dapm_sync(dapm);
5782
5783 (void) tapan_setup_irqs(tapan);
5784
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005785 atomic_set(&kp_tapan_priv, (unsigned long)tapan);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07005786 mutex_lock(&dapm->codec->mutex);
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07005787 if (codec_ver == WCD9306) {
5788 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
5789 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
5790 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
5791 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
5792 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
5793 }
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07005794 snd_soc_dapm_sync(dapm);
5795 mutex_unlock(&dapm->codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005796
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005797 codec->ignore_pmdown_time = 1;
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005798
5799 if (ret)
5800 tapan_cleanup_irqs(tapan);
5801
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005802 return ret;
5803
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005804err_pdata:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005805 kfree(ptr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005806err_nomem_slimch:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005807 kfree(tapan);
5808 return ret;
5809}
5810
5811static int tapan_codec_remove(struct snd_soc_codec *codec)
5812{
5813 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07005814 int index = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005815
Joonwoo Park533b3682013-06-13 11:41:21 -07005816 WCD9XXX_BG_CLK_LOCK(&tapan->resmgr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005817 atomic_set(&kp_tapan_priv, 0);
5818
5819 if (spkr_drv_wrnd > 0)
5820 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
5821 WCD9XXX_BANDGAP_AUDIO_MODE);
Joonwoo Park533b3682013-06-13 11:41:21 -07005822 WCD9XXX_BG_CLK_UNLOCK(&tapan->resmgr);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005823
5824 tapan_cleanup_irqs(tapan);
5825
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005826 /* cleanup MBHC */
5827 wcd9xxx_mbhc_deinit(&tapan->mbhc);
5828 /* cleanup resmgr */
5829 wcd9xxx_resmgr_deinit(&tapan->resmgr);
5830
Bhalchandra Gajare5b4199c2013-07-03 14:35:43 -07005831 for (index = 0; index < CP_REG_MAX; index++)
5832 tapan->cp_regulators[index] = NULL;
5833
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005834 kfree(tapan);
5835 return 0;
5836}
5837
5838static struct snd_soc_codec_driver soc_codec_dev_tapan = {
5839 .probe = tapan_codec_probe,
5840 .remove = tapan_codec_remove,
5841
5842 .read = tapan_read,
5843 .write = tapan_write,
5844
5845 .readable_register = tapan_readable,
5846 .volatile_register = tapan_volatile,
5847
5848 .reg_cache_size = TAPAN_CACHE_SIZE,
5849 .reg_cache_default = tapan_reset_reg_defaults,
5850 .reg_word_size = 1,
5851
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005852 .controls = tapan_common_snd_controls,
5853 .num_controls = ARRAY_SIZE(tapan_common_snd_controls),
5854 .dapm_widgets = tapan_common_dapm_widgets,
5855 .num_dapm_widgets = ARRAY_SIZE(tapan_common_dapm_widgets),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005856 .dapm_routes = audio_map,
5857 .num_dapm_routes = ARRAY_SIZE(audio_map),
5858};
5859
5860#ifdef CONFIG_PM
5861static int tapan_suspend(struct device *dev)
5862{
5863 dev_dbg(dev, "%s: system suspend\n", __func__);
5864 return 0;
5865}
5866
5867static int tapan_resume(struct device *dev)
5868{
5869 struct platform_device *pdev = to_platform_device(dev);
5870 struct tapan_priv *tapan = platform_get_drvdata(pdev);
5871 dev_dbg(dev, "%s: system resume\n", __func__);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08005872 /* Notify */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005873 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, WCD9XXX_EVENT_POST_RESUME);
5874 return 0;
5875}
5876
5877static const struct dev_pm_ops tapan_pm_ops = {
5878 .suspend = tapan_suspend,
5879 .resume = tapan_resume,
5880};
5881#endif
5882
5883static int __devinit tapan_probe(struct platform_device *pdev)
5884{
5885 int ret = 0;
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005886 bool is_wcd9306;
5887
5888 is_wcd9306 = tapan_check_wcd9306(&pdev->dev, false);
5889 if (is_wcd9306 < 0) {
5890 dev_info(&pdev->dev, "%s: cannot find codec type, default to 9306\n",
5891 __func__);
5892 is_wcd9306 = true;
5893 }
Phani Kumar Uppalapaticc3ec0c2013-09-06 18:04:03 -07005894 codec_ver = is_wcd9306 ? WCD9306 : WCD9302;
Phani Kumar Uppalapati71ba8882013-04-12 19:57:52 -07005895
5896 if (!is_wcd9306) {
5897 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
5898 ret = snd_soc_register_codec(&pdev->dev,
5899 &soc_codec_dev_tapan,
5900 tapan9302_dai, ARRAY_SIZE(tapan9302_dai));
5901 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
5902 ret = snd_soc_register_codec(&pdev->dev,
5903 &soc_codec_dev_tapan,
5904 tapan_i2s_dai, ARRAY_SIZE(tapan_i2s_dai));
5905 } else {
5906 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
5907 ret = snd_soc_register_codec(&pdev->dev,
5908 &soc_codec_dev_tapan,
5909 tapan_dai, ARRAY_SIZE(tapan_dai));
5910 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
5911 ret = snd_soc_register_codec(&pdev->dev,
5912 &soc_codec_dev_tapan,
5913 tapan_i2s_dai, ARRAY_SIZE(tapan_i2s_dai));
5914 }
5915
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08005916 return ret;
5917}
5918static int __devexit tapan_remove(struct platform_device *pdev)
5919{
5920 snd_soc_unregister_codec(&pdev->dev);
5921 return 0;
5922}
5923static struct platform_driver tapan_codec_driver = {
5924 .probe = tapan_probe,
5925 .remove = tapan_remove,
5926 .driver = {
5927 .name = "tapan_codec",
5928 .owner = THIS_MODULE,
5929#ifdef CONFIG_PM
5930 .pm = &tapan_pm_ops,
5931#endif
5932 },
5933};
5934
5935static int __init tapan_codec_init(void)
5936{
5937 return platform_driver_register(&tapan_codec_driver);
5938}
5939
5940static void __exit tapan_codec_exit(void)
5941{
5942 platform_driver_unregister(&tapan_codec_driver);
5943}
5944
5945module_init(tapan_codec_init);
5946module_exit(tapan_codec_exit);
5947
5948MODULE_DESCRIPTION("Tapan codec driver");
5949MODULE_LICENSE("GPL v2");