blob: 037d1a47ea98026975bbf3d40aed94c1f0b18488 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/proc-v6.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
Hyok S. Choid090ddd2006-06-28 14:10:01 +01005 * Modified by Catalin Marinas for noMMU support
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This is the "shell" of the ARMv6 processor support.
12 */
Tim Abbott991da172009-04-27 14:02:22 -040013#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <asm/assembler.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020016#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010017#include <asm/hwcap.h>
Russell King74945c82006-03-16 14:44:36 +000018#include <asm/pgtable-hwdef.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/pgtable.h>
20
21#include "proc-macros.S"
22
23#define D_CACHE_LINE_SIZE 32
24
Russell King3747b362006-03-27 16:59:07 +010025#define TTB_C (1 << 0)
26#define TTB_S (1 << 1)
27#define TTB_IMP (1 << 2)
28#define TTB_RGN_NC (0 << 3)
29#define TTB_RGN_WBWA (1 << 3)
30#define TTB_RGN_WT (2 << 3)
31#define TTB_RGN_WB (3 << 3)
32
Russell Kingf2131d32007-02-08 20:46:20 +000033#ifndef CONFIG_SMP
34#define TTB_FLAGS TTB_RGN_WBWA
Russell King4b46d642009-11-01 17:44:24 +000035#define PMD_FLAGS PMD_SECT_WB
Russell Kingf2131d32007-02-08 20:46:20 +000036#else
37#define TTB_FLAGS TTB_RGN_WBWA|TTB_S
Russell King4b46d642009-11-01 17:44:24 +000038#define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S
Russell Kingf2131d32007-02-08 20:46:20 +000039#endif
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041ENTRY(cpu_v6_proc_init)
42 mov pc, lr
43
44ENTRY(cpu_v6_proc_fin)
Tony Lindgren67c5587a2005-10-19 23:00:56 +010045 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
46 bic r0, r0, #0x1000 @ ...i............
47 bic r0, r0, #0x0006 @ .............ca.
48 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010049 mov pc, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51/*
52 * cpu_v6_reset(loc)
53 *
54 * Perform a soft reset of the system. Put the CPU into the
55 * same state as it would be if it had been reset, and branch
56 * to what would be the reset vector.
57 *
58 * - loc - location to jump to for soft reset
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 */
60 .align 5
61ENTRY(cpu_v6_reset)
62 mov pc, r0
63
64/*
65 * cpu_v6_do_idle()
66 *
67 * Idle the processor (eg, wait for interrupt).
68 *
69 * IRQs are already disabled.
70 */
71ENTRY(cpu_v6_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000072 mov r1, #0
73 mcr p15, 0, r1, c7, c10, 4 @ DWB - WFI may enter a low-power mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
75 mov pc, lr
76
77ENTRY(cpu_v6_dcache_clean_area)
78#ifndef TLB_CAN_READ_FROM_L1_CACHE
791: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
80 add r0, r0, #D_CACHE_LINE_SIZE
81 subs r1, r1, #D_CACHE_LINE_SIZE
82 bhi 1b
83#endif
84 mov pc, lr
85
86/*
87 * cpu_arm926_switch_mm(pgd_phys, tsk)
88 *
89 * Set the translation table base pointer to be pgd_phys
90 *
91 * - pgd_phys - physical address of new TTB
92 *
93 * It is assumed that:
94 * - we are not using split page tables
95 */
96ENTRY(cpu_v6_switch_mm)
Hyok S. Choid090ddd2006-06-28 14:10:01 +010097#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 mov r2, #0
99 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Russell Kingf2131d32007-02-08 20:46:20 +0000100 orr r0, r0, #TTB_FLAGS
Russell Kingd93742f2005-08-15 16:53:38 +0100101 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
103 mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
104 mcr p15, 0, r1, c13, c0, 1 @ set context ID
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100105#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 mov pc, lr
107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108/*
Russell Kingad1ae2f2006-12-13 14:34:43 +0000109 * cpu_v6_set_pte_ext(ptep, pte, ext)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 *
111 * Set a level 2 translation table entry.
112 *
113 * - ptep - pointer to level 2 translation table entry
114 * (hardware version is stored at -1024 bytes)
115 * - pte - PTE value to store
Russell Kingad1ae2f2006-12-13 14:34:43 +0000116 * - ext - value for extended PTE bits
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 */
Russell King639b0ae2008-09-06 21:07:45 +0100118 armv6_mt_table cpu_v6
119
Russell Kingad1ae2f2006-12-13 14:34:43 +0000120ENTRY(cpu_v6_set_pte_ext)
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100121#ifdef CONFIG_MMU
Russell King639b0ae2008-09-06 21:07:45 +0100122 armv6_set_pte_ext cpu_v6
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100123#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 mov pc, lr
125
126
127
Saeed Bisharaedabd382009-08-06 15:12:43 +0300128 .type cpu_v6_name, #object
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129cpu_v6_name:
Russell King94b1e962006-12-08 15:32:25 +0000130 .asciz "ARMv6-compatible processor"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300131 .size cpu_v6_name, . - cpu_v6_name
132
133 .type cpu_pj4_name, #object
134cpu_pj4_name:
135 .asciz "Marvell PJ4 processor"
136 .size cpu_pj4_name, . - cpu_pj4_name
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 .align
139
Russell King5085f3f2010-10-01 15:37:05 +0100140 __CPUINIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
142/*
143 * __v6_setup
144 *
145 * Initialise TLB, Caches, and MMU state ready to switch the MMU
146 * on. Return in r0 the new CP15 C1 control register setting.
147 *
148 * We automatically detect if we have a Harvard cache, and use the
149 * Harvard cache control instructions insead of the unified cache
150 * control instructions.
151 *
152 * This should be able to cover all ARMv6 cores.
153 *
154 * It is assumed that:
155 * - cache type register is implemented
156 */
157__v6_setup:
Russell King862184f2005-11-07 21:05:42 +0000158#ifdef CONFIG_SMP
Russell King862184f2005-11-07 21:05:42 +0000159 mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
160 orr r0, r0, #0x20
161 mcr p15, 0, r0, c1, c0, 1
162#endif
Russell King862184f2005-11-07 21:05:42 +0000163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 mov r0, #0
165 mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
166 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
167 mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
168 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100169#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
171 mcr p15, 0, r0, c2, c0, 2 @ TTB control register
Russell Kingf2131d32007-02-08 20:46:20 +0000172 orr r4, r4, #TTB_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100174#endif /* CONFIG_MMU */
Russell King22b19082006-06-29 15:09:57 +0100175 adr r5, v6_crval
176 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100177#ifdef CONFIG_CPU_ENDIAN_BE8
178 orr r6, r6, #1 << 25 @ big-endian page tables
179#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 mrc p15, 0, r0, c1, c0, 0 @ read control register
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 bic r0, r0, r5 @ clear bits them
Russell King22b19082006-06-29 15:09:57 +0100182 orr r0, r0, r6 @ set them
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 mov pc, lr @ return to head.S:__ret
184
185 /*
186 * V X F I D LR
187 * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
188 * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
189 * 0 110 0011 1.00 .111 1101 < we want
190 */
Russell King22b19082006-06-29 15:09:57 +0100191 .type v6_crval, #object
192v6_crval:
193 crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
Russell King5085f3f2010-10-01 15:37:05 +0100195 __INITDATA
196
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 .type v6_processor_functions, #object
198ENTRY(v6_processor_functions)
199 .word v6_early_abort
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100200 .word v6_pabort
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 .word cpu_v6_proc_init
202 .word cpu_v6_proc_fin
203 .word cpu_v6_reset
204 .word cpu_v6_do_idle
205 .word cpu_v6_dcache_clean_area
206 .word cpu_v6_switch_mm
Russell Kingad1ae2f2006-12-13 14:34:43 +0000207 .word cpu_v6_set_pte_ext
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 .size v6_processor_functions, . - v6_processor_functions
209
Russell King5085f3f2010-10-01 15:37:05 +0100210 .section ".rodata"
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 .type cpu_arch_name, #object
213cpu_arch_name:
214 .asciz "armv6"
215 .size cpu_arch_name, . - cpu_arch_name
216
217 .type cpu_elf_name, #object
218cpu_elf_name:
219 .asciz "v6"
220 .size cpu_elf_name, . - cpu_elf_name
221 .align
222
Ben Dooks02b7dd12005-09-20 16:35:03 +0100223 .section ".proc.info.init", #alloc, #execinstr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225 /*
226 * Match any ARMv6 processor core.
227 */
228 .type __v6_proc_info, #object
229__v6_proc_info:
230 .long 0x0007b000
231 .long 0x0007f000
232 .long PMD_TYPE_SECT | \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 PMD_SECT_AP_WRITE | \
Russell King4b46d642009-11-01 17:44:24 +0000234 PMD_SECT_AP_READ | \
235 PMD_FLAGS
Russell King8799ee92006-06-29 18:24:21 +0100236 .long PMD_TYPE_SECT | \
237 PMD_SECT_XN | \
238 PMD_SECT_AP_WRITE | \
239 PMD_SECT_AP_READ
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 b __v6_setup
241 .long cpu_arch_name
242 .long cpu_elf_name
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100243 /* See also feat_v6_fixup() for HWCAP_TLS */
244 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 .long cpu_v6_name
246 .long v6_processor_functions
247 .long v6wbi_tlb_fns
248 .long v6_user_fns
249 .long v6_cache_fns
250 .size __v6_proc_info, . - __v6_proc_info
Saeed Bisharaedabd382009-08-06 15:12:43 +0300251
252 .type __pj4_v6_proc_info, #object
253__pj4_v6_proc_info:
254 .long 0x560f5810
255 .long 0xff0ffff0
256 .long PMD_TYPE_SECT | \
Saeed Bisharaedabd382009-08-06 15:12:43 +0300257 PMD_SECT_AP_WRITE | \
Saeed Bisharaf0e5d2c2009-12-06 18:06:43 +0200258 PMD_SECT_AP_READ | \
259 PMD_FLAGS
Saeed Bisharaedabd382009-08-06 15:12:43 +0300260 .long PMD_TYPE_SECT | \
261 PMD_SECT_XN | \
262 PMD_SECT_AP_WRITE | \
263 PMD_SECT_AP_READ
264 b __v6_setup
265 .long cpu_arch_name
266 .long cpu_elf_name
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100267 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
Saeed Bisharaedabd382009-08-06 15:12:43 +0300268 .long cpu_pj4_name
269 .long v6_processor_functions
270 .long v6wbi_tlb_fns
271 .long v6_user_fns
272 .long v6_cache_fns
273 .size __pj4_v6_proc_info, . - __pj4_v6_proc_info