blob: 9b4eecdee42cd3494c820f6dea6b9d65075f3acc [file] [log] [blame]
Patrick Daly6578e0c2012-07-19 18:50:02 -07001/*
2 * Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/platform_device.h>
17#include <mach/rpm-regulator.h>
18#include <mach/msm_bus_board.h>
19#include <mach/msm_bus.h>
20
21#include "acpuclock.h"
22#include "acpuclock-krait.h"
23
24static struct hfpll_data hfpll_data __initdata = {
25 .mode_offset = 0x00,
26 .l_offset = 0x08,
27 .m_offset = 0x0C,
28 .n_offset = 0x10,
29 .config_offset = 0x04,
30 .config_val = 0x7845C665,
31 .has_droop_ctl = true,
32 .droop_offset = 0x14,
33 .droop_val = 0x0108C000,
34 .low_vdd_l_max = 37,
35 .nom_vdd_l_max = 74,
36 .vdd[HFPLL_VDD_NONE] = 0,
37 .vdd[HFPLL_VDD_LOW] = 945000,
38 .vdd[HFPLL_VDD_NOM] = 1050000,
39 .vdd[HFPLL_VDD_HIGH] = 1150000,
40};
41
42static struct scalable scalable[] __initdata = {
43 [CPU0] = {
44 .hfpll_phys_base = 0x00903200,
45 .aux_clk_sel_phys = 0x02088014,
46 .aux_clk_sel = 3,
Matt Wagantall6cd5d752012-09-27 19:56:57 -070047 .sec_clk_sel = 2,
Patrick Daly6578e0c2012-07-19 18:50:02 -070048 .l2cpmr_iaddr = 0x4501,
49 .vreg[VREG_CORE] = { "krait0", 1300000 },
50 .vreg[VREG_MEM] = { "krait0_mem", 1150000 },
51 .vreg[VREG_DIG] = { "krait0_dig", 1150000 },
52 .vreg[VREG_HFPLL_A] = { "krait0_s8", 2050000 },
53 .vreg[VREG_HFPLL_B] = { "krait0_l23", 1800000 },
54 },
55 [CPU1] = {
56 .hfpll_phys_base = 0x00903300,
57 .aux_clk_sel_phys = 0x02098014,
58 .aux_clk_sel = 3,
Matt Wagantall6cd5d752012-09-27 19:56:57 -070059 .sec_clk_sel = 2,
Patrick Daly6578e0c2012-07-19 18:50:02 -070060 .l2cpmr_iaddr = 0x5501,
61 .vreg[VREG_CORE] = { "krait1", 1300000 },
62 .vreg[VREG_MEM] = { "krait1_mem", 1150000 },
63 .vreg[VREG_DIG] = { "krait1_dig", 1150000 },
64 .vreg[VREG_HFPLL_A] = { "krait1_s8", 2050000 },
65 .vreg[VREG_HFPLL_B] = { "krait1_l23", 1800000 },
66 },
67 [L2] = {
68 .hfpll_phys_base = 0x00903400,
69 .aux_clk_sel_phys = 0x02011028,
70 .aux_clk_sel = 3,
Matt Wagantall6cd5d752012-09-27 19:56:57 -070071 .sec_clk_sel = 2,
Patrick Daly6578e0c2012-07-19 18:50:02 -070072 .l2cpmr_iaddr = 0x0500,
73 .vreg[VREG_HFPLL_A] = { "l2_s8", 2050000 },
74 .vreg[VREG_HFPLL_B] = { "l2_l23", 1800000 },
75 },
76};
77
78static struct msm_bus_paths bw_level_tbl[] __initdata = {
79 [0] = BW_MBPS(640), /* At least 80 MHz on bus. */
80 [1] = BW_MBPS(1064), /* At least 133 MHz on bus. */
81 [2] = BW_MBPS(1600), /* At least 200 MHz on bus. */
82 [3] = BW_MBPS(2128), /* At least 266 MHz on bus. */
83 [4] = BW_MBPS(3200), /* At least 400 MHz on bus. */
84 [5] = BW_MBPS(4264), /* At least 533 MHz on bus. */
85};
86
87static struct msm_bus_scale_pdata bus_scale_data __initdata = {
88 .usecase = bw_level_tbl,
89 .num_usecases = ARRAY_SIZE(bw_level_tbl),
90 .active_only = 1,
91 .name = "acpuclk-8960ab",
92};
93
94static struct l2_level l2_freq_tbl[] __initdata = {
Matt Wagantall6cd5d752012-09-27 19:56:57 -070095 [0] = { { 384000, PLL_8, 0, 0x00 }, 1050000, 1050000, 1 },
96 [1] = { { 486000, HFPLL, 2, 0x24 }, 1050000, 1050000, 2 },
97 [2] = { { 594000, HFPLL, 1, 0x16 }, 1050000, 1050000, 2 },
98 [3] = { { 702000, HFPLL, 1, 0x1A }, 1050000, 1050000, 4 },
99 [4] = { { 810000, HFPLL, 1, 0x1E }, 1050000, 1050000, 4 },
100 [5] = { { 918000, HFPLL, 1, 0x22 }, 1150000, 1150000, 5 },
101 [6] = { { 1026000, HFPLL, 1, 0x26 }, 1150000, 1150000, 5 },
102 [7] = { { 1134000, HFPLL, 1, 0x2A }, 1150000, 1150000, 5 },
103 [8] = { { 1242000, HFPLL, 1, 0x2E }, 1150000, 1150000, 5 },
104 [9] = { { 1350000, HFPLL, 1, 0x32 }, 1150000, 1150000, 5 },
Stephen Boyd791bca92012-09-11 21:08:13 -0700105 { }
Patrick Daly6578e0c2012-07-19 18:50:02 -0700106};
107
Patrick Daly5ef4ec32012-10-26 13:41:58 -0700108static struct acpu_level freq_tbl_PVS0[] __initdata = {
Matt Wagantall6cd5d752012-09-27 19:56:57 -0700109 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Patrick Daly5ef4ec32012-10-26 13:41:58 -0700110 { 1, { 486000, HFPLL, 2, 0x24 }, L2(3), 950000 },
111 { 1, { 594000, HFPLL, 1, 0x16 }, L2(3), 975000 },
112 { 1, { 702000, HFPLL, 1, 0x1A }, L2(3), 1000000 },
113 { 1, { 810000, HFPLL, 1, 0x1E }, L2(3), 1025000 },
114 { 1, { 918000, HFPLL, 1, 0x22 }, L2(3), 1050000 },
115 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(3), 1075000 },
116 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(9), 1100000 },
117 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(9), 1125000 },
118 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(9), 1150000 },
119 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(9), 1175000 },
120 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(9), 1200000 },
121 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(9), 1225000 },
Matt Wagantall6cd5d752012-09-27 19:56:57 -0700122 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(9), 1250000 },
Patrick Daly6578e0c2012-07-19 18:50:02 -0700123 { 0, { 0 } }
124};
125
Patrick Daly5ef4ec32012-10-26 13:41:58 -0700126static struct acpu_level freq_tbl_PVS1[] __initdata = {
127 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 925000 },
128 { 1, { 486000, HFPLL, 2, 0x24 }, L2(3), 925000 },
129 { 1, { 594000, HFPLL, 1, 0x16 }, L2(3), 950000 },
130 { 1, { 702000, HFPLL, 1, 0x1A }, L2(3), 975000 },
131 { 1, { 810000, HFPLL, 1, 0x1E }, L2(3), 1000000 },
132 { 1, { 918000, HFPLL, 1, 0x22 }, L2(3), 1025000 },
133 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(3), 1050000 },
134 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(9), 1075000 },
135 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(9), 1100000 },
136 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(9), 1125000 },
137 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(9), 1150000 },
138 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(9), 1175000 },
139 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(9), 1200000 },
140 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(9), 1225000 },
141 { 0, { 0 } }
142};
143
144static struct acpu_level freq_tbl_PVS2[] __initdata = {
145 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
146 { 1, { 486000, HFPLL, 2, 0x24 }, L2(3), 900000 },
147 { 1, { 594000, HFPLL, 1, 0x16 }, L2(3), 925000 },
148 { 1, { 702000, HFPLL, 1, 0x1A }, L2(3), 950000 },
149 { 1, { 810000, HFPLL, 1, 0x1E }, L2(3), 975000 },
150 { 1, { 918000, HFPLL, 1, 0x22 }, L2(3), 1000000 },
151 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(3), 1025000 },
152 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(9), 1050000 },
153 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(9), 1075000 },
154 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(9), 1100000 },
155 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(9), 1125000 },
156 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(9), 1150000 },
157 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(9), 1175000 },
158 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(9), 1200000 },
159 { 0, { 0 } }
160};
161
162static struct acpu_level freq_tbl_PVS3[] __initdata = {
163 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
164 { 1, { 486000, HFPLL, 2, 0x24 }, L2(3), 900000 },
165 { 1, { 594000, HFPLL, 1, 0x16 }, L2(3), 900000 },
166 { 1, { 702000, HFPLL, 1, 0x1A }, L2(3), 925000 },
167 { 1, { 810000, HFPLL, 1, 0x1E }, L2(3), 950000 },
168 { 1, { 918000, HFPLL, 1, 0x22 }, L2(3), 975000 },
169 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(3), 1000000 },
170 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(9), 1025000 },
171 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(9), 1050000 },
172 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(9), 1075000 },
173 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(9), 1100000 },
174 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(9), 1125000 },
175 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(9), 1150000 },
176 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(9), 1175000 },
177 { 0, { 0 } }
178};
179
180static struct acpu_level freq_tbl_PVS4[] __initdata = {
181 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
182 { 1, { 486000, HFPLL, 2, 0x24 }, L2(3), 875000 },
183 { 1, { 594000, HFPLL, 1, 0x16 }, L2(3), 875000 },
184 { 1, { 702000, HFPLL, 1, 0x1A }, L2(3), 900000 },
185 { 1, { 810000, HFPLL, 1, 0x1E }, L2(3), 925000 },
186 { 1, { 918000, HFPLL, 1, 0x22 }, L2(3), 950000 },
187 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(3), 975000 },
188 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(9), 1000000 },
189 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(9), 1025000 },
190 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(9), 1050000 },
191 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(9), 1075000 },
192 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(9), 1100000 },
193 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(9), 1125000 },
194 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(9), 1150000 },
195 { 0, { 0 } }
196};
197
198static struct acpu_level freq_tbl_PVS5[] __initdata = {
199 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
200 { 1, { 486000, HFPLL, 2, 0x24 }, L2(3), 875000 },
201 { 1, { 594000, HFPLL, 1, 0x16 }, L2(3), 875000 },
202 { 1, { 702000, HFPLL, 1, 0x1A }, L2(3), 875000 },
203 { 1, { 810000, HFPLL, 1, 0x1E }, L2(3), 900000 },
204 { 1, { 918000, HFPLL, 1, 0x22 }, L2(3), 925000 },
205 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(3), 950000 },
206 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(9), 975000 },
207 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(9), 1000000 },
208 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(9), 1025000 },
209 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(9), 1050000 },
210 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(9), 1075000 },
211 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(9), 1100000 },
212 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(9), 1125000 },
213 { 0, { 0 } }
214};
215
216static struct acpu_level freq_tbl_PVS6[] __initdata = {
217 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 850000 },
218 { 1, { 486000, HFPLL, 2, 0x24 }, L2(3), 850000 },
219 { 1, { 594000, HFPLL, 1, 0x16 }, L2(3), 850000 },
220 { 1, { 702000, HFPLL, 1, 0x1A }, L2(3), 850000 },
221 { 1, { 810000, HFPLL, 1, 0x1E }, L2(3), 875000 },
222 { 1, { 918000, HFPLL, 1, 0x22 }, L2(3), 900000 },
223 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(3), 925000 },
224 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(9), 950000 },
225 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(9), 975000 },
226 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(9), 1000000 },
227 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(9), 1025000 },
228 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(9), 1050000 },
229 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(9), 1075000 },
230 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(9), 1100000 },
231 { 0, { 0 } }
232};
233
Patrick Daly18d2d482012-08-24 14:22:06 -0700234static struct pvs_table pvs_tables[NUM_SPEED_BINS][NUM_PVS] __initdata = {
Patrick Daly5ef4ec32012-10-26 13:41:58 -0700235[0][0] = { freq_tbl_PVS0, sizeof(freq_tbl_PVS0), 0 },
Patrick Dalydec45872012-11-28 12:12:05 -0800236[0][1] = { freq_tbl_PVS1, sizeof(freq_tbl_PVS1), 25000 },
237[0][2] = { freq_tbl_PVS2, sizeof(freq_tbl_PVS2), 25000 },
238[0][3] = { freq_tbl_PVS3, sizeof(freq_tbl_PVS3), 25000 },
239[0][4] = { freq_tbl_PVS4, sizeof(freq_tbl_PVS4), 25000 },
240[0][5] = { freq_tbl_PVS5, sizeof(freq_tbl_PVS5), 25000 },
241[0][6] = { freq_tbl_PVS6, sizeof(freq_tbl_PVS6), 25000 },
Patrick Daly6578e0c2012-07-19 18:50:02 -0700242};
243
244static struct acpuclk_krait_params acpuclk_8960ab_params __initdata = {
245 .scalable = scalable,
246 .scalable_size = sizeof(scalable),
247 .hfpll_data = &hfpll_data,
248 .pvs_tables = pvs_tables,
249 .l2_freq_tbl = l2_freq_tbl,
250 .l2_freq_tbl_size = sizeof(l2_freq_tbl),
251 .bus_scale = &bus_scale_data,
Matt Wagantallee2b4372012-09-17 17:51:06 -0700252 .pte_efuse_phys = 0x007000C0,
Patrick Daly05686c32012-08-22 14:23:28 -0700253 .stby_khz = 384000,
Patrick Daly6578e0c2012-07-19 18:50:02 -0700254};
255
256static int __init acpuclk_8960ab_probe(struct platform_device *pdev)
257{
258 return acpuclk_krait_init(&pdev->dev, &acpuclk_8960ab_params);
259}
260
261static struct platform_driver acpuclk_8960ab_driver = {
262 .driver = {
263 .name = "acpuclk-8960ab",
264 .owner = THIS_MODULE,
265 },
266};
267
268static int __init acpuclk_8960ab_init(void)
269{
270 return platform_driver_probe(&acpuclk_8960ab_driver,
271 acpuclk_8960ab_probe);
272}
273device_initcall(acpuclk_8960ab_init);