blob: c18b71fae6b38f6ec0a524509deb4a229de002ad [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_SPINLOCK_H
2#define __ASM_SPINLOCK_H
3
4#include <asm/atomic.h>
5#include <asm/rwlock.h>
6#include <asm/page.h>
Andi Kleenfb2e2842006-09-26 10:52:32 +02007#include <asm/processor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/compiler.h>
9
Rusty Russell0da5db32006-09-26 10:52:39 +020010#define CLI_STRING "cli"
11#define STI_STRING "sti"
12
Linus Torvalds1da177e2005-04-16 15:20:36 -070013/*
14 * Your basic SMP spinlocks, allowing only a single CPU anywhere
Ingo Molnarfb1c8f92005-09-10 00:25:56 -070015 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * Simple spin lock operations. There are two variants, one clears IRQ's
17 * on the local processor, one does not.
18 *
19 * We make no fairness assumptions. They have a cost.
Ingo Molnarfb1c8f92005-09-10 00:25:56 -070020 *
21 * (the type definitions are in asm/spinlock_types.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
Andi Kleenfb2e2842006-09-26 10:52:32 +020024static inline int __raw_spin_is_locked(raw_spinlock_t *x)
25{
26 return *(volatile signed char *)(&(x)->slock) <= 0;
27}
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Ingo Molnarfb1c8f92005-09-10 00:25:56 -070029static inline void __raw_spin_lock(raw_spinlock_t *lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -070030{
Andi Kleenfb2e2842006-09-26 10:52:32 +020031 asm volatile("\n1:\t"
32 LOCK_PREFIX " ; decb %0\n\t"
33 "jns 3f\n"
34 "2:\t"
35 "rep;nop\n\t"
36 "cmpb $0,%0\n\t"
37 "jle 2b\n\t"
38 "jmp 1b\n"
39 "3:\n\t"
40 : "+m" (lock->slock) : : "memory");
Linus Torvalds1da177e2005-04-16 15:20:36 -070041}
42
Ingo Molnar8a25d5d2006-07-03 00:24:54 -070043/*
44 * It is easier for the lock validator if interrupts are not re-enabled
45 * in the middle of a lock-acquire. This is a performance feature anyway
46 * so we turn it off:
Andi Kleenfb2e2842006-09-26 10:52:32 +020047 *
48 * NOTE: there's an irqs-on section here, which normally would have to be
49 * irq-traced, but on CONFIG_TRACE_IRQFLAGS we never use this variant.
Ingo Molnar8a25d5d2006-07-03 00:24:54 -070050 */
51#ifndef CONFIG_PROVE_LOCKING
Ingo Molnarfb1c8f92005-09-10 00:25:56 -070052static inline void __raw_spin_lock_flags(raw_spinlock_t *lock, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
Andi Kleenfb2e2842006-09-26 10:52:32 +020054 asm volatile(
55 "\n1:\t"
56 LOCK_PREFIX " ; decb %0\n\t"
57 "jns 5f\n"
58 "2:\t"
59 "testl $0x200, %1\n\t"
60 "jz 4f\n\t"
Rusty Russell0da5db32006-09-26 10:52:39 +020061 STI_STRING "\n"
Andi Kleenfb2e2842006-09-26 10:52:32 +020062 "3:\t"
63 "rep;nop\n\t"
64 "cmpb $0, %0\n\t"
65 "jle 3b\n\t"
Rusty Russell0da5db32006-09-26 10:52:39 +020066 CLI_STRING "\n\t"
Andi Kleenfb2e2842006-09-26 10:52:32 +020067 "jmp 1b\n"
68 "4:\t"
69 "rep;nop\n\t"
70 "cmpb $0, %0\n\t"
71 "jg 1b\n\t"
72 "jmp 4b\n"
73 "5:\n\t"
74 : "+m" (lock->slock) : "r" (flags) : "memory");
Linus Torvalds1da177e2005-04-16 15:20:36 -070075}
Ingo Molnar8a25d5d2006-07-03 00:24:54 -070076#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Ingo Molnarfb1c8f92005-09-10 00:25:56 -070078static inline int __raw_spin_trylock(raw_spinlock_t *lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -070079{
80 char oldval;
Andi Kleenfb2e2842006-09-26 10:52:32 +020081 asm volatile(
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 "xchgb %b0,%1"
Linus Torvaldsb862f3b2006-07-08 15:24:18 -070083 :"=q" (oldval), "+m" (lock->slock)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 :"0" (0) : "memory");
85 return oldval > 0;
86}
87
Ingo Molnarfb1c8f92005-09-10 00:25:56 -070088/*
89 * __raw_spin_unlock based on writing $1 to the low byte.
90 * This method works. Despite all the confusion.
91 * (except on PPro SMP or if we are using OOSTORE, so we use xchgb there)
92 * (PPro errata 66, 92)
93 */
94
95#if !defined(CONFIG_X86_OOSTORE) && !defined(CONFIG_X86_PPRO_FENCE)
96
Ingo Molnarfb1c8f92005-09-10 00:25:56 -070097static inline void __raw_spin_unlock(raw_spinlock_t *lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098{
Andi Kleenfb2e2842006-09-26 10:52:32 +020099 asm volatile("movb $1,%0" : "+m" (lock->slock) :: "memory");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100}
101
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700102#else
103
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700104static inline void __raw_spin_unlock(raw_spinlock_t *lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105{
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700106 char oldval = 1;
107
Andi Kleenfb2e2842006-09-26 10:52:32 +0200108 asm volatile("xchgb %b0, %1"
109 : "=q" (oldval), "+m" (lock->slock)
110 : "0" (oldval) : "memory");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111}
112
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700113#endif
114
Andi Kleenfb2e2842006-09-26 10:52:32 +0200115static inline void __raw_spin_unlock_wait(raw_spinlock_t *lock)
116{
117 while (__raw_spin_is_locked(lock))
118 cpu_relax();
119}
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121/*
122 * Read-write spinlocks, allowing multiple readers
123 * but only one writer.
124 *
125 * NOTE! it is quite common to have readers in interrupts
126 * but no interrupt writers. For those circumstances we
127 * can "mix" irq-safe locks - any writer needs to get a
128 * irq-safe write-lock, but readers can get non-irqsafe
129 * read-locks.
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700130 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 * On x86, we implement read-write locks as a 32-bit counter
132 * with the high bit (sign) being the "contended" bit.
133 *
134 * The inline assembly is non-obvious. Think about it.
135 *
136 * Changed to use the same technique as rw semaphores. See
137 * semaphore.h for details. -ben
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700138 *
139 * the helpers are in arch/i386/kernel/semaphore.c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700142/**
143 * read_can_lock - would read_trylock() succeed?
144 * @lock: the rwlock in question.
145 */
Andi Kleenfb2e2842006-09-26 10:52:32 +0200146static inline int __raw_read_can_lock(raw_rwlock_t *x)
147{
148 return (int)(x)->lock > 0;
149}
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700150
151/**
152 * write_can_lock - would write_trylock() succeed?
153 * @lock: the rwlock in question.
154 */
Andi Kleenfb2e2842006-09-26 10:52:32 +0200155static inline int __raw_write_can_lock(raw_rwlock_t *x)
156{
157 return (x)->lock == RW_LOCK_BIAS;
158}
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700159
160static inline void __raw_read_lock(raw_rwlock_t *rw)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161{
Andi Kleenfb2e2842006-09-26 10:52:32 +0200162 asm volatile(LOCK_PREFIX " subl $1,(%0)\n\t"
163 "jns 1f\n"
164 "call __read_lock_failed\n\t"
165 "1:\n"
166 ::"a" (rw) : "memory");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167}
168
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700169static inline void __raw_write_lock(raw_rwlock_t *rw)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
Andi Kleenfb2e2842006-09-26 10:52:32 +0200171 asm volatile(LOCK_PREFIX " subl $" RW_LOCK_BIAS_STR ",(%0)\n\t"
172 "jz 1f\n"
173 "call __write_lock_failed\n\t"
174 "1:\n"
175 ::"a" (rw) : "memory");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176}
177
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700178static inline int __raw_read_trylock(raw_rwlock_t *lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 atomic_t *count = (atomic_t *)lock;
181 atomic_dec(count);
182 if (atomic_read(count) >= 0)
183 return 1;
184 atomic_inc(count);
185 return 0;
186}
187
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700188static inline int __raw_write_trylock(raw_rwlock_t *lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
190 atomic_t *count = (atomic_t *)lock;
191 if (atomic_sub_and_test(RW_LOCK_BIAS, count))
192 return 1;
193 atomic_add(RW_LOCK_BIAS, count);
194 return 0;
195}
196
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700197static inline void __raw_read_unlock(raw_rwlock_t *rw)
198{
Linus Torvaldsb862f3b2006-07-08 15:24:18 -0700199 asm volatile(LOCK_PREFIX "incl %0" :"+m" (rw->lock) : : "memory");
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700200}
201
202static inline void __raw_write_unlock(raw_rwlock_t *rw)
203{
Gerd Hoffmann9a0b5812006-03-23 02:59:32 -0800204 asm volatile(LOCK_PREFIX "addl $" RW_LOCK_BIAS_STR ", %0"
Linus Torvaldsb862f3b2006-07-08 15:24:18 -0700205 : "+m" (rw->lock) : : "memory");
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700206}
207
Martin Schwidefskyef6edc92006-09-30 23:27:43 -0700208#define _raw_spin_relax(lock) cpu_relax()
209#define _raw_read_relax(lock) cpu_relax()
210#define _raw_write_relax(lock) cpu_relax()
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#endif /* __ASM_SPINLOCK_H */