blob: 349fa7cb72d56a0148606a4369892571a474861f [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-ep93xx/include/mach/hardware.h
3 */
4#ifndef __ASM_ARCH_HARDWARE_H
5#define __ASM_ARCH_HARDWARE_H
6
Hartley Sweeten583ddaf2009-07-06 17:39:50 +01007#include <mach/ep93xx-regs.h>
8#include <mach/platform.h>
Russell Kinga09e64f2008-08-05 16:14:15 +01009
10#define pcibios_assign_all_busses() 0
11
Hartley Sweeten701fac82009-06-30 23:06:43 +010012/*
13 * The EP93xx has two external crystal oscillators. To generate the
14 * required high-frequency clocks, the processor uses two phase-locked-
15 * loops (PLLs) to multiply the incoming external clock signal to much
16 * higher frequencies that are then divided down by programmable dividers
17 * to produce the needed clocks. The PLLs operate independently of one
18 * another.
19 */
20#define EP93XX_EXT_CLK_RATE 14745600
21#define EP93XX_EXT_RTC_RATE 32768
22
23#define EP93XX_KEYTCHCLK_DIV4 (EP93XX_EXT_CLK_RATE / 4)
24#define EP93XX_KEYTCHCLK_DIV16 (EP93XX_EXT_CLK_RATE / 16)
25
Russell Kinga09e64f2008-08-05 16:14:15 +010026#endif