Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2010 Red Hat Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Authors: Ben Skeggs |
| 23 | */ |
| 24 | |
| 25 | #include "drmP.h" |
| 26 | |
| 27 | #include "nouveau_drv.h" |
| 28 | #include "nouveau_pm.h" |
| 29 | |
Francisco Jerez | 0fbb114 | 2010-09-20 16:18:28 +0200 | [diff] [blame] | 30 | static void |
| 31 | legacy_perf_init(struct drm_device *dev) |
| 32 | { |
| 33 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 34 | struct nvbios *bios = &dev_priv->vbios; |
| 35 | struct nouveau_pm_engine *pm = &dev_priv->engine.pm; |
| 36 | char *perf, *entry, *bmp = &bios->data[bios->offset]; |
| 37 | int headerlen, use_straps; |
| 38 | |
| 39 | if (bmp[5] < 0x5 || bmp[6] < 0x14) { |
| 40 | NV_DEBUG(dev, "BMP version too old for perf\n"); |
| 41 | return; |
| 42 | } |
| 43 | |
Ben Skeggs | f9f9f53 | 2011-10-12 16:48:48 +1000 | [diff] [blame] | 44 | perf = ROMPTR(dev, bmp[0x73]); |
Francisco Jerez | 0fbb114 | 2010-09-20 16:18:28 +0200 | [diff] [blame] | 45 | if (!perf) { |
| 46 | NV_DEBUG(dev, "No memclock table pointer found.\n"); |
| 47 | return; |
| 48 | } |
| 49 | |
| 50 | switch (perf[0]) { |
| 51 | case 0x12: |
| 52 | case 0x14: |
| 53 | case 0x18: |
| 54 | use_straps = 0; |
| 55 | headerlen = 1; |
| 56 | break; |
| 57 | case 0x01: |
| 58 | use_straps = perf[1] & 1; |
| 59 | headerlen = (use_straps ? 8 : 2); |
| 60 | break; |
| 61 | default: |
| 62 | NV_WARN(dev, "Unknown memclock table version %x.\n", perf[0]); |
| 63 | return; |
| 64 | } |
| 65 | |
| 66 | entry = perf + headerlen; |
| 67 | if (use_straps) |
| 68 | entry += (nv_rd32(dev, NV_PEXTDEV_BOOT_0) & 0x3c) >> 1; |
| 69 | |
| 70 | sprintf(pm->perflvl[0].name, "performance_level_0"); |
| 71 | pm->perflvl[0].memory = ROM16(entry[0]) * 20; |
| 72 | pm->nr_perflvl = 1; |
| 73 | } |
| 74 | |
Ben Skeggs | fcfc768 | 2011-04-20 11:31:04 +1000 | [diff] [blame] | 75 | static struct nouveau_pm_memtiming * |
| 76 | nouveau_perf_timing(struct drm_device *dev, struct bit_entry *P, |
| 77 | u16 memclk, u8 *entry, u8 recordlen, u8 entries) |
| 78 | { |
| 79 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 80 | struct nouveau_pm_engine *pm = &dev_priv->engine.pm; |
| 81 | struct nvbios *bios = &dev_priv->vbios; |
| 82 | u8 ramcfg; |
| 83 | int i; |
| 84 | |
| 85 | /* perf v2 has a separate "timing map" table, we have to match |
| 86 | * the target memory clock to a specific entry, *then* use |
| 87 | * ramcfg to select the correct subentry |
| 88 | */ |
| 89 | if (P->version == 2) { |
Ben Skeggs | f9f9f53 | 2011-10-12 16:48:48 +1000 | [diff] [blame] | 90 | u8 *tmap = ROMPTR(dev, P->data[4]); |
Ben Skeggs | fcfc768 | 2011-04-20 11:31:04 +1000 | [diff] [blame] | 91 | if (!tmap) { |
| 92 | NV_DEBUG(dev, "no timing map pointer\n"); |
| 93 | return NULL; |
| 94 | } |
| 95 | |
| 96 | if (tmap[0] != 0x10) { |
| 97 | NV_WARN(dev, "timing map 0x%02x unknown\n", tmap[0]); |
| 98 | return NULL; |
| 99 | } |
| 100 | |
| 101 | entry = tmap + tmap[1]; |
| 102 | recordlen = tmap[2] + (tmap[4] * tmap[3]); |
| 103 | for (i = 0; i < tmap[5]; i++, entry += recordlen) { |
| 104 | if (memclk >= ROM16(entry[0]) && |
| 105 | memclk <= ROM16(entry[2])) |
| 106 | break; |
| 107 | } |
| 108 | |
| 109 | if (i == tmap[5]) { |
| 110 | NV_WARN(dev, "no match in timing map table\n"); |
| 111 | return NULL; |
| 112 | } |
| 113 | |
| 114 | entry += tmap[2]; |
| 115 | recordlen = tmap[3]; |
| 116 | entries = tmap[4]; |
| 117 | } |
| 118 | |
Ben Skeggs | 96d1fcf | 2011-04-20 14:36:13 +1000 | [diff] [blame] | 119 | ramcfg = (nv_rd32(dev, NV_PEXTDEV_BOOT_0) & 0x0000003c) >> 2; |
| 120 | if (bios->ram_restrict_tbl_ptr) |
| 121 | ramcfg = bios->data[bios->ram_restrict_tbl_ptr + ramcfg]; |
| 122 | |
Ben Skeggs | fcfc768 | 2011-04-20 11:31:04 +1000 | [diff] [blame] | 123 | if (ramcfg >= entries) { |
| 124 | NV_WARN(dev, "ramcfg strap out of bounds!\n"); |
| 125 | return NULL; |
| 126 | } |
| 127 | |
| 128 | entry += ramcfg * recordlen; |
| 129 | if (entry[1] >= pm->memtimings.nr_timing) { |
Ben Skeggs | 0b3b557 | 2011-06-29 10:45:07 +1000 | [diff] [blame] | 130 | if (entry[1] != 0xff) |
| 131 | NV_WARN(dev, "timingset %d does not exist\n", entry[1]); |
Ben Skeggs | fcfc768 | 2011-04-20 11:31:04 +1000 | [diff] [blame] | 132 | return NULL; |
| 133 | } |
| 134 | |
| 135 | return &pm->memtimings.timing[entry[1]]; |
| 136 | } |
| 137 | |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 138 | static void |
| 139 | nouveau_perf_voltage(struct drm_device *dev, struct bit_entry *P, |
| 140 | struct nouveau_pm_level *perflvl) |
| 141 | { |
| 142 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 143 | u8 *vmap; |
| 144 | int id; |
| 145 | |
| 146 | id = perflvl->volt_min; |
| 147 | perflvl->volt_min = 0; |
| 148 | |
Ben Skeggs | 03ce8d9 | 2011-06-10 15:33:11 +1000 | [diff] [blame] | 149 | /* boards using voltage table version <0x40 store the voltage |
| 150 | * level directly in the perflvl entry as a multiple of 10mV |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 151 | */ |
Ben Skeggs | 03ce8d9 | 2011-06-10 15:33:11 +1000 | [diff] [blame] | 152 | if (dev_priv->engine.pm.voltage.version < 0x40) { |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 153 | perflvl->volt_min = id * 10000; |
| 154 | perflvl->volt_max = perflvl->volt_min; |
| 155 | return; |
| 156 | } |
| 157 | |
Ben Skeggs | 03ce8d9 | 2011-06-10 15:33:11 +1000 | [diff] [blame] | 158 | /* on newer ones, the perflvl stores an index into yet another |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 159 | * vbios table containing a min/max voltage value for the perflvl |
| 160 | */ |
| 161 | if (P->version != 2 || P->length < 34) { |
| 162 | NV_DEBUG(dev, "where's our volt map table ptr? %d %d\n", |
| 163 | P->version, P->length); |
| 164 | return; |
| 165 | } |
| 166 | |
Ben Skeggs | f9f9f53 | 2011-10-12 16:48:48 +1000 | [diff] [blame] | 167 | vmap = ROMPTR(dev, P->data[32]); |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 168 | if (!vmap) { |
| 169 | NV_DEBUG(dev, "volt map table pointer invalid\n"); |
| 170 | return; |
| 171 | } |
| 172 | |
| 173 | if (id < vmap[3]) { |
| 174 | vmap += vmap[1] + (vmap[2] * id); |
| 175 | perflvl->volt_min = ROM32(vmap[0]); |
| 176 | perflvl->volt_max = ROM32(vmap[4]); |
| 177 | } |
| 178 | } |
| 179 | |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 180 | void |
| 181 | nouveau_perf_init(struct drm_device *dev) |
| 182 | { |
| 183 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 184 | struct nouveau_pm_engine *pm = &dev_priv->engine.pm; |
| 185 | struct nvbios *bios = &dev_priv->vbios; |
| 186 | struct bit_entry P; |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 187 | struct nouveau_pm_memtimings *memtimings = &pm->memtimings; |
| 188 | struct nouveau_pm_tbl_header mt_hdr; |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 189 | u8 version, headerlen, recordlen, entries; |
| 190 | u8 *perf, *entry; |
| 191 | int vid, i; |
| 192 | |
| 193 | if (bios->type == NVBIOS_BIT) { |
| 194 | if (bit_table(dev, 'P', &P)) |
| 195 | return; |
| 196 | |
| 197 | if (P.version != 1 && P.version != 2) { |
| 198 | NV_WARN(dev, "unknown perf for BIT P %d\n", P.version); |
| 199 | return; |
| 200 | } |
| 201 | |
Ben Skeggs | f9f9f53 | 2011-10-12 16:48:48 +1000 | [diff] [blame] | 202 | perf = ROMPTR(dev, P.data[0]); |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 203 | version = perf[0]; |
| 204 | headerlen = perf[1]; |
| 205 | if (version < 0x40) { |
| 206 | recordlen = perf[3] + (perf[4] * perf[5]); |
| 207 | entries = perf[2]; |
Ben Skeggs | 3f8e11e | 2011-08-15 16:13:34 +1000 | [diff] [blame] | 208 | |
| 209 | pm->pwm_divisor = ROM16(perf[6]); |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 210 | } else { |
| 211 | recordlen = perf[2] + (perf[3] * perf[4]); |
| 212 | entries = perf[5]; |
| 213 | } |
| 214 | } else { |
Francisco Jerez | 2756a4f | 2010-09-26 17:33:50 +0200 | [diff] [blame] | 215 | if (bios->data[bios->offset + 6] < 0x25) { |
Francisco Jerez | 0fbb114 | 2010-09-20 16:18:28 +0200 | [diff] [blame] | 216 | legacy_perf_init(dev); |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 217 | return; |
| 218 | } |
| 219 | |
Ben Skeggs | f9f9f53 | 2011-10-12 16:48:48 +1000 | [diff] [blame] | 220 | perf = ROMPTR(dev, bios->data[bios->offset + 0x94]); |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 221 | if (!perf) { |
| 222 | NV_DEBUG(dev, "perf table pointer invalid\n"); |
| 223 | return; |
| 224 | } |
| 225 | |
| 226 | version = perf[1]; |
| 227 | headerlen = perf[0]; |
| 228 | recordlen = perf[3]; |
| 229 | entries = perf[2]; |
| 230 | } |
| 231 | |
Emil Velikov | 2905544 | 2011-06-11 13:30:32 +0100 | [diff] [blame] | 232 | if (entries > NOUVEAU_PM_MAX_LEVEL) { |
| 233 | NV_DEBUG(dev, "perf table has too many entries - buggy vbios?\n"); |
| 234 | entries = NOUVEAU_PM_MAX_LEVEL; |
| 235 | } |
| 236 | |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 237 | entry = perf + headerlen; |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 238 | |
| 239 | /* For version 0x15, initialize memtiming table */ |
| 240 | if(version == 0x15) { |
| 241 | memtimings->timing = |
| 242 | kcalloc(entries, sizeof(*memtimings->timing), GFP_KERNEL); |
Dan Carpenter | ef5ced4 | 2011-10-18 09:07:51 +0300 | [diff] [blame] | 243 | if (!memtimings->timing) { |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 244 | NV_WARN(dev,"Could not allocate memtiming table\n"); |
| 245 | return; |
| 246 | } |
| 247 | |
| 248 | mt_hdr.entry_cnt = entries; |
| 249 | mt_hdr.entry_len = 14; |
| 250 | mt_hdr.version = version; |
| 251 | mt_hdr.header_len = 4; |
| 252 | } |
| 253 | |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 254 | for (i = 0; i < entries; i++) { |
| 255 | struct nouveau_pm_level *perflvl = &pm->perflvl[pm->nr_perflvl]; |
| 256 | |
Martin Peres | e614b2e | 2011-04-14 00:46:19 +0200 | [diff] [blame] | 257 | perflvl->timing = NULL; |
| 258 | |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 259 | if (entry[0] == 0xff) { |
| 260 | entry += recordlen; |
| 261 | continue; |
| 262 | } |
| 263 | |
| 264 | switch (version) { |
| 265 | case 0x12: |
| 266 | case 0x13: |
| 267 | case 0x15: |
| 268 | perflvl->fanspeed = entry[55]; |
Ben Skeggs | c345023 | 2011-06-09 13:45:31 +1000 | [diff] [blame] | 269 | if (recordlen > 56) |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 270 | perflvl->volt_min = entry[56]; |
Ben Skeggs | 07b1266 | 2010-09-18 22:13:04 +1000 | [diff] [blame] | 271 | perflvl->core = ROM32(entry[1]) * 10; |
Francisco Jerez | e829d80 | 2010-09-23 15:34:09 +0200 | [diff] [blame] | 272 | perflvl->memory = ROM32(entry[5]) * 20; |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 273 | break; |
| 274 | case 0x21: |
| 275 | case 0x23: |
| 276 | case 0x24: |
| 277 | perflvl->fanspeed = entry[4]; |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 278 | perflvl->volt_min = entry[5]; |
Ben Skeggs | 9f40360 | 2011-07-18 16:02:37 +1000 | [diff] [blame] | 279 | perflvl->shader = ROM16(entry[6]) * 1000; |
| 280 | perflvl->core = perflvl->shader; |
| 281 | perflvl->core += (signed char)entry[8] * 1000; |
Francisco Jerez | e829d80 | 2010-09-23 15:34:09 +0200 | [diff] [blame] | 282 | if (dev_priv->chipset == 0x49 || |
| 283 | dev_priv->chipset == 0x4b) |
| 284 | perflvl->memory = ROM16(entry[11]) * 1000; |
| 285 | else |
| 286 | perflvl->memory = ROM16(entry[11]) * 2000; |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 287 | break; |
| 288 | case 0x25: |
| 289 | perflvl->fanspeed = entry[4]; |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 290 | perflvl->volt_min = entry[5]; |
Ben Skeggs | 07b1266 | 2010-09-18 22:13:04 +1000 | [diff] [blame] | 291 | perflvl->core = ROM16(entry[6]) * 1000; |
| 292 | perflvl->shader = ROM16(entry[10]) * 1000; |
| 293 | perflvl->memory = ROM16(entry[12]) * 1000; |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 294 | break; |
| 295 | case 0x30: |
Ben Skeggs | aee582d | 2010-09-27 10:13:23 +1000 | [diff] [blame] | 296 | perflvl->memscript = ROM16(entry[2]); |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 297 | case 0x35: |
| 298 | perflvl->fanspeed = entry[6]; |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 299 | perflvl->volt_min = entry[7]; |
Ben Skeggs | 07b1266 | 2010-09-18 22:13:04 +1000 | [diff] [blame] | 300 | perflvl->core = ROM16(entry[8]) * 1000; |
| 301 | perflvl->shader = ROM16(entry[10]) * 1000; |
| 302 | perflvl->memory = ROM16(entry[12]) * 1000; |
Ben Skeggs | 35bb508 | 2011-09-27 10:31:36 +1000 | [diff] [blame] | 303 | perflvl->vdec = ROM16(entry[16]) * 1000; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 304 | perflvl->dom6 = ROM16(entry[20]) * 1000; |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 305 | break; |
| 306 | case 0x40: |
Ben Skeggs | 9698b9a | 2011-06-21 15:12:26 +1000 | [diff] [blame] | 307 | #define subent(n) (ROM16(entry[perf[2] + ((n) * perf[3])]) & 0xfff) * 1000 |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 308 | perflvl->fanspeed = 0; /*XXX*/ |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 309 | perflvl->volt_min = entry[2]; |
Ben Skeggs | 40f6193 | 2011-04-20 13:15:02 +1000 | [diff] [blame] | 310 | if (dev_priv->card_type == NV_50) { |
Ben Skeggs | 9698b9a | 2011-06-21 15:12:26 +1000 | [diff] [blame] | 311 | perflvl->core = subent(0); |
| 312 | perflvl->shader = subent(1); |
| 313 | perflvl->memory = subent(2); |
| 314 | perflvl->vdec = subent(3); |
| 315 | perflvl->unka0 = subent(4); |
Ben Skeggs | 40f6193 | 2011-04-20 13:15:02 +1000 | [diff] [blame] | 316 | } else { |
Ben Skeggs | 9698b9a | 2011-06-21 15:12:26 +1000 | [diff] [blame] | 317 | perflvl->hub06 = subent(0); |
| 318 | perflvl->hub01 = subent(1); |
| 319 | perflvl->copy = subent(2); |
| 320 | perflvl->shader = subent(3); |
| 321 | perflvl->rop = subent(4); |
| 322 | perflvl->memory = subent(5); |
| 323 | perflvl->vdec = subent(6); |
| 324 | perflvl->daemon = subent(10); |
| 325 | perflvl->hub07 = subent(11); |
Ben Skeggs | 40f6193 | 2011-04-20 13:15:02 +1000 | [diff] [blame] | 326 | perflvl->core = perflvl->shader / 2; |
Ben Skeggs | 40f6193 | 2011-04-20 13:15:02 +1000 | [diff] [blame] | 327 | } |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 328 | break; |
| 329 | } |
| 330 | |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 331 | /* make sure vid is valid */ |
Ben Skeggs | 3b5565d | 2011-06-09 16:57:07 +1000 | [diff] [blame] | 332 | nouveau_perf_voltage(dev, &P, perflvl); |
| 333 | if (pm->voltage.supported && perflvl->volt_min) { |
| 334 | vid = nouveau_volt_vid_lookup(dev, perflvl->volt_min); |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 335 | if (vid < 0) { |
| 336 | NV_DEBUG(dev, "drop perflvl %d, bad vid\n", i); |
| 337 | entry += recordlen; |
| 338 | continue; |
| 339 | } |
| 340 | } |
| 341 | |
Martin Peres | e614b2e | 2011-04-14 00:46:19 +0200 | [diff] [blame] | 342 | /* get the corresponding memory timings */ |
Roy Spliet | 9a78248 | 2011-07-09 21:18:11 +0200 | [diff] [blame] | 343 | if (version == 0x15) { |
| 344 | memtimings->timing[i].id = i; |
| 345 | nv30_mem_timing_entry(dev,&mt_hdr,(struct nouveau_pm_tbl_entry*) &entry[41],0,&memtimings->timing[i]); |
| 346 | perflvl->timing = &memtimings->timing[i]; |
| 347 | } else if (version > 0x15) { |
Ben Skeggs | fcfc768 | 2011-04-20 11:31:04 +1000 | [diff] [blame] | 348 | /* last 3 args are for < 0x40, ignored for >= 0x40 */ |
| 349 | perflvl->timing = |
| 350 | nouveau_perf_timing(dev, &P, |
| 351 | perflvl->memory / 1000, |
| 352 | entry + perf[3], |
| 353 | perf[5], perf[4]); |
Martin Peres | e614b2e | 2011-04-14 00:46:19 +0200 | [diff] [blame] | 354 | } |
| 355 | |
Ben Skeggs | 330c598 | 2010-09-16 15:39:49 +1000 | [diff] [blame] | 356 | snprintf(perflvl->name, sizeof(perflvl->name), |
| 357 | "performance_level_%d", i); |
| 358 | perflvl->id = i; |
| 359 | pm->nr_perflvl++; |
| 360 | |
| 361 | entry += recordlen; |
| 362 | } |
| 363 | } |
| 364 | |
| 365 | void |
| 366 | nouveau_perf_fini(struct drm_device *dev) |
| 367 | { |
| 368 | } |