blob: 4898c502974db606bf725ed0664318f0655ab7f8 [file] [log] [blame]
Chaoming Lia7dbd3b2011-06-10 15:11:10 -05001/******************************************************************************
2 *
Larry Finger6a57b082012-01-07 20:46:46 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Chaoming Lia7dbd3b2011-06-10 15:11:10 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
Chaoming Lia7dbd3b2011-06-10 15:11:10 -050030#include "../wifi.h"
31#include "../core.h"
32#include "../pci.h"
33#include "reg.h"
34#include "def.h"
35#include "phy.h"
36#include "dm.h"
37#include "hw.h"
38#include "sw.h"
39#include "trx.h"
40#include "led.h"
41
Larry Fingerd273bb22012-01-27 13:59:25 -060042#include <linux/module.h>
43
Chaoming Lia7dbd3b2011-06-10 15:11:10 -050044static void rtl92d_init_aspm_vars(struct ieee80211_hw *hw)
45{
46 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
47
48 /*close ASPM for AMD defaultly */
49 rtlpci->const_amdpci_aspm = 0;
50
51 /*
52 * ASPM PS mode.
53 * 0 - Disable ASPM,
54 * 1 - Enable ASPM without Clock Req,
55 * 2 - Enable ASPM with Clock Req,
56 * 3 - Alwyas Enable ASPM with Clock Req,
57 * 4 - Always Enable ASPM without Clock Req.
58 * set defult to RTL8192CE:3 RTL8192E:2
59 * */
60 rtlpci->const_pci_aspm = 3;
61
62 /*Setting for PCI-E device */
63 rtlpci->const_devicepci_aspm_setting = 0x03;
64
65 /*Setting for PCI-E bridge */
66 rtlpci->const_hostpci_aspm_setting = 0x02;
67
68 /*
69 * In Hw/Sw Radio Off situation.
70 * 0 - Default,
71 * 1 - From ASPM setting without low Mac Pwr,
72 * 2 - From ASPM setting with low Mac Pwr,
73 * 3 - Bus D3
74 * set default to RTL8192CE:0 RTL8192SE:2
75 */
76 rtlpci->const_hwsw_rfoff_d3 = 0;
77
78 /*
79 * This setting works for those device with
80 * backdoor ASPM setting such as EPHY setting.
81 * 0 - Not support ASPM,
82 * 1 - Support ASPM,
83 * 2 - According to chipset.
84 */
85 rtlpci->const_support_pciaspm = 1;
86}
87
88static int rtl92d_init_sw_vars(struct ieee80211_hw *hw)
89{
90 int err;
91 u8 tid;
92 struct rtl_priv *rtlpriv = rtl_priv(hw);
93 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Chaoming Lia7dbd3b2011-06-10 15:11:10 -050094 static int header_print;
95
96 rtlpriv->dm.dm_initialgain_enable = true;
97 rtlpriv->dm.dm_flag = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +000098 rtlpriv->dm.disable_framebursting = false;
Chaoming Lia7dbd3b2011-06-10 15:11:10 -050099 rtlpriv->dm.thermalvalue = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +0000100 rtlpriv->dm.useramask = true;
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500101
102 /* dual mac */
103 if (rtlpriv->rtlhal.current_bandtype == BAND_ON_5G)
104 rtlpriv->phy.current_channel = 36;
105 else
106 rtlpriv->phy.current_channel = 1;
107
108 if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) {
109 rtlpriv->rtlhal.disable_amsdu_8k = true;
110 /* No long RX - reduce fragmentation */
111 rtlpci->rxbuffersize = 4096;
112 }
113
114 rtlpci->transmit_config = CFENDFORM | BIT(12) | BIT(13);
115
116 rtlpci->receive_config = (
117 RCR_APPFCS
118 | RCR_AMF
119 | RCR_ADF
120 | RCR_APP_MIC
121 | RCR_APP_ICV
122 | RCR_AICV
123 | RCR_ACRC32
124 | RCR_AB
125 | RCR_AM
126 | RCR_APM
127 | RCR_APP_PHYST_RXFF
128 | RCR_HTC_LOC_CTRL
129 );
130
131 rtlpci->irq_mask[0] = (u32) (
132 IMR_ROK
133 | IMR_VODOK
134 | IMR_VIDOK
135 | IMR_BEDOK
136 | IMR_BKDOK
137 | IMR_MGNTDOK
138 | IMR_HIGHDOK
139 | IMR_BDOK
140 | IMR_RDU
141 | IMR_RXFOVW
142 );
143
144 rtlpci->irq_mask[1] = (u32) (IMR_CPWM | IMR_C2HCMD);
145
Larry Finger73a253c2011-10-07 11:27:33 -0500146 /* for debug level */
147 rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500148 /* for LPS & IPS */
149 rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
150 rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
151 rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
Larry Finger87b6d092011-09-19 14:34:09 -0500152 if (!rtlpriv->psc.inactiveps)
Joe Perchesd9595ce2012-01-06 11:31:42 -0800153 pr_info("Power Save off (module option)\n");
Larry Finger87b6d092011-09-19 14:34:09 -0500154 if (!rtlpriv->psc.fwctrl_lps)
Joe Perchesd9595ce2012-01-06 11:31:42 -0800155 pr_info("FW Power Save off (module option)\n");
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500156 rtlpriv->psc.reg_fwctrl_lps = 3;
157 rtlpriv->psc.reg_max_lps_awakeintvl = 5;
158 /* for ASPM, you can close aspm through
159 * set const_support_pciaspm = 0 */
160 rtl92d_init_aspm_vars(hw);
161
162 if (rtlpriv->psc.reg_fwctrl_lps == 1)
163 rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
164 else if (rtlpriv->psc.reg_fwctrl_lps == 2)
165 rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
166 else if (rtlpriv->psc.reg_fwctrl_lps == 3)
167 rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
168
Larry Fingerb0302ab2012-01-30 09:54:49 -0600169 /* for early mode */
170 rtlpriv->rtlhal.earlymode_enable = true;
171 for (tid = 0; tid < 8; tid++)
172 skb_queue_head_init(&rtlpriv->mac80211.skb_waitq[tid]);
173
174 /* Only load firmware for first MAC */
175 if (header_print)
176 return 0;
177
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500178 /* for firmware buf */
179 rtlpriv->rtlhal.pfirmware = vzalloc(0x8000);
180 if (!rtlpriv->rtlhal.pfirmware) {
181 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800182 "Can't alloc buffer for fw\n");
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500183 return 1;
184 }
185
Larry Fingerb0302ab2012-01-30 09:54:49 -0600186 rtlpriv->max_fw_size = 0x8000;
187 pr_info("Driver for Realtek RTL8192DE WLAN interface\n");
188 pr_info("Loading firmware file %s\n", rtlpriv->cfg->fw_name);
189 header_print++;
190
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500191 /* request fw */
Larry Fingerb0302ab2012-01-30 09:54:49 -0600192 err = request_firmware_nowait(THIS_MODULE, 1, rtlpriv->cfg->fw_name,
193 rtlpriv->io.dev, GFP_KERNEL, hw,
194 rtl_fw_cb);
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500195 if (err) {
196 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800197 "Failed to request firmware!\n");
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500198 return 1;
199 }
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500200
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500201 return 0;
202}
203
204static void rtl92d_deinit_sw_vars(struct ieee80211_hw *hw)
205{
206 struct rtl_priv *rtlpriv = rtl_priv(hw);
207 u8 tid;
208
209 if (rtlpriv->rtlhal.pfirmware) {
210 vfree(rtlpriv->rtlhal.pfirmware);
211 rtlpriv->rtlhal.pfirmware = NULL;
212 }
213 for (tid = 0; tid < 8; tid++)
214 skb_queue_purge(&rtlpriv->mac80211.skb_waitq[tid]);
215}
216
217static struct rtl_hal_ops rtl8192de_hal_ops = {
218 .init_sw_vars = rtl92d_init_sw_vars,
219 .deinit_sw_vars = rtl92d_deinit_sw_vars,
220 .read_eeprom_info = rtl92de_read_eeprom_info,
221 .interrupt_recognized = rtl92de_interrupt_recognized,
222 .hw_init = rtl92de_hw_init,
223 .hw_disable = rtl92de_card_disable,
224 .hw_suspend = rtl92de_suspend,
225 .hw_resume = rtl92de_resume,
226 .enable_interrupt = rtl92de_enable_interrupt,
227 .disable_interrupt = rtl92de_disable_interrupt,
228 .set_network_type = rtl92de_set_network_type,
229 .set_chk_bssid = rtl92de_set_check_bssid,
230 .set_qos = rtl92de_set_qos,
231 .set_bcn_reg = rtl92de_set_beacon_related_registers,
232 .set_bcn_intv = rtl92de_set_beacon_interval,
233 .update_interrupt_mask = rtl92de_update_interrupt_mask,
234 .get_hw_reg = rtl92de_get_hw_reg,
235 .set_hw_reg = rtl92de_set_hw_reg,
236 .update_rate_tbl = rtl92de_update_hal_rate_tbl,
237 .fill_tx_desc = rtl92de_tx_fill_desc,
238 .fill_tx_cmddesc = rtl92de_tx_fill_cmddesc,
239 .query_rx_desc = rtl92de_rx_query_desc,
240 .set_channel_access = rtl92de_update_channel_access_setting,
241 .radio_onoff_checking = rtl92de_gpio_radio_on_off_checking,
242 .set_bw_mode = rtl92d_phy_set_bw_mode,
243 .switch_channel = rtl92d_phy_sw_chnl,
244 .dm_watchdog = rtl92d_dm_watchdog,
245 .scan_operation_backup = rtl92d_phy_scan_operation_backup,
246 .set_rf_power_state = rtl92d_phy_set_rf_power_state,
247 .led_control = rtl92de_led_control,
248 .set_desc = rtl92de_set_desc,
249 .get_desc = rtl92de_get_desc,
250 .tx_polling = rtl92de_tx_polling,
251 .enable_hw_sec = rtl92de_enable_hw_security_config,
252 .set_key = rtl92de_set_key,
253 .init_sw_leds = rtl92de_init_sw_leds,
254 .get_bbreg = rtl92d_phy_query_bb_reg,
255 .set_bbreg = rtl92d_phy_set_bb_reg,
256 .get_rfreg = rtl92d_phy_query_rf_reg,
257 .set_rfreg = rtl92d_phy_set_rf_reg,
258 .linked_set_reg = rtl92d_linked_set_reg,
259};
260
261static struct rtl_mod_params rtl92de_mod_params = {
262 .sw_crypto = false,
263 .inactiveps = true,
264 .swctrl_lps = true,
265 .fwctrl_lps = false,
Larry Finger73a253c2011-10-07 11:27:33 -0500266 .debug = DBG_EMERG,
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500267};
268
269static struct rtl_hal_cfg rtl92de_hal_cfg = {
270 .bar_id = 2,
271 .write_readback = true,
272 .name = "rtl8192de",
273 .fw_name = "rtlwifi/rtl8192defw.bin",
274 .ops = &rtl8192de_hal_ops,
275 .mod_params = &rtl92de_mod_params,
276
277 .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
278 .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
279 .maps[SYS_CLK] = REG_SYS_CLKR,
280 .maps[MAC_RCR_AM] = RCR_AM,
281 .maps[MAC_RCR_AB] = RCR_AB,
282 .maps[MAC_RCR_ACRC32] = RCR_ACRC32,
283 .maps[MAC_RCR_ACF] = RCR_ACF,
284 .maps[MAC_RCR_AAP] = RCR_AAP,
285
286 .maps[EFUSE_TEST] = REG_EFUSE_TEST,
287 .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
288 .maps[EFUSE_CLK] = 0, /* just for 92se */
289 .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
290 .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
291 .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
292 .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
293 .maps[EFUSE_ANA8M] = 0, /* just for 92se */
294 .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
295 .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
296 .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
297
298 .maps[RWCAM] = REG_CAMCMD,
299 .maps[WCAMI] = REG_CAMWRITE,
300 .maps[RCAMO] = REG_CAMREAD,
301 .maps[CAMDBG] = REG_CAMDBG,
302 .maps[SECR] = REG_SECCFG,
303 .maps[SEC_CAM_NONE] = CAM_NONE,
304 .maps[SEC_CAM_WEP40] = CAM_WEP40,
305 .maps[SEC_CAM_TKIP] = CAM_TKIP,
306 .maps[SEC_CAM_AES] = CAM_AES,
307 .maps[SEC_CAM_WEP104] = CAM_WEP104,
308
309 .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
310 .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
311 .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
312 .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
313 .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
314 .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
315 .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
316 .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
317 .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
318 .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
319 .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
320 .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
321 .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
322 .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
323 .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
324 .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
325
326 .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
327 .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
328 .maps[RTL_IMR_BcnInt] = IMR_BcnInt,
329 .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
330 .maps[RTL_IMR_RDU] = IMR_RDU,
331 .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
332 .maps[RTL_IMR_BDOK] = IMR_BDOK,
333 .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
334 .maps[RTL_IMR_TBDER] = IMR_TBDER,
335 .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
336 .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
337 .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
338 .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
339 .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
340 .maps[RTL_IMR_VODOK] = IMR_VODOK,
341 .maps[RTL_IMR_ROK] = IMR_ROK,
342 .maps[RTL_IBSS_INT_MASKS] = (IMR_BcnInt | IMR_TBDOK | IMR_TBDER),
343
Larry Finger5b62bb52011-08-22 16:50:18 -0500344 .maps[RTL_RC_CCK_RATE1M] = DESC92_RATE1M,
345 .maps[RTL_RC_CCK_RATE2M] = DESC92_RATE2M,
346 .maps[RTL_RC_CCK_RATE5_5M] = DESC92_RATE5_5M,
347 .maps[RTL_RC_CCK_RATE11M] = DESC92_RATE11M,
348 .maps[RTL_RC_OFDM_RATE6M] = DESC92_RATE6M,
349 .maps[RTL_RC_OFDM_RATE9M] = DESC92_RATE9M,
350 .maps[RTL_RC_OFDM_RATE12M] = DESC92_RATE12M,
351 .maps[RTL_RC_OFDM_RATE18M] = DESC92_RATE18M,
352 .maps[RTL_RC_OFDM_RATE24M] = DESC92_RATE24M,
353 .maps[RTL_RC_OFDM_RATE36M] = DESC92_RATE36M,
354 .maps[RTL_RC_OFDM_RATE48M] = DESC92_RATE48M,
355 .maps[RTL_RC_OFDM_RATE54M] = DESC92_RATE54M,
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500356
Larry Finger5b62bb52011-08-22 16:50:18 -0500357 .maps[RTL_RC_HT_RATEMCS7] = DESC92_RATEMCS7,
358 .maps[RTL_RC_HT_RATEMCS15] = DESC92_RATEMCS15,
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500359};
360
361static struct pci_device_id rtl92de_pci_ids[] __devinitdata = {
362 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8193, rtl92de_hal_cfg)},
363 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x002B, rtl92de_hal_cfg)},
364 {},
365};
366
367MODULE_DEVICE_TABLE(pci, rtl92de_pci_ids);
368
369MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
370MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
371MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
372MODULE_LICENSE("GPL");
373MODULE_DESCRIPTION("Realtek 8192DE 802.11n Dual Mac PCI wireless");
374MODULE_FIRMWARE("rtlwifi/rtl8192defw.bin");
375
376module_param_named(swenc, rtl92de_mod_params.sw_crypto, bool, 0444);
Larry Finger73a253c2011-10-07 11:27:33 -0500377module_param_named(debug, rtl92de_mod_params.debug, int, 0444);
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500378module_param_named(ips, rtl92de_mod_params.inactiveps, bool, 0444);
379module_param_named(swlps, rtl92de_mod_params.swctrl_lps, bool, 0444);
380module_param_named(fwlps, rtl92de_mod_params.fwctrl_lps, bool, 0444);
Larry Finger87b6d092011-09-19 14:34:09 -0500381MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
382MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
383MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
384MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
Larry Finger73a253c2011-10-07 11:27:33 -0500385MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500386
Larry Finger603be382011-10-11 21:28:47 -0500387static const struct dev_pm_ops rtlwifi_pm_ops = {
388 .suspend = rtl_pci_suspend,
389 .resume = rtl_pci_resume,
390 .freeze = rtl_pci_suspend,
391 .thaw = rtl_pci_resume,
392 .poweroff = rtl_pci_suspend,
393 .restore = rtl_pci_resume,
394};
395
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500396static struct pci_driver rtl92de_driver = {
397 .name = KBUILD_MODNAME,
398 .id_table = rtl92de_pci_ids,
399 .probe = rtl_pci_probe,
400 .remove = rtl_pci_disconnect,
Larry Finger603be382011-10-11 21:28:47 -0500401 .driver.pm = &rtlwifi_pm_ops,
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500402};
403
404/* add global spin lock to solve the problem that
405 * Dul mac register operation on the same time */
406spinlock_t globalmutex_power;
407spinlock_t globalmutex_for_fwdownload;
408spinlock_t globalmutex_for_power_and_efuse;
409
410static int __init rtl92de_module_init(void)
411{
412 int ret = 0;
413
414 spin_lock_init(&globalmutex_power);
415 spin_lock_init(&globalmutex_for_fwdownload);
416 spin_lock_init(&globalmutex_for_power_and_efuse);
417
418 ret = pci_register_driver(&rtl92de_driver);
419 if (ret)
Joe Perches9d833ed2012-01-04 19:40:43 -0800420 RT_ASSERT(false, "No device found\n");
Chaoming Lia7dbd3b2011-06-10 15:11:10 -0500421 return ret;
422}
423
424static void __exit rtl92de_module_exit(void)
425{
426 pci_unregister_driver(&rtl92de_driver);
427}
428
429module_init(rtl92de_module_init);
430module_exit(rtl92de_module_exit);