blob: 9b2ddb7aac49435eff47a32f384468af35ae180c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _S390_TLB_H
2#define _S390_TLB_H
3
4/*
Martin Schwidefskyba8a9222007-10-22 12:52:44 +02005 * TLB flushing on s390 is complicated. The following requirement
6 * from the principles of operation is the most arduous:
7 *
8 * "A valid table entry must not be changed while it is attached
9 * to any CPU and may be used for translation by that CPU except to
10 * (1) invalidate the entry by using INVALIDATE PAGE TABLE ENTRY,
11 * or INVALIDATE DAT TABLE ENTRY, (2) alter bits 56-63 of a page
12 * table entry, or (3) make a change by means of a COMPARE AND SWAP
13 * AND PURGE instruction that purges the TLB."
14 *
15 * The modification of a pte of an active mm struct therefore is
16 * a two step process: i) invalidate the pte, ii) store the new pte.
17 * This is true for the page protection bit as well.
18 * The only possible optimization is to flush at the beginning of
19 * a tlb_gather_mmu cycle if the mm_struct is currently not in use.
20 *
21 * Pages used for the page tables is a different story. FIXME: more
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020023
24#include <linux/mm.h>
25#include <linux/swap.h>
26#include <asm/processor.h>
27#include <asm/pgalloc.h>
28#include <asm/smp.h>
29#include <asm/tlbflush.h>
30
31#ifndef CONFIG_SMP
32#define TLB_NR_PTRS 1
33#else
34#define TLB_NR_PTRS 508
35#endif
36
37struct mmu_gather {
38 struct mm_struct *mm;
39 unsigned int fullmm;
40 unsigned int nr_ptes;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010041 unsigned int nr_pxds;
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020042 void *array[TLB_NR_PTRS];
43};
44
45DECLARE_PER_CPU(struct mmu_gather, mmu_gathers);
46
47static inline struct mmu_gather *tlb_gather_mmu(struct mm_struct *mm,
48 unsigned int full_mm_flush)
49{
50 struct mmu_gather *tlb = &get_cpu_var(mmu_gathers);
51
52 tlb->mm = mm;
53 tlb->fullmm = full_mm_flush || (num_online_cpus() == 1) ||
54 (atomic_read(&mm->mm_users) <= 1 && mm == current->active_mm);
55 tlb->nr_ptes = 0;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010056 tlb->nr_pxds = TLB_NR_PTRS;
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020057 if (tlb->fullmm)
58 __tlb_flush_mm(mm);
59 return tlb;
60}
61
62static inline void tlb_flush_mmu(struct mmu_gather *tlb,
63 unsigned long start, unsigned long end)
64{
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010065 if (!tlb->fullmm && (tlb->nr_ptes > 0 || tlb->nr_pxds < TLB_NR_PTRS))
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020066 __tlb_flush_mm(tlb->mm);
67 while (tlb->nr_ptes > 0)
Benjamin Herrenschmidt5e541972008-02-04 22:29:14 -080068 pte_free(tlb->mm, tlb->array[--tlb->nr_ptes]);
Martin Schwidefsky5a216a22008-02-09 18:24:36 +010069 while (tlb->nr_pxds < TLB_NR_PTRS)
70 /* pgd_free frees the pointer as region or segment table */
71 pgd_free(tlb->mm, tlb->array[tlb->nr_pxds++]);
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020072}
73
74static inline void tlb_finish_mmu(struct mmu_gather *tlb,
75 unsigned long start, unsigned long end)
76{
77 tlb_flush_mmu(tlb, start, end);
78
79 /* keep the page table cache within bounds */
80 check_pgt_cache();
81
82 put_cpu_var(mmu_gathers);
83}
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/*
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020086 * Release the page cache reference for a pte removed by
87 * tlb_ptep_clear_flush. In both flush modes the tlb fo a page cache page
88 * has already been freed, so just do free_page_and_swap_cache.
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 */
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020090static inline void tlb_remove_page(struct mmu_gather *tlb, struct page *page)
91{
92 free_page_and_swap_cache(page);
93}
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Martin Schwidefskyba8a9222007-10-22 12:52:44 +020095/*
96 * pte_free_tlb frees a pte table and clears the CRSTE for the
97 * page table from the tlb.
98 */
Martin Schwidefsky146e4b32008-02-09 18:24:35 +010099static inline void pte_free_tlb(struct mmu_gather *tlb, pgtable_t pte)
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200100{
101 if (!tlb->fullmm) {
Martin Schwidefsky146e4b32008-02-09 18:24:35 +0100102 tlb->array[tlb->nr_ptes++] = pte;
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100103 if (tlb->nr_ptes >= tlb->nr_pxds)
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200104 tlb_flush_mmu(tlb, 0, 0);
105 } else
Martin Schwidefsky146e4b32008-02-09 18:24:35 +0100106 pte_free(tlb->mm, pte);
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200107}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200109/*
110 * pmd_free_tlb frees a pmd table and clears the CRSTE for the
111 * segment table entry from the tlb.
112 */
113static inline void pmd_free_tlb(struct mmu_gather *tlb, pmd_t *pmd)
114{
115#ifdef __s390x__
116 if (!tlb->fullmm) {
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100117 tlb->array[--tlb->nr_pxds] = pmd;
118 if (tlb->nr_ptes >= tlb->nr_pxds)
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200119 tlb_flush_mmu(tlb, 0, 0);
120 } else
Benjamin Herrenschmidt5e541972008-02-04 22:29:14 -0800121 pmd_free(tlb->mm, pmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122#endif
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200123}
124
Martin Schwidefsky5a216a22008-02-09 18:24:36 +0100125/*
126 * pud_free_tlb frees a pud table and clears the CRSTE for the
127 * region third table entry from the tlb.
128 */
129static inline void pud_free_tlb(struct mmu_gather *tlb, pud_t *pud)
130{
131#ifdef __s390x__
132 if (!tlb->fullmm) {
133 tlb->array[--tlb->nr_pxds] = pud;
134 if (tlb->nr_ptes >= tlb->nr_pxds)
135 tlb_flush_mmu(tlb, 0, 0);
136 } else
137 pud_free(tlb->mm, pud);
138#endif
139}
Martin Schwidefsky190a1d72007-10-22 12:52:48 +0200140
Martin Schwidefskyba8a9222007-10-22 12:52:44 +0200141#define tlb_start_vma(tlb, vma) do { } while (0)
142#define tlb_end_vma(tlb, vma) do { } while (0)
143#define tlb_remove_tlb_entry(tlb, ptep, addr) do { } while (0)
144#define tlb_migrate_finish(mm) do { } while (0)
145
146#endif /* _S390_TLB_H */