Sebastian Siewior | db11e47 | 2008-04-24 00:37:04 +0200 | [diff] [blame] | 1 | #ifndef _ISP1760_HCD_H_ |
| 2 | #define _ISP1760_HCD_H_ |
| 3 | |
| 4 | /* exports for if */ |
Catalin Marinas | f9031f2 | 2009-02-10 16:55:45 +0000 | [diff] [blame] | 5 | struct usb_hcd *isp1760_register(phys_addr_t res_start, resource_size_t res_len, |
| 6 | int irq, unsigned long irqflags, |
| 7 | struct device *dev, const char *busname, |
| 8 | unsigned int devflags); |
Sebastian Siewior | db11e47 | 2008-04-24 00:37:04 +0200 | [diff] [blame] | 9 | int init_kmem_once(void); |
| 10 | void deinit_kmem_cache(void); |
| 11 | |
| 12 | /* EHCI capability registers */ |
| 13 | #define HC_CAPLENGTH 0x00 |
| 14 | #define HC_HCSPARAMS 0x04 |
| 15 | #define HC_HCCPARAMS 0x08 |
| 16 | |
| 17 | /* EHCI operational registers */ |
| 18 | #define HC_USBCMD 0x20 |
| 19 | #define HC_USBSTS 0x24 |
| 20 | #define HC_FRINDEX 0x2c |
| 21 | #define HC_CONFIGFLAG 0x60 |
| 22 | #define HC_PORTSC1 0x64 |
| 23 | #define HC_ISO_PTD_DONEMAP_REG 0x130 |
| 24 | #define HC_ISO_PTD_SKIPMAP_REG 0x134 |
| 25 | #define HC_ISO_PTD_LASTPTD_REG 0x138 |
| 26 | #define HC_INT_PTD_DONEMAP_REG 0x140 |
| 27 | #define HC_INT_PTD_SKIPMAP_REG 0x144 |
| 28 | #define HC_INT_PTD_LASTPTD_REG 0x148 |
| 29 | #define HC_ATL_PTD_DONEMAP_REG 0x150 |
| 30 | #define HC_ATL_PTD_SKIPMAP_REG 0x154 |
| 31 | #define HC_ATL_PTD_LASTPTD_REG 0x158 |
| 32 | |
| 33 | /* Configuration Register */ |
| 34 | #define HC_HW_MODE_CTRL 0x300 |
| 35 | #define ALL_ATX_RESET (1 << 31) |
Nate Case | 3faefc8 | 2008-06-17 11:11:38 -0500 | [diff] [blame] | 36 | #define HW_ANA_DIGI_OC (1 << 15) |
Sebastian Siewior | db11e47 | 2008-04-24 00:37:04 +0200 | [diff] [blame] | 37 | #define HW_DATA_BUS_32BIT (1 << 8) |
| 38 | #define HW_DACK_POL_HIGH (1 << 6) |
| 39 | #define HW_DREQ_POL_HIGH (1 << 5) |
| 40 | #define HW_INTR_HIGH_ACT (1 << 2) |
| 41 | #define HW_INTR_EDGE_TRIG (1 << 1) |
| 42 | #define HW_GLOBAL_INTR_EN (1 << 0) |
| 43 | |
| 44 | #define HC_CHIP_ID_REG 0x304 |
| 45 | #define HC_SCRATCH_REG 0x308 |
| 46 | |
| 47 | #define HC_RESET_REG 0x30c |
| 48 | #define SW_RESET_RESET_HC (1 << 1) |
| 49 | #define SW_RESET_RESET_ALL (1 << 0) |
| 50 | |
| 51 | #define HC_BUFFER_STATUS_REG 0x334 |
| 52 | #define ATL_BUFFER 0x1 |
| 53 | #define INT_BUFFER 0x2 |
| 54 | #define ISO_BUFFER 0x4 |
| 55 | #define BUFFER_MAP 0x7 |
| 56 | |
| 57 | #define HC_MEMORY_REG 0x33c |
Enrico Scholz | 3f02a95 | 2008-07-17 20:09:30 +0200 | [diff] [blame] | 58 | #define ISP_BANK(x) ((x) << 16) |
| 59 | |
Sebastian Siewior | db11e47 | 2008-04-24 00:37:04 +0200 | [diff] [blame] | 60 | #define HC_PORT1_CTRL 0x374 |
| 61 | #define PORT1_POWER (3 << 3) |
| 62 | #define PORT1_INIT1 (1 << 7) |
| 63 | #define PORT1_INIT2 (1 << 23) |
Nate Case | 3faefc8 | 2008-06-17 11:11:38 -0500 | [diff] [blame] | 64 | #define HW_OTG_CTRL_SET 0x374 |
| 65 | #define HW_OTG_CTRL_CLR 0x376 |
Sebastian Siewior | db11e47 | 2008-04-24 00:37:04 +0200 | [diff] [blame] | 66 | |
| 67 | /* Interrupt Register */ |
| 68 | #define HC_INTERRUPT_REG 0x310 |
| 69 | |
| 70 | #define HC_INTERRUPT_ENABLE 0x314 |
| 71 | #define INTERRUPT_ENABLE_MASK (HC_INTL_INT | HC_ATL_INT | HC_EOT_INT) |
Sebastian Siewior | db11e47 | 2008-04-24 00:37:04 +0200 | [diff] [blame] | 72 | |
| 73 | #define HC_ISO_INT (1 << 9) |
| 74 | #define HC_ATL_INT (1 << 8) |
| 75 | #define HC_INTL_INT (1 << 7) |
| 76 | #define HC_EOT_INT (1 << 3) |
| 77 | #define HC_SOT_INT (1 << 1) |
| 78 | |
| 79 | #define HC_ISO_IRQ_MASK_OR_REG 0x318 |
| 80 | #define HC_INT_IRQ_MASK_OR_REG 0x31C |
| 81 | #define HC_ATL_IRQ_MASK_OR_REG 0x320 |
| 82 | #define HC_ISO_IRQ_MASK_AND_REG 0x324 |
| 83 | #define HC_INT_IRQ_MASK_AND_REG 0x328 |
| 84 | #define HC_ATL_IRQ_MASK_AND_REG 0x32C |
| 85 | |
| 86 | /* Register sets */ |
| 87 | #define HC_BEGIN_OF_ATL 0x0c00 |
| 88 | #define HC_BEGIN_OF_INT 0x0800 |
| 89 | #define HC_BEGIN_OF_ISO 0x0400 |
| 90 | #define HC_BEGIN_OF_PAYLOAD 0x1000 |
| 91 | |
| 92 | /* urb state*/ |
| 93 | #define DELETE_URB (0x0008) |
| 94 | #define NO_TRANSFER_ACTIVE (0xffffffff) |
| 95 | |
| 96 | #define ATL_REGS_OFFSET (0xc00) |
| 97 | #define INT_REGS_OFFSET (0x800) |
| 98 | |
| 99 | /* Philips Transfer Descriptor (PTD) */ |
| 100 | struct ptd { |
| 101 | __le32 dw0; |
| 102 | __le32 dw1; |
| 103 | __le32 dw2; |
| 104 | __le32 dw3; |
| 105 | __le32 dw4; |
| 106 | __le32 dw5; |
| 107 | __le32 dw6; |
| 108 | __le32 dw7; |
| 109 | }; |
| 110 | |
| 111 | struct inter_packet_info { |
| 112 | void *data_buffer; |
| 113 | u32 payload; |
| 114 | #define PTD_FIRE_NEXT (1 << 0) |
| 115 | #define PTD_URB_FINISHED (1 << 1) |
| 116 | struct urb *urb; |
| 117 | struct isp1760_qh *qh; |
| 118 | struct isp1760_qtd *qtd; |
| 119 | }; |
| 120 | |
| 121 | |
| 122 | typedef void (packet_enqueue)(struct usb_hcd *hcd, struct isp1760_qh *qh, |
| 123 | struct isp1760_qtd *qtd); |
| 124 | |
Sebastian Siewior | 7839b51 | 2008-07-17 20:09:29 +0200 | [diff] [blame] | 125 | #define isp1760_dbg(priv, fmt, args...) \ |
| 126 | dev_dbg(priv_to_hcd(priv)->self.controller, fmt, ##args) |
| 127 | |
Sebastian Siewior | db11e47 | 2008-04-24 00:37:04 +0200 | [diff] [blame] | 128 | #define isp1760_info(priv, fmt, args...) \ |
| 129 | dev_info(priv_to_hcd(priv)->self.controller, fmt, ##args) |
| 130 | |
| 131 | #define isp1760_err(priv, fmt, args...) \ |
| 132 | dev_err(priv_to_hcd(priv)->self.controller, fmt, ##args) |
| 133 | |
Nate Case | 3faefc8 | 2008-06-17 11:11:38 -0500 | [diff] [blame] | 134 | /* |
| 135 | * Device flags that can vary from board to board. All of these |
| 136 | * indicate the most "atypical" case, so that a devflags of 0 is |
| 137 | * a sane default configuration. |
| 138 | */ |
Nate Case | 3faefc8 | 2008-06-17 11:11:38 -0500 | [diff] [blame] | 139 | #define ISP1760_FLAG_BUS_WIDTH_16 0x00000002 /* 16-bit data bus width */ |
| 140 | #define ISP1760_FLAG_OTG_EN 0x00000004 /* Port 1 supports OTG */ |
| 141 | #define ISP1760_FLAG_ANALOG_OC 0x00000008 /* Analog overcurrent */ |
| 142 | #define ISP1760_FLAG_DACK_POL_HIGH 0x00000010 /* DACK active high */ |
| 143 | #define ISP1760_FLAG_DREQ_POL_HIGH 0x00000020 /* DREQ active high */ |
| 144 | #define ISP1760_FLAG_ISP1761 0x00000040 /* Chip is ISP1761 */ |
Michael Hennerich | 9da69c6 | 2009-07-15 23:22:54 -0400 | [diff] [blame] | 145 | #define ISP1760_FLAG_INTR_POL_HIGH 0x00000080 /* Interrupt polarity active high */ |
| 146 | #define ISP1760_FLAG_INTR_EDGE_TRIG 0x00000100 /* Interrupt edge triggered */ |
Nate Case | 3faefc8 | 2008-06-17 11:11:38 -0500 | [diff] [blame] | 147 | |
Sebastian Siewior | db11e47 | 2008-04-24 00:37:04 +0200 | [diff] [blame] | 148 | /* chip memory management */ |
| 149 | struct memory_chunk { |
| 150 | unsigned int start; |
| 151 | unsigned int size; |
| 152 | unsigned int free; |
| 153 | }; |
| 154 | |
| 155 | /* |
| 156 | * 60kb divided in: |
| 157 | * - 32 blocks @ 256 bytes |
| 158 | * - 20 blocks @ 1024 bytes |
| 159 | * - 4 blocks @ 8192 bytes |
| 160 | */ |
| 161 | |
| 162 | #define BLOCK_1_NUM 32 |
| 163 | #define BLOCK_2_NUM 20 |
| 164 | #define BLOCK_3_NUM 4 |
| 165 | |
| 166 | #define BLOCK_1_SIZE 256 |
| 167 | #define BLOCK_2_SIZE 1024 |
| 168 | #define BLOCK_3_SIZE 8192 |
| 169 | #define BLOCKS (BLOCK_1_NUM + BLOCK_2_NUM + BLOCK_3_NUM) |
| 170 | #define PAYLOAD_SIZE 0xf000 |
| 171 | |
| 172 | /* I saw if some reloads if the pointer was negative */ |
| 173 | #define ISP1760_NULL_POINTER (0x400) |
| 174 | |
| 175 | /* ATL */ |
| 176 | /* DW0 */ |
| 177 | #define PTD_VALID 1 |
| 178 | #define PTD_LENGTH(x) (((u32) x) << 3) |
| 179 | #define PTD_MAXPACKET(x) (((u32) x) << 18) |
| 180 | #define PTD_MULTI(x) (((u32) x) << 29) |
| 181 | #define PTD_ENDPOINT(x) (((u32) x) << 31) |
| 182 | /* DW1 */ |
| 183 | #define PTD_DEVICE_ADDR(x) (((u32) x) << 3) |
| 184 | #define PTD_PID_TOKEN(x) (((u32) x) << 10) |
| 185 | #define PTD_TRANS_BULK ((u32) 2 << 12) |
| 186 | #define PTD_TRANS_INT ((u32) 3 << 12) |
| 187 | #define PTD_TRANS_SPLIT ((u32) 1 << 14) |
| 188 | #define PTD_SE_USB_LOSPEED ((u32) 2 << 16) |
| 189 | #define PTD_PORT_NUM(x) (((u32) x) << 18) |
| 190 | #define PTD_HUB_NUM(x) (((u32) x) << 25) |
| 191 | #define PTD_PING(x) (((u32) x) << 26) |
| 192 | /* DW2 */ |
| 193 | #define PTD_RL_CNT(x) (((u32) x) << 25) |
| 194 | #define PTD_DATA_START_ADDR(x) (((u32) x) << 8) |
| 195 | #define BASE_ADDR 0x1000 |
| 196 | /* DW3 */ |
| 197 | #define PTD_CERR(x) (((u32) x) << 23) |
| 198 | #define PTD_NAC_CNT(x) (((u32) x) << 19) |
| 199 | #define PTD_ACTIVE ((u32) 1 << 31) |
| 200 | #define PTD_DATA_TOGGLE(x) (((u32) x) << 25) |
| 201 | |
| 202 | #define DW3_HALT_BIT (1 << 30) |
| 203 | #define DW3_ERROR_BIT (1 << 28) |
| 204 | #define DW3_QTD_ACTIVE (1 << 31) |
| 205 | |
| 206 | #define INT_UNDERRUN (1 << 2) |
| 207 | #define INT_BABBLE (1 << 1) |
| 208 | #define INT_EXACT (1 << 0) |
| 209 | |
| 210 | #define DW1_GET_PID(x) (((x) >> 10) & 0x3) |
| 211 | #define PTD_XFERRED_LENGTH(x) ((x) & 0x7fff) |
| 212 | #define PTD_XFERRED_LENGTH_LO(x) ((x) & 0x7ff) |
| 213 | |
| 214 | #define SETUP_PID (2) |
| 215 | #define IN_PID (1) |
| 216 | #define OUT_PID (0) |
| 217 | #define GET_QTD_TOKEN_TYPE(x) ((x) & 0x3) |
| 218 | |
| 219 | #define DATA_TOGGLE (1 << 31) |
| 220 | #define GET_DATA_TOGGLE(x) ((x) >> 31) |
| 221 | |
| 222 | /* Errata 1 */ |
| 223 | #define RL_COUNTER (0) |
| 224 | #define NAK_COUNTER (0) |
| 225 | #define ERR_COUNTER (2) |
| 226 | |
| 227 | #define HC_ATL_PL_SIZE (8192) |
| 228 | |
| 229 | #endif |