blob: 4ea73804d21e2ffcfbc4f5e314c9c27250e9d814 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/sram.h>
29#include <mach/board.h>
Lauri Leukkunen84a34342008-12-10 17:36:31 -080030#include <mach/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010031
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/control.h>
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030033
34#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
35# include "../mach-omap2/prm.h"
36# include "../mach-omap2/cm.h"
37# include "../mach-omap2/sdrc.h"
38#endif
39
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000040#define OMAP1_SRAM_PA 0x20000000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030041#define OMAP1_SRAM_VA VMALLOC_END
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000042#define OMAP2_SRAM_PA 0x40200000
Tony Lindgren670c1042006-04-02 17:46:25 +010043#define OMAP2_SRAM_PUB_PA 0x4020f800
Mans Rullgarde85c2052009-05-25 11:08:41 -070044#define OMAP2_SRAM_VA 0xe3000000
45#define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030046#define OMAP3_SRAM_PA 0x40200000
47#define OMAP3_SRAM_VA 0xd7000000
48#define OMAP3_SRAM_PUB_PA 0x40208000
49#define OMAP3_SRAM_PUB_VA 0xd7008000
Santosh Shilimkar44169072009-05-28 14:16:04 -070050#define OMAP4_SRAM_PA 0x40200000 /*0x402f0000*/
51#define OMAP4_SRAM_VA 0xd7000000 /*0xd70f0000*/
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000052
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030053#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren670c1042006-04-02 17:46:25 +010054#define SRAM_BOOTLOADER_SZ 0x00
55#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010056#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010057#endif
58
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030059#define OMAP24XX_VA_REQINFOPERM0 IO_ADDRESS(0x68005048)
60#define OMAP24XX_VA_READPERM0 IO_ADDRESS(0x68005050)
61#define OMAP24XX_VA_WRITEPERM0 IO_ADDRESS(0x68005058)
62
63#define OMAP34XX_VA_REQINFOPERM0 IO_ADDRESS(0x68012848)
64#define OMAP34XX_VA_READPERM0 IO_ADDRESS(0x68012850)
65#define OMAP34XX_VA_WRITEPERM0 IO_ADDRESS(0x68012858)
66#define OMAP34XX_VA_ADDR_MATCH2 IO_ADDRESS(0x68012880)
67#define OMAP34XX_VA_SMS_RG_ATT0 IO_ADDRESS(0x6C000048)
68#define OMAP34XX_VA_CONTROL_STAT IO_ADDRESS(0x480022F0)
69
Tony Lindgren670c1042006-04-02 17:46:25 +010070#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010071
72#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010073
Tony Lindgrenc40fae92006-12-07 13:58:10 -080074static unsigned long omap_sram_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010075static unsigned long omap_sram_base;
76static unsigned long omap_sram_size;
77static unsigned long omap_sram_ceil;
78
Imre Deakb7cc6d42007-03-06 03:16:36 -080079extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
80 unsigned long sram_vstart,
81 unsigned long sram_size,
82 unsigned long pstart_avail,
83 unsigned long size_avail);
Tony Lindgren670c1042006-04-02 17:46:25 +010084
Imre Deakb7cc6d42007-03-06 03:16:36 -080085/*
86 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010087 * SRAM varies. The default accessible size for all device types is 2k. A GP
88 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010089 * functionality seems ok until some nice security API happens.
90 */
91static int is_sram_locked(void)
92{
93 int type = 0;
94
Santosh Shilimkar44169072009-05-28 14:16:04 -070095 if (cpu_is_omap44xx())
96 /* Not yet supported */
97 return 0;
98
Tony Lindgren670c1042006-04-02 17:46:25 +010099 if (cpu_is_omap242x())
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800100 type = omap_rev() & OMAP2_DEVICETYPE_MASK;
Tony Lindgren670c1042006-04-02 17:46:25 +0100101
102 if (type == GP_DEVICE) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100103 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +0100104 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300105 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
106 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
107 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
108 }
109 if (cpu_is_omap34xx()) {
110 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
111 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
112 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
113 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
114 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +0100115 }
116 return 0;
117 } else
118 return 1; /* assume locked with no PPA or security driver */
119}
120
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000122 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100123 * Note that we cannot try to test for SRAM here because writes
124 * to secure SRAM will hang the system. Also the SRAM is not
125 * yet mapped at this point.
126 */
127void __init omap_detect_sram(void)
128{
Imre Deakb7cc6d42007-03-06 03:16:36 -0800129 unsigned long reserved;
Tony Lindgren670c1042006-04-02 17:46:25 +0100130
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300131 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100132 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300133 if (cpu_is_omap34xx()) {
134 omap_sram_base = OMAP3_SRAM_PUB_VA;
135 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300136 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
137 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
138 omap_sram_size = 0x7000; /* 28K */
139 } else {
140 omap_sram_size = 0x8000; /* 32K */
141 }
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300142 } else {
143 omap_sram_base = OMAP2_SRAM_PUB_VA;
144 omap_sram_start = OMAP2_SRAM_PUB_PA;
145 omap_sram_size = 0x800; /* 2K */
146 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100147 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300148 if (cpu_is_omap34xx()) {
149 omap_sram_base = OMAP3_SRAM_VA;
150 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100151 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700152 } else if (cpu_is_omap44xx()) {
153 omap_sram_base = OMAP4_SRAM_VA;
154 omap_sram_start = OMAP4_SRAM_PA;
155 omap_sram_size = 0x8000; /* 32K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300156 } else {
157 omap_sram_base = OMAP2_SRAM_VA;
158 omap_sram_start = OMAP2_SRAM_PA;
159 if (cpu_is_omap242x())
160 omap_sram_size = 0xa0000; /* 640K */
161 else if (cpu_is_omap243x())
162 omap_sram_size = 0x10000; /* 64K */
163 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100164 }
165 } else {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000166 omap_sram_base = OMAP1_SRAM_VA;
Tony Lindgrenc40fae92006-12-07 13:58:10 -0800167 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100168
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700169 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100170 omap_sram_size = 0x32000; /* 200K */
171 else if (cpu_is_omap15xx())
172 omap_sram_size = 0x30000; /* 192K */
173 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
174 cpu_is_omap1710())
175 omap_sram_size = 0x4000; /* 16K */
176 else if (cpu_is_omap1611())
177 omap_sram_size = 0x3e800; /* 250K */
178 else {
179 printk(KERN_ERR "Could not detect SRAM size\n");
180 omap_sram_size = 0x4000;
181 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100182 }
Imre Deakb7cc6d42007-03-06 03:16:36 -0800183 reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
184 omap_sram_size,
185 omap_sram_start + SRAM_BOOTLOADER_SZ,
186 omap_sram_size - SRAM_BOOTLOADER_SZ);
187 omap_sram_size -= reserved;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100188 omap_sram_ceil = omap_sram_base + omap_sram_size;
189}
190
191static struct map_desc omap_sram_io_desc[] __initdata = {
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100192 { /* .length gets filled in at runtime */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000193 .virtual = OMAP1_SRAM_VA,
194 .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
Tony Lindgrence2deca2006-06-26 16:16:24 -0700195 .type = MT_MEMORY
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100196 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100197};
198
199/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700200 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100201 */
202void __init omap_map_sram(void)
203{
Tony Lindgren670c1042006-04-02 17:46:25 +0100204 unsigned long base;
205
Tony Lindgren92105bb2005-09-07 17:20:26 +0100206 if (omap_sram_size == 0)
207 return;
208
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000209 if (cpu_is_omap24xx()) {
210 omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100211
Kevin Hilmand1284b52006-09-25 12:41:24 +0300212 base = OMAP2_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100213 base = ROUND_DOWN(base, PAGE_SIZE);
214 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000215 }
216
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300217 if (cpu_is_omap34xx()) {
218 omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
219 base = OMAP3_SRAM_PA;
220 base = ROUND_DOWN(base, PAGE_SIZE);
221 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Paul Walmsleyd9295742009-05-12 17:27:09 -0600222
223 /*
224 * SRAM must be marked as non-cached on OMAP3 since the
225 * CORE DPLL M2 divider change code (in SRAM) runs with the
226 * SDRAM controller disabled, and if it is marked cached,
227 * the ARM may attempt to write cache lines back to SDRAM
228 * which will cause the system to hang.
229 */
230 omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300231 }
232
Santosh Shilimkar44169072009-05-28 14:16:04 -0700233 if (cpu_is_omap44xx()) {
234 omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
235 base = OMAP4_SRAM_PA;
236 base = ROUND_DOWN(base, PAGE_SIZE);
237 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
238 }
Tony Lindgrence2deca2006-06-26 16:16:24 -0700239 omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100240 iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
241
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000242 printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
Tony Lindgren670c1042006-04-02 17:46:25 +0100243 __pfn_to_phys(omap_sram_io_desc[0].pfn),
244 omap_sram_io_desc[0].virtual,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000245 omap_sram_io_desc[0].length);
246
Tony Lindgren92105bb2005-09-07 17:20:26 +0100247 /*
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000248 * Normally devicemaps_init() would flush caches and tlb after
249 * mdesc->map_io(), but since we're called from map_io(), we
250 * must do it here.
251 */
252 local_flush_tlb_all();
253 flush_cache_all();
254
255 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100256 * Looks like we need to preserve some bootloader code at the
257 * beginning of SRAM for jumping to flash for reboot to work...
258 */
259 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
260 omap_sram_size - SRAM_BOOTLOADER_SZ);
261}
262
Tony Lindgren92105bb2005-09-07 17:20:26 +0100263void * omap_sram_push(void * start, unsigned long size)
264{
265 if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
266 printk(KERN_ERR "Not enough space in SRAM\n");
267 return NULL;
268 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100269
Tony Lindgren92105bb2005-09-07 17:20:26 +0100270 omap_sram_ceil -= size;
Tony Lindgren670c1042006-04-02 17:46:25 +0100271 omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100272 memcpy((void *)omap_sram_ceil, start, size);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300273 flush_icache_range((unsigned long)start, (unsigned long)(start + size));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100274
275 return (void *)omap_sram_ceil;
276}
277
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000278#ifdef CONFIG_ARCH_OMAP1
279
280static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
281
282void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
283{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700284 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000285 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000286}
287
288int __init omap1_sram_init(void)
289{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300290 _omap_sram_reprogram_clock =
291 omap_sram_push(omap1_sram_reprogram_clock,
292 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000293
294 return 0;
295}
296
297#else
298#define omap1_sram_init() do {} while (0)
299#endif
300
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300301#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000302
303static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
304 u32 base_cs, u32 force_unlock);
305
306void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
307 u32 base_cs, u32 force_unlock)
308{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700309 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000310 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
311 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000312}
313
314static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
315 u32 mem_type);
316
317void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
318{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700319 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000320 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000321}
322
323static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
324
325u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
326{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700327 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000328 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
329}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300330#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000331
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300332#ifdef CONFIG_ARCH_OMAP2420
333int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000334{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300335 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
336 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000337
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300338 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
339 omap242x_sram_reprogram_sdrc_sz);
340
341 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
342 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000343
344 return 0;
345}
346#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300347static inline int omap242x_sram_init(void)
348{
349 return 0;
350}
351#endif
352
353#ifdef CONFIG_ARCH_OMAP2430
354int __init omap243x_sram_init(void)
355{
356 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
357 omap243x_sram_ddr_init_sz);
358
359 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
360 omap243x_sram_reprogram_sdrc_sz);
361
362 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
363 omap243x_sram_set_prcm_sz);
364
365 return 0;
366}
367#else
368static inline int omap243x_sram_init(void)
369{
370 return 0;
371}
372#endif
373
374#ifdef CONFIG_ARCH_OMAP3
375
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300376static u32 (*_omap3_sram_configure_core_dpll)(u32 sdrc_rfr_ctrl,
377 u32 sdrc_actim_ctrla,
378 u32 sdrc_actim_ctrlb,
Paul Walmsleyc9812d02009-06-19 19:08:26 -0600379 u32 m2, u32 unlock_dll,
Tero Kristo3afec632009-06-19 19:08:29 -0600380 u32 f, u32 sdrc_mr, u32 inc);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300381u32 omap3_configure_core_dpll(u32 sdrc_rfr_ctrl, u32 sdrc_actim_ctrla,
Paul Walmsleyc9812d02009-06-19 19:08:26 -0600382 u32 sdrc_actim_ctrlb, u32 m2, u32 unlock_dll,
Tero Kristo3afec632009-06-19 19:08:29 -0600383 u32 f, u32 sdrc_mr, u32 inc)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300384{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700385 BUG_ON(!_omap3_sram_configure_core_dpll);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300386 return _omap3_sram_configure_core_dpll(sdrc_rfr_ctrl,
387 sdrc_actim_ctrla,
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600388 sdrc_actim_ctrlb, m2,
Tero Kristo3afec632009-06-19 19:08:29 -0600389 unlock_dll, f, sdrc_mr, inc);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300390}
391
392/* REVISIT: Should this be same as omap34xx_sram_init() after off-idle? */
393void restore_sram_functions(void)
394{
395 omap_sram_ceil = omap_sram_base + omap_sram_size;
396
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300397 _omap3_sram_configure_core_dpll =
398 omap_sram_push(omap3_sram_configure_core_dpll,
399 omap3_sram_configure_core_dpll_sz);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300400}
401
402int __init omap34xx_sram_init(void)
403{
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300404 _omap3_sram_configure_core_dpll =
405 omap_sram_push(omap3_sram_configure_core_dpll,
406 omap3_sram_configure_core_dpll_sz);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300407
408 return 0;
409}
410#else
411static inline int omap34xx_sram_init(void)
412{
413 return 0;
414}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000415#endif
416
417int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100418{
419 omap_detect_sram();
420 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000421
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300422 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000423 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300424 else if (cpu_is_omap242x())
425 omap242x_sram_init();
426 else if (cpu_is_omap2430())
427 omap243x_sram_init();
428 else if (cpu_is_omap34xx())
429 omap34xx_sram_init();
Santosh Shilimkar44169072009-05-28 14:16:04 -0700430 else if (cpu_is_omap44xx())
431 omap34xx_sram_init(); /* FIXME: */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000432
433 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100434}