blob: 96e5fb0ac4fa603c0e7c798e1915252a048a0fce [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/sh/mm/tlb-sh4.c
3 *
4 * SH-4 specific TLB operations
5 *
6 * Copyright (C) 1999 Niibe Yutaka
7 * Copyright (C) 2002 Paul Mundt
8 *
9 * Released under the terms of the GNU GPL v2.0.
10 */
11#include <linux/signal.h>
12#include <linux/sched.h>
13#include <linux/kernel.h>
14#include <linux/errno.h>
15#include <linux/string.h>
16#include <linux/types.h>
17#include <linux/ptrace.h>
18#include <linux/mman.h>
19#include <linux/mm.h>
20#include <linux/smp.h>
21#include <linux/smp_lock.h>
22#include <linux/interrupt.h>
23
24#include <asm/system.h>
25#include <asm/io.h>
26#include <asm/uaccess.h>
27#include <asm/pgalloc.h>
28#include <asm/mmu_context.h>
29#include <asm/cacheflush.h>
30
31void update_mmu_cache(struct vm_area_struct * vma,
32 unsigned long address, pte_t pte)
33{
34 unsigned long flags;
35 unsigned long pteval;
36 unsigned long vpn;
37 struct page *page;
38 unsigned long pfn;
Paul Mundt5b19c902006-09-27 14:31:40 +090039#ifndef CONFIG_CPU_SUBTYPE_SH7780
Linus Torvalds1da177e2005-04-16 15:20:36 -070040 unsigned long ptea;
Paul Mundt5b19c902006-09-27 14:31:40 +090041#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43 /* Ptrace may call this routine. */
44 if (vma && current->active_mm != vma->vm_mm)
45 return;
46
47 pfn = pte_pfn(pte);
48 if (pfn_valid(pfn)) {
49 page = pfn_to_page(pfn);
50 if (!test_bit(PG_mapped, &page->flags)) {
51 unsigned long phys = pte_val(pte) & PTE_PHYS_MASK;
52 __flush_wback_region((void *)P1SEGADDR(phys), PAGE_SIZE);
53 __set_bit(PG_mapped, &page->flags);
54 }
55 }
56
57 local_irq_save(flags);
58
59 /* Set PTEH register */
60 vpn = (address & MMU_VPN_MASK) | get_asid();
61 ctrl_outl(vpn, MMU_PTEH);
62
63 pteval = pte_val(pte);
Paul Mundt5b19c902006-09-27 14:31:40 +090064#ifndef CONFIG_CPU_SUBTYPE_SH7780
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 /* Set PTEA register */
66 /* TODO: make this look less hacky */
67 ptea = ((pteval >> 28) & 0xe) | (pteval & 0x1);
68 ctrl_outl(ptea, MMU_PTEA);
Paul Mundt5b19c902006-09-27 14:31:40 +090069#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
71 /* Set PTEL register */
72 pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
73#ifdef CONFIG_SH_WRITETHROUGH
74 pteval |= _PAGE_WT;
75#endif
76 /* conveniently, we want all the software flags to be 0 anyway */
77 ctrl_outl(pteval, MMU_PTEL);
78
79 /* Load the TLB */
80 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
81 local_irq_restore(flags);
82}
83
84void __flush_tlb_page(unsigned long asid, unsigned long page)
85{
86 unsigned long addr, data;
87
88 /*
89 * NOTE: PTEH.ASID should be set to this MM
90 * _AND_ we need to write ASID to the array.
91 *
92 * It would be simple if we didn't need to set PTEH.ASID...
93 */
94 addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
95 data = page | asid; /* VALID bit is off */
96 jump_to_P2();
97 ctrl_outl(data, addr);
98 back_to_P1();
99}
100