blob: 95d75c00404b30d917ee469d45251f3881215dbd [file] [log] [blame]
Bryan Wu0c6a8812008-12-02 21:33:44 +02001/*
2 * MUSB OTG controller driver for Blackfin Processors
3 *
4 * Copyright 2006-2008 Analog Devices Inc.
5 *
6 * Enter bugs at http://blackfin.uclinux.org/
7 *
8 * Licensed under the GPL-2 or later.
9 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/sched.h>
Bryan Wu0c6a8812008-12-02 21:33:44 +020014#include <linux/init.h>
15#include <linux/list.h>
Bryan Wu0c6a8812008-12-02 21:33:44 +020016#include <linux/gpio.h>
17#include <linux/io.h>
Felipe Balbi9cb03082010-12-02 09:21:05 +020018#include <linux/platform_device.h>
19#include <linux/dma-mapping.h>
Bryan Wu0c6a8812008-12-02 21:33:44 +020020
21#include <asm/cacheflush.h>
22
23#include "musb_core.h"
Mike Frysinger13254302011-03-30 22:48:54 -040024#include "musbhsdma.h"
Bryan Wu0c6a8812008-12-02 21:33:44 +020025#include "blackfin.h"
26
Felipe Balbia023c632010-12-02 09:42:50 +020027struct bfin_glue {
28 struct device *dev;
29 struct platform_device *musb;
30};
Felipe Balbifcd22e32010-12-02 13:13:09 +020031#define glue_to_musb(g) platform_get_drvdata(g->musb)
Felipe Balbia023c632010-12-02 09:42:50 +020032
Bryan Wu0c6a8812008-12-02 21:33:44 +020033/*
34 * Load an endpoint's FIFO
35 */
36void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
37{
38 void __iomem *fifo = hw_ep->fifo;
39 void __iomem *epio = hw_ep->regs;
Bryan Wu1c4bdc02009-12-21 09:49:52 -050040 u8 epnum = hw_ep->epnum;
Bryan Wu0c6a8812008-12-02 21:33:44 +020041
42 prefetch((u8 *)src);
43
44 musb_writew(epio, MUSB_TXCOUNT, len);
45
Felipe Balbi5c8a86e2011-05-11 12:44:08 +030046 dev_dbg(musb->controller, "TX ep%d fifo %p count %d buf %p, epio %p\n",
Bryan Wu0c6a8812008-12-02 21:33:44 +020047 hw_ep->epnum, fifo, len, src, epio);
48
49 dump_fifo_data(src, len);
50
Bryan Wu1c4bdc02009-12-21 09:49:52 -050051 if (!ANOMALY_05000380 && epnum != 0) {
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020052 u16 dma_reg;
53
54 flush_dcache_range((unsigned long)src,
55 (unsigned long)(src + len));
Bryan Wu0c6a8812008-12-02 21:33:44 +020056
Bryan Wu1c4bdc02009-12-21 09:49:52 -050057 /* Setup DMA address register */
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020058 dma_reg = (u32)src;
Bryan Wu1c4bdc02009-12-21 09:49:52 -050059 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
60 SSYNC();
61
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020062 dma_reg = (u32)src >> 16;
Bryan Wu1c4bdc02009-12-21 09:49:52 -050063 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
64 SSYNC();
65
66 /* Setup DMA count register */
67 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
68 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
69 SSYNC();
70
71 /* Enable the DMA */
72 dma_reg = (epnum << 4) | DMA_ENA | INT_ENA | DIRECTION;
73 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
74 SSYNC();
75
76 /* Wait for compelete */
77 while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
78 cpu_relax();
79
80 /* acknowledge dma interrupt */
81 bfin_write_USB_DMA_INTERRUPT(1 << epnum);
82 SSYNC();
83
84 /* Reset DMA */
85 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
86 SSYNC();
87 } else {
88 SSYNC();
89
90 if (unlikely((unsigned long)src & 0x01))
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020091 outsw_8((unsigned long)fifo, src, (len + 1) >> 1);
Bryan Wu1c4bdc02009-12-21 09:49:52 -050092 else
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020093 outsw((unsigned long)fifo, src, (len + 1) >> 1);
Bryan Wu1c4bdc02009-12-21 09:49:52 -050094 }
95}
Bryan Wu0c6a8812008-12-02 21:33:44 +020096/*
97 * Unload an endpoint's FIFO
98 */
99void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
100{
101 void __iomem *fifo = hw_ep->fifo;
102 u8 epnum = hw_ep->epnum;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200103
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500104 if (ANOMALY_05000467 && epnum != 0) {
Bryan Wu1ca9e9c2009-12-28 13:40:39 +0200105 u16 dma_reg;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200106
Bryan Wu1ca9e9c2009-12-28 13:40:39 +0200107 invalidate_dcache_range((unsigned long)dst,
108 (unsigned long)(dst + len));
Bryan Wu0c6a8812008-12-02 21:33:44 +0200109
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500110 /* Setup DMA address register */
Bryan Wu1ca9e9c2009-12-28 13:40:39 +0200111 dma_reg = (u32)dst;
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500112 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
113 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200114
Bryan Wu1ca9e9c2009-12-28 13:40:39 +0200115 dma_reg = (u32)dst >> 16;
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500116 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
117 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200118
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500119 /* Setup DMA count register */
120 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
121 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
122 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200123
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500124 /* Enable the DMA */
125 dma_reg = (epnum << 4) | DMA_ENA | INT_ENA;
126 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
127 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200128
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500129 /* Wait for compelete */
130 while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
131 cpu_relax();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200132
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500133 /* acknowledge dma interrupt */
134 bfin_write_USB_DMA_INTERRUPT(1 << epnum);
135 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200136
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500137 /* Reset DMA */
138 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
139 SSYNC();
140 } else {
141 SSYNC();
142 /* Read the last byte of packet with odd size from address fifo + 4
143 * to trigger 1 byte access to EP0 FIFO.
144 */
145 if (len == 1)
146 *dst = (u8)inw((unsigned long)fifo + 4);
147 else {
148 if (unlikely((unsigned long)dst & 0x01))
149 insw_8((unsigned long)fifo, dst, len >> 1);
150 else
151 insw((unsigned long)fifo, dst, len >> 1);
152
153 if (len & 0x01)
154 *(dst + len - 1) = (u8)inw((unsigned long)fifo + 4);
155 }
156 }
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300157 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
Mike Frysinger04f40862009-11-16 16:19:19 +0530158 'R', hw_ep->epnum, fifo, len, dst);
159
Bryan Wu0c6a8812008-12-02 21:33:44 +0200160 dump_fifo_data(dst, len);
161}
162
163static irqreturn_t blackfin_interrupt(int irq, void *__hci)
164{
165 unsigned long flags;
166 irqreturn_t retval = IRQ_NONE;
167 struct musb *musb = __hci;
168
169 spin_lock_irqsave(&musb->lock, flags);
170
171 musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
172 musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
173 musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
174
175 if (musb->int_usb || musb->int_tx || musb->int_rx) {
176 musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
177 musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
178 musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
179 retval = musb_interrupt(musb);
180 }
181
Cliff Caiff927ad2010-03-25 13:25:19 +0200182 /* Start sampling ID pin, when plug is removed from MUSB */
Bob Liu68f64712010-10-23 05:12:00 -0500183 if ((is_otg_enabled(musb) && (musb->xceiv->state == OTG_STATE_B_IDLE
184 || musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) ||
185 (musb->int_usb & MUSB_INTR_DISCONNECT && is_host_active(musb))) {
Cliff Caiff927ad2010-03-25 13:25:19 +0200186 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
187 musb->a_wait_bcon = TIMER_DELAY;
188 }
189
Bryan Wu0c6a8812008-12-02 21:33:44 +0200190 spin_unlock_irqrestore(&musb->lock, flags);
191
Sergei Shtylyov2f831752010-03-25 13:14:25 +0200192 return retval;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200193}
194
195static void musb_conn_timer_handler(unsigned long _musb)
196{
197 struct musb *musb = (void *)_musb;
198 unsigned long flags;
199 u16 val;
Cliff Caiff927ad2010-03-25 13:25:19 +0200200 static u8 toggle;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200201
202 spin_lock_irqsave(&musb->lock, flags);
David Brownell84e250f2009-03-31 12:30:04 -0700203 switch (musb->xceiv->state) {
Bryan Wu0c6a8812008-12-02 21:33:44 +0200204 case OTG_STATE_A_IDLE:
205 case OTG_STATE_A_WAIT_BCON:
206 /* Start a new session */
207 val = musb_readw(musb->mregs, MUSB_DEVCTL);
Cliff Caiff927ad2010-03-25 13:25:19 +0200208 val &= ~MUSB_DEVCTL_SESSION;
209 musb_writew(musb->mregs, MUSB_DEVCTL, val);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200210 val |= MUSB_DEVCTL_SESSION;
211 musb_writew(musb->mregs, MUSB_DEVCTL, val);
Cliff Caiff927ad2010-03-25 13:25:19 +0200212 /* Check if musb is host or peripheral. */
Bryan Wu0c6a8812008-12-02 21:33:44 +0200213 val = musb_readw(musb->mregs, MUSB_DEVCTL);
Cliff Caiff927ad2010-03-25 13:25:19 +0200214
215 if (!(val & MUSB_DEVCTL_BDEVICE)) {
216 gpio_set_value(musb->config->gpio_vrsel, 1);
217 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
218 } else {
219 gpio_set_value(musb->config->gpio_vrsel, 0);
220 /* Ignore VBUSERROR and SUSPEND IRQ */
221 val = musb_readb(musb->mregs, MUSB_INTRUSBE);
222 val &= ~MUSB_INTR_VBUSERROR;
223 musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
224
225 val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
226 musb_writeb(musb->mregs, MUSB_INTRUSB, val);
227 if (is_otg_enabled(musb))
228 musb->xceiv->state = OTG_STATE_B_IDLE;
229 else
230 musb_writeb(musb->mregs, MUSB_POWER, MUSB_POWER_HSENAB);
231 }
232 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
233 break;
234 case OTG_STATE_B_IDLE:
235
236 if (!is_peripheral_enabled(musb))
237 break;
238 /* Start a new session. It seems that MUSB needs taking
239 * some time to recognize the type of the plug inserted?
240 */
241 val = musb_readw(musb->mregs, MUSB_DEVCTL);
242 val |= MUSB_DEVCTL_SESSION;
243 musb_writew(musb->mregs, MUSB_DEVCTL, val);
244 val = musb_readw(musb->mregs, MUSB_DEVCTL);
245
Bryan Wu0c6a8812008-12-02 21:33:44 +0200246 if (!(val & MUSB_DEVCTL_BDEVICE)) {
247 gpio_set_value(musb->config->gpio_vrsel, 1);
David Brownell84e250f2009-03-31 12:30:04 -0700248 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200249 } else {
250 gpio_set_value(musb->config->gpio_vrsel, 0);
251
252 /* Ignore VBUSERROR and SUSPEND IRQ */
253 val = musb_readb(musb->mregs, MUSB_INTRUSBE);
254 val &= ~MUSB_INTR_VBUSERROR;
255 musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
256
257 val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
258 musb_writeb(musb->mregs, MUSB_INTRUSB, val);
259
Cliff Caiff927ad2010-03-25 13:25:19 +0200260 /* Toggle the Soft Conn bit, so that we can response to
261 * the inserting of either A-plug or B-plug.
262 */
263 if (toggle) {
264 val = musb_readb(musb->mregs, MUSB_POWER);
265 val &= ~MUSB_POWER_SOFTCONN;
266 musb_writeb(musb->mregs, MUSB_POWER, val);
267 toggle = 0;
268 } else {
269 val = musb_readb(musb->mregs, MUSB_POWER);
270 val |= MUSB_POWER_SOFTCONN;
271 musb_writeb(musb->mregs, MUSB_POWER, val);
272 toggle = 1;
273 }
274 /* The delay time is set to 1/4 second by default,
275 * shortening it, if accelerating A-plug detection
276 * is needed in OTG mode.
277 */
278 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY / 4);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200279 }
Bryan Wu0c6a8812008-12-02 21:33:44 +0200280 break;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200281 default:
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300282 dev_dbg(musb->controller, "%s state not handled\n",
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200283 otg_state_string(musb->xceiv->state));
Bryan Wu0c6a8812008-12-02 21:33:44 +0200284 break;
285 }
286 spin_unlock_irqrestore(&musb->lock, flags);
287
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300288 dev_dbg(musb->controller, "state is %s\n",
289 otg_state_string(musb->xceiv->state));
Bryan Wu0c6a8812008-12-02 21:33:44 +0200290}
291
Felipe Balbi743411b2010-12-01 13:22:05 +0200292static void bfin_musb_enable(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200293{
Cliff Caiff927ad2010-03-25 13:25:19 +0200294 if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
Bryan Wu0c6a8812008-12-02 21:33:44 +0200295 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
296 musb->a_wait_bcon = TIMER_DELAY;
297 }
298}
299
Felipe Balbi743411b2010-12-01 13:22:05 +0200300static void bfin_musb_disable(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200301{
302}
303
Felipe Balbi743411b2010-12-01 13:22:05 +0200304static void bfin_musb_set_vbus(struct musb *musb, int is_on)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200305{
Cliff Cai6ddc6da2010-03-12 10:29:10 +0200306 int value = musb->config->gpio_vrsel_active;
307 if (!is_on)
308 value = !value;
309 gpio_set_value(musb->config->gpio_vrsel, value);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200310
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300311 dev_dbg(musb->controller, "VBUS %s, devctl %02x "
Bryan Wu0c6a8812008-12-02 21:33:44 +0200312 /* otg %3x conf %08x prcm %08x */ "\n",
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200313 otg_state_string(musb->xceiv->state),
Bryan Wu0c6a8812008-12-02 21:33:44 +0200314 musb_readb(musb->mregs, MUSB_DEVCTL));
315}
316
Felipe Balbi743411b2010-12-01 13:22:05 +0200317static int bfin_musb_set_power(struct otg_transceiver *x, unsigned mA)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200318{
319 return 0;
320}
321
Felipe Balbi743411b2010-12-01 13:22:05 +0200322static void bfin_musb_try_idle(struct musb *musb, unsigned long timeout)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200323{
Cliff Caiff927ad2010-03-25 13:25:19 +0200324 if (!is_otg_enabled(musb) && is_host_enabled(musb))
Bryan Wu0c6a8812008-12-02 21:33:44 +0200325 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
326}
327
Mike Frysinger45567c22011-03-21 14:06:32 -0400328static int bfin_musb_vbus_status(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200329{
330 return 0;
331}
332
Felipe Balbi743411b2010-12-01 13:22:05 +0200333static int bfin_musb_set_mode(struct musb *musb, u8 musb_mode)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200334{
Bryan Wu2002e762009-11-16 16:19:25 +0530335 return -EIO;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200336}
337
Mike Frysinger13254302011-03-30 22:48:54 -0400338static int bfin_musb_adjust_channel_params(struct dma_channel *channel,
339 u16 packet_sz, u8 *mode,
340 dma_addr_t *dma_addr, u32 *len)
341{
342 struct musb_dma_channel *musb_channel = channel->private_data;
343
344 /*
345 * Anomaly 05000450 might cause data corruption when using DMA
346 * MODE 1 transmits with short packet. So to work around this,
347 * we truncate all MODE 1 transfers down to a multiple of the
348 * max packet size, and then do the last short packet transfer
349 * (if there is any) using MODE 0.
350 */
351 if (ANOMALY_05000450) {
352 if (musb_channel->transmit && *mode == 1)
353 *len = *len - (*len % packet_sz);
354 }
355
356 return 0;
357}
358
Felipe Balbi743411b2010-12-01 13:22:05 +0200359static void bfin_musb_reg_init(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200360{
Robin Getzd426e602008-12-02 21:33:45 +0200361 if (ANOMALY_05000346) {
362 bfin_write_USB_APHY_CALIB(ANOMALY_05000346_value);
363 SSYNC();
364 }
Bryan Wu0c6a8812008-12-02 21:33:44 +0200365
Robin Getzd426e602008-12-02 21:33:45 +0200366 if (ANOMALY_05000347) {
367 bfin_write_USB_APHY_CNTRL(0x0);
368 SSYNC();
369 }
Bryan Wu0c6a8812008-12-02 21:33:44 +0200370
Bryan Wu0c6a8812008-12-02 21:33:44 +0200371 /* Configure PLL oscillator register */
Bob Liu9c756462010-10-23 05:12:01 -0500372 bfin_write_USB_PLLOSC_CTRL(0x3080 |
373 ((480/musb->config->clkin) << 1));
Bryan Wu0c6a8812008-12-02 21:33:44 +0200374 SSYNC();
375
376 bfin_write_USB_SRP_CLKDIV((get_sclk()/1000) / 32 - 1);
377 SSYNC();
378
379 bfin_write_USB_EP_NI0_RXMAXP(64);
380 SSYNC();
381
382 bfin_write_USB_EP_NI0_TXMAXP(64);
383 SSYNC();
384
385 /* Route INTRUSB/INTR_RX/INTR_TX to USB_INT0*/
386 bfin_write_USB_GLOBINTR(0x7);
387 SSYNC();
388
389 bfin_write_USB_GLOBAL_CTL(GLOBAL_ENA | EP1_TX_ENA | EP2_TX_ENA |
390 EP3_TX_ENA | EP4_TX_ENA | EP5_TX_ENA |
391 EP6_TX_ENA | EP7_TX_ENA | EP1_RX_ENA |
392 EP2_RX_ENA | EP3_RX_ENA | EP4_RX_ENA |
393 EP5_RX_ENA | EP6_RX_ENA | EP7_RX_ENA);
394 SSYNC();
Felipe Balbi743411b2010-12-01 13:22:05 +0200395}
396
397static int bfin_musb_init(struct musb *musb)
398{
399
400 /*
401 * Rev 1.0 BF549 EZ-KITs require PE7 to be high for both DEVICE
402 * and OTG HOST modes, while rev 1.1 and greater require PE7 to
403 * be low for DEVICE mode and high for HOST mode. We set it high
404 * here because we are in host mode
405 */
406
407 if (gpio_request(musb->config->gpio_vrsel, "USB_VRSEL")) {
408 printk(KERN_ERR "Failed ro request USB_VRSEL GPIO_%d\n",
409 musb->config->gpio_vrsel);
410 return -ENODEV;
411 }
412 gpio_direction_output(musb->config->gpio_vrsel, 0);
413
414 usb_nop_xceiv_register();
415 musb->xceiv = otg_get_transceiver();
416 if (!musb->xceiv) {
417 gpio_free(musb->config->gpio_vrsel);
418 return -ENODEV;
419 }
420
421 bfin_musb_reg_init(musb);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200422
423 if (is_host_enabled(musb)) {
Bryan Wu0c6a8812008-12-02 21:33:44 +0200424 setup_timer(&musb_conn_timer,
425 musb_conn_timer_handler, (unsigned long) musb);
426 }
427 if (is_peripheral_enabled(musb))
Felipe Balbi743411b2010-12-01 13:22:05 +0200428 musb->xceiv->set_power = bfin_musb_set_power;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200429
430 musb->isr = blackfin_interrupt;
Felipe Balbi06624812011-01-21 13:39:20 +0800431 musb->double_buffer_not_ok = true;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200432
433 return 0;
434}
435
Felipe Balbi743411b2010-12-01 13:22:05 +0200436static int bfin_musb_exit(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200437{
Bryan Wu0c6a8812008-12-02 21:33:44 +0200438 gpio_free(musb->config->gpio_vrsel);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200439
Sergei Shtylyovf4053872010-09-29 09:54:29 +0300440 otg_put_transceiver(musb->xceiv);
Sergei Shtylyov3daad242010-09-29 09:54:30 +0300441 usb_nop_xceiv_unregister();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200442 return 0;
443}
Felipe Balbi743411b2010-12-01 13:22:05 +0200444
Felipe Balbif7ec9432010-12-02 09:48:58 +0200445static const struct musb_platform_ops bfin_ops = {
Felipe Balbi743411b2010-12-01 13:22:05 +0200446 .init = bfin_musb_init,
447 .exit = bfin_musb_exit,
448
449 .enable = bfin_musb_enable,
450 .disable = bfin_musb_disable,
451
452 .set_mode = bfin_musb_set_mode,
453 .try_idle = bfin_musb_try_idle,
454
455 .vbus_status = bfin_musb_vbus_status,
456 .set_vbus = bfin_musb_set_vbus,
Mike Frysinger13254302011-03-30 22:48:54 -0400457
458 .adjust_channel_params = bfin_musb_adjust_channel_params,
Felipe Balbi743411b2010-12-01 13:22:05 +0200459};
Felipe Balbi9cb03082010-12-02 09:21:05 +0200460
461static u64 bfin_dmamask = DMA_BIT_MASK(32);
462
463static int __init bfin_probe(struct platform_device *pdev)
464{
465 struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
466 struct platform_device *musb;
Felipe Balbia023c632010-12-02 09:42:50 +0200467 struct bfin_glue *glue;
Felipe Balbi9cb03082010-12-02 09:21:05 +0200468
469 int ret = -ENOMEM;
470
Felipe Balbia023c632010-12-02 09:42:50 +0200471 glue = kzalloc(sizeof(*glue), GFP_KERNEL);
472 if (!glue) {
473 dev_err(&pdev->dev, "failed to allocate glue context\n");
474 goto err0;
475 }
476
Felipe Balbi9cb03082010-12-02 09:21:05 +0200477 musb = platform_device_alloc("musb-hdrc", -1);
478 if (!musb) {
479 dev_err(&pdev->dev, "failed to allocate musb device\n");
Felipe Balbia023c632010-12-02 09:42:50 +0200480 goto err1;
Felipe Balbi9cb03082010-12-02 09:21:05 +0200481 }
482
483 musb->dev.parent = &pdev->dev;
484 musb->dev.dma_mask = &bfin_dmamask;
485 musb->dev.coherent_dma_mask = bfin_dmamask;
486
Felipe Balbia023c632010-12-02 09:42:50 +0200487 glue->dev = &pdev->dev;
488 glue->musb = musb;
489
Felipe Balbif7ec9432010-12-02 09:48:58 +0200490 pdata->platform_ops = &bfin_ops;
491
Felipe Balbia023c632010-12-02 09:42:50 +0200492 platform_set_drvdata(pdev, glue);
Felipe Balbi9cb03082010-12-02 09:21:05 +0200493
494 ret = platform_device_add_resources(musb, pdev->resource,
495 pdev->num_resources);
496 if (ret) {
497 dev_err(&pdev->dev, "failed to add resources\n");
Felipe Balbia023c632010-12-02 09:42:50 +0200498 goto err2;
Felipe Balbi9cb03082010-12-02 09:21:05 +0200499 }
500
501 ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
502 if (ret) {
503 dev_err(&pdev->dev, "failed to add platform_data\n");
Felipe Balbia023c632010-12-02 09:42:50 +0200504 goto err2;
Felipe Balbi9cb03082010-12-02 09:21:05 +0200505 }
506
507 ret = platform_device_add(musb);
508 if (ret) {
509 dev_err(&pdev->dev, "failed to register musb device\n");
Felipe Balbia023c632010-12-02 09:42:50 +0200510 goto err2;
Felipe Balbi9cb03082010-12-02 09:21:05 +0200511 }
512
513 return 0;
514
Felipe Balbia023c632010-12-02 09:42:50 +0200515err2:
Felipe Balbi9cb03082010-12-02 09:21:05 +0200516 platform_device_put(musb);
517
Felipe Balbia023c632010-12-02 09:42:50 +0200518err1:
519 kfree(glue);
520
Felipe Balbi9cb03082010-12-02 09:21:05 +0200521err0:
522 return ret;
523}
524
525static int __exit bfin_remove(struct platform_device *pdev)
526{
Felipe Balbia023c632010-12-02 09:42:50 +0200527 struct bfin_glue *glue = platform_get_drvdata(pdev);
Felipe Balbi9cb03082010-12-02 09:21:05 +0200528
Felipe Balbia023c632010-12-02 09:42:50 +0200529 platform_device_del(glue->musb);
530 platform_device_put(glue->musb);
531 kfree(glue);
Felipe Balbi9cb03082010-12-02 09:21:05 +0200532
533 return 0;
534}
535
Felipe Balbifcd22e32010-12-02 13:13:09 +0200536#ifdef CONFIG_PM
537static int bfin_suspend(struct device *dev)
538{
539 struct bfin_glue *glue = dev_get_drvdata(dev);
540 struct musb *musb = glue_to_musb(glue);
541
542 if (is_host_active(musb))
543 /*
544 * During hibernate gpio_vrsel will change from high to low
545 * low which will generate wakeup event resume the system
546 * immediately. Set it to 0 before hibernate to avoid this
547 * wakeup event.
548 */
549 gpio_set_value(musb->config->gpio_vrsel, 0);
550
551 return 0;
552}
553
554static int bfin_resume(struct device *dev)
555{
556 struct bfin_glue *glue = dev_get_drvdata(dev);
557 struct musb *musb = glue_to_musb(glue);
558
559 bfin_musb_reg_init(musb);
560
561 return 0;
562}
563
564static struct dev_pm_ops bfin_pm_ops = {
565 .suspend = bfin_suspend,
566 .resume = bfin_resume,
567};
568
Bob Liu8f7e7b82011-03-21 14:06:31 -0400569#define DEV_PM_OPS &bfin_pm_ops
Felipe Balbifcd22e32010-12-02 13:13:09 +0200570#else
571#define DEV_PM_OPS NULL
572#endif
573
Felipe Balbi9cb03082010-12-02 09:21:05 +0200574static struct platform_driver bfin_driver = {
575 .remove = __exit_p(bfin_remove),
576 .driver = {
Mike Frysinger417ddf82011-03-22 14:43:37 -0400577 .name = "musb-blackfin",
Felipe Balbifcd22e32010-12-02 13:13:09 +0200578 .pm = DEV_PM_OPS,
Felipe Balbi9cb03082010-12-02 09:21:05 +0200579 },
580};
581
582MODULE_DESCRIPTION("Blackfin MUSB Glue Layer");
583MODULE_AUTHOR("Bryan Wy <cooloney@kernel.org>");
584MODULE_LICENSE("GPL v2");
585
586static int __init bfin_init(void)
587{
588 return platform_driver_probe(&bfin_driver, bfin_probe);
589}
590subsys_initcall(bfin_init);
591
592static void __exit bfin_exit(void)
593{
594 platform_driver_unregister(&bfin_driver);
595}
596module_exit(bfin_exit);