blob: 0279a7a6b86c5785b7235082cbf82c69e8bd073c [file] [log] [blame]
Bryan Wud24ecfc2007-05-01 23:26:32 +02001/*
Mike Frysingerbd584992008-04-22 22:16:48 +02002 * Blackfin On-Chip Two Wire Interface Driver
Bryan Wud24ecfc2007-05-01 23:26:32 +02003 *
Mike Frysingerbd584992008-04-22 22:16:48 +02004 * Copyright 2005-2007 Analog Devices Inc.
Bryan Wud24ecfc2007-05-01 23:26:32 +02005 *
Mike Frysingerbd584992008-04-22 22:16:48 +02006 * Enter bugs at http://blackfin.uclinux.org/
Bryan Wud24ecfc2007-05-01 23:26:32 +02007 *
Mike Frysingerbd584992008-04-22 22:16:48 +02008 * Licensed under the GPL-2 or later.
Bryan Wud24ecfc2007-05-01 23:26:32 +02009 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Mike Frysinger6df263c2009-06-14 01:55:37 -040016#include <linux/io.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020017#include <linux/mm.h>
18#include <linux/timer.h>
19#include <linux/spinlock.h>
20#include <linux/completion.h>
21#include <linux/interrupt.h>
22#include <linux/platform_device.h>
23
24#include <asm/blackfin.h>
Bryan Wu74d362e2008-04-22 22:16:48 +020025#include <asm/portmux.h>
Bryan Wud24ecfc2007-05-01 23:26:32 +020026#include <asm/irq.h>
27
Bryan Wud24ecfc2007-05-01 23:26:32 +020028/* SMBus mode*/
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020029#define TWI_I2C_MODE_STANDARD 1
30#define TWI_I2C_MODE_STANDARDSUB 2
31#define TWI_I2C_MODE_COMBINED 3
32#define TWI_I2C_MODE_REPEAT 4
Bryan Wud24ecfc2007-05-01 23:26:32 +020033
34struct bfin_twi_iface {
Bryan Wud24ecfc2007-05-01 23:26:32 +020035 int irq;
36 spinlock_t lock;
37 char read_write;
38 u8 command;
39 u8 *transPtr;
40 int readNum;
41 int writeNum;
42 int cur_mode;
43 int manual_stop;
44 int result;
Bryan Wud24ecfc2007-05-01 23:26:32 +020045 struct i2c_adapter adap;
46 struct completion complete;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020047 struct i2c_msg *pmsg;
48 int msg_num;
49 int cur_msg;
Michael Hennerich958585f2008-07-27 14:41:54 +080050 u16 saved_clkdiv;
51 u16 saved_control;
Bryan Wuaa3d0202008-04-22 22:16:48 +020052 void __iomem *regs_base;
Bryan Wud24ecfc2007-05-01 23:26:32 +020053};
54
Bryan Wuaa3d0202008-04-22 22:16:48 +020055
56#define DEFINE_TWI_REG(reg, off) \
57static inline u16 read_##reg(struct bfin_twi_iface *iface) \
58 { return bfin_read16(iface->regs_base + (off)); } \
59static inline void write_##reg(struct bfin_twi_iface *iface, u16 v) \
60 { bfin_write16(iface->regs_base + (off), v); }
61
62DEFINE_TWI_REG(CLKDIV, 0x00)
63DEFINE_TWI_REG(CONTROL, 0x04)
64DEFINE_TWI_REG(SLAVE_CTL, 0x08)
65DEFINE_TWI_REG(SLAVE_STAT, 0x0C)
66DEFINE_TWI_REG(SLAVE_ADDR, 0x10)
67DEFINE_TWI_REG(MASTER_CTL, 0x14)
68DEFINE_TWI_REG(MASTER_STAT, 0x18)
69DEFINE_TWI_REG(MASTER_ADDR, 0x1C)
70DEFINE_TWI_REG(INT_STAT, 0x20)
71DEFINE_TWI_REG(INT_MASK, 0x24)
72DEFINE_TWI_REG(FIFO_CTL, 0x28)
73DEFINE_TWI_REG(FIFO_STAT, 0x2C)
74DEFINE_TWI_REG(XMT_DATA8, 0x80)
75DEFINE_TWI_REG(XMT_DATA16, 0x84)
76DEFINE_TWI_REG(RCV_DATA8, 0x88)
77DEFINE_TWI_REG(RCV_DATA16, 0x8C)
Bryan Wud24ecfc2007-05-01 23:26:32 +020078
Bryan Wu74d362e2008-04-22 22:16:48 +020079static const u16 pin_req[2][3] = {
80 {P_TWI0_SCL, P_TWI0_SDA, 0},
81 {P_TWI1_SCL, P_TWI1_SDA, 0},
82};
83
Bryan Wud24ecfc2007-05-01 23:26:32 +020084static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface)
85{
Bryan Wuaa3d0202008-04-22 22:16:48 +020086 unsigned short twi_int_status = read_INT_STAT(iface);
87 unsigned short mast_stat = read_MASTER_STAT(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +020088
89 if (twi_int_status & XMTSERV) {
90 /* Transmit next data */
91 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +020092 write_XMT_DATA8(iface, *(iface->transPtr++));
Bryan Wud24ecfc2007-05-01 23:26:32 +020093 iface->writeNum--;
94 }
95 /* start receive immediately after complete sending in
96 * combine mode.
97 */
Sonic Zhang4dd39bb2008-04-22 22:16:47 +020098 else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
Bryan Wuaa3d0202008-04-22 22:16:48 +020099 write_MASTER_CTL(iface,
100 read_MASTER_CTL(iface) | MDIR | RSTART);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200101 else if (iface->manual_stop)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200102 write_MASTER_CTL(iface,
103 read_MASTER_CTL(iface) | STOP);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200104 else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
Frank Shew94327d02009-05-19 07:23:49 -0400105 iface->cur_msg + 1 < iface->msg_num) {
106 if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
107 write_MASTER_CTL(iface,
108 read_MASTER_CTL(iface) | RSTART | MDIR);
109 else
110 write_MASTER_CTL(iface,
111 (read_MASTER_CTL(iface) | RSTART) & ~MDIR);
112 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200113 SSYNC();
114 /* Clear status */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200115 write_INT_STAT(iface, XMTSERV);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200116 SSYNC();
117 }
118 if (twi_int_status & RCVSERV) {
119 if (iface->readNum > 0) {
120 /* Receive next data */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200121 *(iface->transPtr) = read_RCV_DATA8(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200122 if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
123 /* Change combine mode into sub mode after
124 * read first data.
125 */
126 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
127 /* Get read number from first byte in block
128 * combine mode.
129 */
130 if (iface->readNum == 1 && iface->manual_stop)
131 iface->readNum = *iface->transPtr + 1;
132 }
133 iface->transPtr++;
134 iface->readNum--;
135 } else if (iface->manual_stop) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200136 write_MASTER_CTL(iface,
137 read_MASTER_CTL(iface) | STOP);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200138 SSYNC();
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200139 } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
Frank Shew94327d02009-05-19 07:23:49 -0400140 iface->cur_msg + 1 < iface->msg_num) {
141 if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
142 write_MASTER_CTL(iface,
143 read_MASTER_CTL(iface) | RSTART | MDIR);
144 else
145 write_MASTER_CTL(iface,
146 (read_MASTER_CTL(iface) | RSTART) & ~MDIR);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200147 SSYNC();
Bryan Wud24ecfc2007-05-01 23:26:32 +0200148 }
149 /* Clear interrupt source */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200150 write_INT_STAT(iface, RCVSERV);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200151 SSYNC();
152 }
153 if (twi_int_status & MERR) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200154 write_INT_STAT(iface, MERR);
155 write_INT_MASK(iface, 0);
156 write_MASTER_STAT(iface, 0x3e);
157 write_MASTER_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200158 SSYNC();
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200159 iface->result = -EIO;
Michael Hennerich5cfafc12010-03-22 03:23:17 -0400160
161 if (mast_stat & LOSTARB)
162 dev_dbg(&iface->adap.dev, "Lost Arbitration\n");
163 if (mast_stat & ANAK)
164 dev_dbg(&iface->adap.dev, "Address Not Acknowledged\n");
165 if (mast_stat & DNAK)
166 dev_dbg(&iface->adap.dev, "Data Not Acknowledged\n");
167 if (mast_stat & BUFRDERR)
168 dev_dbg(&iface->adap.dev, "Buffer Read Error\n");
169 if (mast_stat & BUFWRERR)
170 dev_dbg(&iface->adap.dev, "Buffer Write Error\n");
171
Bryan Wud24ecfc2007-05-01 23:26:32 +0200172 /* if both err and complete int stats are set, return proper
173 * results.
174 */
175 if (twi_int_status & MCOMP) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200176 write_INT_STAT(iface, MCOMP);
177 write_INT_MASK(iface, 0);
178 write_MASTER_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200179 SSYNC();
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400180 /* If it is a quick transfer, only address without data,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200181 * not an err, return 1.
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400182 * If address is acknowledged return 1.
Bryan Wud24ecfc2007-05-01 23:26:32 +0200183 */
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400184 if ((iface->writeNum == 0 && (mast_stat & BUFRDERR))
185 || !(mast_stat & ANAK))
Bryan Wud24ecfc2007-05-01 23:26:32 +0200186 iface->result = 1;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200187 }
188 complete(&iface->complete);
189 return;
190 }
191 if (twi_int_status & MCOMP) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200192 write_INT_STAT(iface, MCOMP);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200193 SSYNC();
194 if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
195 if (iface->readNum == 0) {
196 /* set the read number to 1 and ask for manual
197 * stop in block combine mode
198 */
199 iface->readNum = 1;
200 iface->manual_stop = 1;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200201 write_MASTER_CTL(iface,
202 read_MASTER_CTL(iface) | (0xff << 6));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200203 } else {
204 /* set the readd number in other
205 * combine mode.
206 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200207 write_MASTER_CTL(iface,
208 (read_MASTER_CTL(iface) &
Bryan Wud24ecfc2007-05-01 23:26:32 +0200209 (~(0xff << 6))) |
Bryan Wuaa3d0202008-04-22 22:16:48 +0200210 (iface->readNum << 6));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200211 }
212 /* remove restart bit and enable master receive */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200213 write_MASTER_CTL(iface,
214 read_MASTER_CTL(iface) & ~RSTART);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200215 SSYNC();
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200216 } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
217 iface->cur_msg+1 < iface->msg_num) {
218 iface->cur_msg++;
219 iface->transPtr = iface->pmsg[iface->cur_msg].buf;
220 iface->writeNum = iface->readNum =
221 iface->pmsg[iface->cur_msg].len;
222 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200223 write_MASTER_ADDR(iface,
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200224 iface->pmsg[iface->cur_msg].addr);
225 if (iface->pmsg[iface->cur_msg].flags & I2C_M_RD)
226 iface->read_write = I2C_SMBUS_READ;
227 else {
228 iface->read_write = I2C_SMBUS_WRITE;
229 /* Transmit first data */
230 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200231 write_XMT_DATA8(iface,
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200232 *(iface->transPtr++));
233 iface->writeNum--;
234 SSYNC();
235 }
236 }
237
238 if (iface->pmsg[iface->cur_msg].len <= 255)
Sonic Zhang57a8f322009-05-19 07:21:58 -0400239 write_MASTER_CTL(iface,
240 (read_MASTER_CTL(iface) &
241 (~(0xff << 6))) |
242 (iface->pmsg[iface->cur_msg].len << 6));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200243 else {
Sonic Zhang57a8f322009-05-19 07:21:58 -0400244 write_MASTER_CTL(iface,
245 (read_MASTER_CTL(iface) |
246 (0xff << 6)));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200247 iface->manual_stop = 1;
248 }
249 /* remove restart bit and enable master receive */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200250 write_MASTER_CTL(iface,
251 read_MASTER_CTL(iface) & ~RSTART);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200252 SSYNC();
Bryan Wud24ecfc2007-05-01 23:26:32 +0200253 } else {
254 iface->result = 1;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200255 write_INT_MASK(iface, 0);
256 write_MASTER_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200257 SSYNC();
Bryan Wud24ecfc2007-05-01 23:26:32 +0200258 }
259 }
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400260 complete(&iface->complete);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200261}
262
263/* Interrupt handler */
264static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
265{
266 struct bfin_twi_iface *iface = dev_id;
267 unsigned long flags;
268
269 spin_lock_irqsave(&iface->lock, flags);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200270 bfin_twi_handle_interrupt(iface);
271 spin_unlock_irqrestore(&iface->lock, flags);
272 return IRQ_HANDLED;
273}
274
Bryan Wud24ecfc2007-05-01 23:26:32 +0200275/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400276 * One i2c master transfer
Bryan Wud24ecfc2007-05-01 23:26:32 +0200277 */
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400278static int bfin_twi_do_master_xfer(struct i2c_adapter *adap,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200279 struct i2c_msg *msgs, int num)
280{
281 struct bfin_twi_iface *iface = adap->algo_data;
282 struct i2c_msg *pmsg;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200283 int rc = 0;
284
Bryan Wuaa3d0202008-04-22 22:16:48 +0200285 if (!(read_CONTROL(iface) & TWI_ENA))
Bryan Wud24ecfc2007-05-01 23:26:32 +0200286 return -ENXIO;
287
Bryan Wuaa3d0202008-04-22 22:16:48 +0200288 while (read_MASTER_STAT(iface) & BUSBUSY)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200289 yield();
Bryan Wud24ecfc2007-05-01 23:26:32 +0200290
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200291 iface->pmsg = msgs;
292 iface->msg_num = num;
293 iface->cur_msg = 0;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200294
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200295 pmsg = &msgs[0];
296 if (pmsg->flags & I2C_M_TEN) {
297 dev_err(&adap->dev, "10 bits addr not supported!\n");
298 return -EINVAL;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200299 }
300
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200301 iface->cur_mode = TWI_I2C_MODE_REPEAT;
302 iface->manual_stop = 0;
303 iface->transPtr = pmsg->buf;
304 iface->writeNum = iface->readNum = pmsg->len;
305 iface->result = 0;
Hans Schillstromafc13b72008-04-22 22:16:48 +0200306 init_completion(&(iface->complete));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200307 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200308 write_MASTER_ADDR(iface, pmsg->addr);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200309
310 /* FIFO Initiation. Data in FIFO should be
311 * discarded before start a new operation.
312 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200313 write_FIFO_CTL(iface, 0x3);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200314 SSYNC();
Bryan Wuaa3d0202008-04-22 22:16:48 +0200315 write_FIFO_CTL(iface, 0);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200316 SSYNC();
317
318 if (pmsg->flags & I2C_M_RD)
319 iface->read_write = I2C_SMBUS_READ;
320 else {
321 iface->read_write = I2C_SMBUS_WRITE;
322 /* Transmit first data */
323 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200324 write_XMT_DATA8(iface, *(iface->transPtr++));
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200325 iface->writeNum--;
326 SSYNC();
327 }
328 }
329
330 /* clear int stat */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200331 write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200332
333 /* Interrupt mask . Enable XMT, RCV interrupt */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200334 write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200335 SSYNC();
336
337 if (pmsg->len <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200338 write_MASTER_CTL(iface, pmsg->len << 6);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200339 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200340 write_MASTER_CTL(iface, 0xff << 6);
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200341 iface->manual_stop = 1;
342 }
343
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200344 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200345 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200346 ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
347 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
348 SSYNC();
349
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400350 while (!iface->result) {
351 if (!wait_for_completion_timeout(&iface->complete,
352 adap->timeout)) {
353 iface->result = -1;
354 dev_err(&adap->dev, "master transfer timeout\n");
355 }
356 }
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200357
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400358 if (iface->result == 1)
359 rc = iface->cur_msg + 1;
Sonic Zhang4dd39bb2008-04-22 22:16:47 +0200360 else
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400361 rc = iface->result;
362
363 return rc;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200364}
365
366/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400367 * Generic i2c master transfer entrypoint
Bryan Wud24ecfc2007-05-01 23:26:32 +0200368 */
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400369static int bfin_twi_master_xfer(struct i2c_adapter *adap,
370 struct i2c_msg *msgs, int num)
371{
372 int i, ret = 0;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200373
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400374 for (i = 0; i < adap->retries; i++) {
375 ret = bfin_twi_do_master_xfer(adap, msgs, num);
376 if (ret > 0)
377 break;
378 }
379
380 return ret;
381}
382
383/*
384 * One I2C SMBus transfer
385 */
386int bfin_twi_do_smbus_xfer(struct i2c_adapter *adap, u16 addr,
Bryan Wud24ecfc2007-05-01 23:26:32 +0200387 unsigned short flags, char read_write,
388 u8 command, int size, union i2c_smbus_data *data)
389{
390 struct bfin_twi_iface *iface = adap->algo_data;
391 int rc = 0;
392
Bryan Wuaa3d0202008-04-22 22:16:48 +0200393 if (!(read_CONTROL(iface) & TWI_ENA))
Bryan Wud24ecfc2007-05-01 23:26:32 +0200394 return -ENXIO;
395
Bryan Wuaa3d0202008-04-22 22:16:48 +0200396 while (read_MASTER_STAT(iface) & BUSBUSY)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200397 yield();
Bryan Wud24ecfc2007-05-01 23:26:32 +0200398
399 iface->writeNum = 0;
400 iface->readNum = 0;
401
402 /* Prepare datas & select mode */
403 switch (size) {
404 case I2C_SMBUS_QUICK:
405 iface->transPtr = NULL;
406 iface->cur_mode = TWI_I2C_MODE_STANDARD;
407 break;
408 case I2C_SMBUS_BYTE:
409 if (data == NULL)
410 iface->transPtr = NULL;
411 else {
412 if (read_write == I2C_SMBUS_READ)
413 iface->readNum = 1;
414 else
415 iface->writeNum = 1;
416 iface->transPtr = &data->byte;
417 }
418 iface->cur_mode = TWI_I2C_MODE_STANDARD;
419 break;
420 case I2C_SMBUS_BYTE_DATA:
421 if (read_write == I2C_SMBUS_READ) {
422 iface->readNum = 1;
423 iface->cur_mode = TWI_I2C_MODE_COMBINED;
424 } else {
425 iface->writeNum = 1;
426 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
427 }
428 iface->transPtr = &data->byte;
429 break;
430 case I2C_SMBUS_WORD_DATA:
431 if (read_write == I2C_SMBUS_READ) {
432 iface->readNum = 2;
433 iface->cur_mode = TWI_I2C_MODE_COMBINED;
434 } else {
435 iface->writeNum = 2;
436 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
437 }
438 iface->transPtr = (u8 *)&data->word;
439 break;
440 case I2C_SMBUS_PROC_CALL:
441 iface->writeNum = 2;
442 iface->readNum = 2;
443 iface->cur_mode = TWI_I2C_MODE_COMBINED;
444 iface->transPtr = (u8 *)&data->word;
445 break;
446 case I2C_SMBUS_BLOCK_DATA:
447 if (read_write == I2C_SMBUS_READ) {
448 iface->readNum = 0;
449 iface->cur_mode = TWI_I2C_MODE_COMBINED;
450 } else {
451 iface->writeNum = data->block[0] + 1;
452 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
453 }
454 iface->transPtr = data->block;
455 break;
Michael Henneriche0cd2dd2009-05-27 09:24:10 +0000456 case I2C_SMBUS_I2C_BLOCK_DATA:
457 if (read_write == I2C_SMBUS_READ) {
458 iface->readNum = data->block[0];
459 iface->cur_mode = TWI_I2C_MODE_COMBINED;
460 } else {
461 iface->writeNum = data->block[0];
462 iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
463 }
464 iface->transPtr = (u8 *)&data->block[1];
465 break;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200466 default:
467 return -1;
468 }
469
470 iface->result = 0;
471 iface->manual_stop = 0;
472 iface->read_write = read_write;
473 iface->command = command;
Hans Schillstromafc13b72008-04-22 22:16:48 +0200474 init_completion(&(iface->complete));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200475
476 /* FIFO Initiation. Data in FIFO should be discarded before
477 * start a new operation.
478 */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200479 write_FIFO_CTL(iface, 0x3);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200480 SSYNC();
Bryan Wuaa3d0202008-04-22 22:16:48 +0200481 write_FIFO_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200482
483 /* clear int stat */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200484 write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200485
486 /* Set Transmit device address */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200487 write_MASTER_ADDR(iface, addr);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200488 SSYNC();
489
Bryan Wud24ecfc2007-05-01 23:26:32 +0200490 switch (iface->cur_mode) {
491 case TWI_I2C_MODE_STANDARDSUB:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200492 write_XMT_DATA8(iface, iface->command);
493 write_INT_MASK(iface, MCOMP | MERR |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200494 ((iface->read_write == I2C_SMBUS_READ) ?
495 RCVSERV : XMTSERV));
496 SSYNC();
497
498 if (iface->writeNum + 1 <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200499 write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200500 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200501 write_MASTER_CTL(iface, 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200502 iface->manual_stop = 1;
503 }
504 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200505 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200506 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
507 break;
508 case TWI_I2C_MODE_COMBINED:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200509 write_XMT_DATA8(iface, iface->command);
510 write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200511 SSYNC();
512
513 if (iface->writeNum > 0)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200514 write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200515 else
Bryan Wuaa3d0202008-04-22 22:16:48 +0200516 write_MASTER_CTL(iface, 0x1 << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200517 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200518 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200519 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
520 break;
521 default:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200522 write_MASTER_CTL(iface, 0);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200523 if (size != I2C_SMBUS_QUICK) {
524 /* Don't access xmit data register when this is a
525 * read operation.
526 */
527 if (iface->read_write != I2C_SMBUS_READ) {
528 if (iface->writeNum > 0) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200529 write_XMT_DATA8(iface,
530 *(iface->transPtr++));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200531 if (iface->writeNum <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200532 write_MASTER_CTL(iface,
533 iface->writeNum << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200534 else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200535 write_MASTER_CTL(iface,
536 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200537 iface->manual_stop = 1;
538 }
539 iface->writeNum--;
540 } else {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200541 write_XMT_DATA8(iface, iface->command);
542 write_MASTER_CTL(iface, 1 << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200543 }
544 } else {
545 if (iface->readNum > 0 && iface->readNum <= 255)
Bryan Wuaa3d0202008-04-22 22:16:48 +0200546 write_MASTER_CTL(iface,
547 iface->readNum << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200548 else if (iface->readNum > 255) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200549 write_MASTER_CTL(iface, 0xff << 6);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200550 iface->manual_stop = 1;
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400551 } else
Bryan Wud24ecfc2007-05-01 23:26:32 +0200552 break;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200553 }
554 }
Bryan Wuaa3d0202008-04-22 22:16:48 +0200555 write_INT_MASK(iface, MCOMP | MERR |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200556 ((iface->read_write == I2C_SMBUS_READ) ?
557 RCVSERV : XMTSERV));
558 SSYNC();
559
560 /* Master enable */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200561 write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
Bryan Wud24ecfc2007-05-01 23:26:32 +0200562 ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
563 ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
564 break;
565 }
566 SSYNC();
567
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400568 while (!iface->result) {
569 if (!wait_for_completion_timeout(&iface->complete,
570 adap->timeout)) {
571 iface->result = -1;
572 dev_err(&adap->dev, "smbus transfer timeout\n");
573 }
574 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200575
576 rc = (iface->result >= 0) ? 0 : -1;
577
Bryan Wud24ecfc2007-05-01 23:26:32 +0200578 return rc;
579}
580
581/*
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400582 * Generic I2C SMBus transfer entrypoint
583 */
584int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
585 unsigned short flags, char read_write,
586 u8 command, int size, union i2c_smbus_data *data)
587{
588 int i, ret = 0;
589
590 for (i = 0; i < adap->retries; i++) {
591 ret = bfin_twi_do_smbus_xfer(adap, addr, flags,
592 read_write, command, size, data);
593 if (ret == 0)
594 break;
595 }
596
597 return ret;
598}
599
600/*
Bryan Wud24ecfc2007-05-01 23:26:32 +0200601 * Return what the adapter supports
602 */
603static u32 bfin_twi_functionality(struct i2c_adapter *adap)
604{
605 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
606 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
607 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
Michael Henneriche0cd2dd2009-05-27 09:24:10 +0000608 I2C_FUNC_I2C | I2C_FUNC_SMBUS_I2C_BLOCK;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200609}
610
Bryan Wud24ecfc2007-05-01 23:26:32 +0200611static struct i2c_algorithm bfin_twi_algorithm = {
612 .master_xfer = bfin_twi_master_xfer,
613 .smbus_xfer = bfin_twi_smbus_xfer,
614 .functionality = bfin_twi_functionality,
615};
616
Michael Hennerich958585f2008-07-27 14:41:54 +0800617static int i2c_bfin_twi_suspend(struct platform_device *pdev, pm_message_t state)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200618{
Michael Hennerich958585f2008-07-27 14:41:54 +0800619 struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
620
621 iface->saved_clkdiv = read_CLKDIV(iface);
622 iface->saved_control = read_CONTROL(iface);
623
624 free_irq(iface->irq, iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200625
626 /* Disable TWI */
Michael Hennerich958585f2008-07-27 14:41:54 +0800627 write_CONTROL(iface, iface->saved_control & ~TWI_ENA);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200628
629 return 0;
630}
631
Michael Hennerich958585f2008-07-27 14:41:54 +0800632static int i2c_bfin_twi_resume(struct platform_device *pdev)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200633{
Michael Hennerich958585f2008-07-27 14:41:54 +0800634 struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200635
Michael Hennerich958585f2008-07-27 14:41:54 +0800636 int rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
637 IRQF_DISABLED, pdev->name, iface);
638 if (rc) {
639 dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
640 return -ENODEV;
641 }
642
643 /* Resume TWI interface clock as specified */
644 write_CLKDIV(iface, iface->saved_clkdiv);
645
646 /* Resume TWI */
647 write_CONTROL(iface, iface->saved_control);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200648
649 return 0;
650}
651
Bryan Wuaa3d0202008-04-22 22:16:48 +0200652static int i2c_bfin_twi_probe(struct platform_device *pdev)
Bryan Wud24ecfc2007-05-01 23:26:32 +0200653{
Bryan Wuaa3d0202008-04-22 22:16:48 +0200654 struct bfin_twi_iface *iface;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200655 struct i2c_adapter *p_adap;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200656 struct resource *res;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200657 int rc;
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400658 unsigned int clkhilow;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200659
Bryan Wuaa3d0202008-04-22 22:16:48 +0200660 iface = kzalloc(sizeof(struct bfin_twi_iface), GFP_KERNEL);
661 if (!iface) {
662 dev_err(&pdev->dev, "Cannot allocate memory\n");
663 rc = -ENOMEM;
664 goto out_error_nomem;
665 }
666
Bryan Wud24ecfc2007-05-01 23:26:32 +0200667 spin_lock_init(&(iface->lock));
Bryan Wuaa3d0202008-04-22 22:16:48 +0200668
669 /* Find and map our resources */
670 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
671 if (res == NULL) {
672 dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
673 rc = -ENOENT;
674 goto out_error_get_res;
675 }
676
Linus Walleijc6ffdde2009-06-14 00:20:36 +0200677 iface->regs_base = ioremap(res->start, resource_size(res));
Bryan Wuaa3d0202008-04-22 22:16:48 +0200678 if (iface->regs_base == NULL) {
679 dev_err(&pdev->dev, "Cannot map IO\n");
680 rc = -ENXIO;
681 goto out_error_ioremap;
682 }
683
684 iface->irq = platform_get_irq(pdev, 0);
685 if (iface->irq < 0) {
686 dev_err(&pdev->dev, "No IRQ specified\n");
687 rc = -ENOENT;
688 goto out_error_no_irq;
689 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200690
Bryan Wud24ecfc2007-05-01 23:26:32 +0200691 p_adap = &iface->adap;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200692 p_adap->nr = pdev->id;
693 strlcpy(p_adap->name, pdev->name, sizeof(p_adap->name));
Bryan Wud24ecfc2007-05-01 23:26:32 +0200694 p_adap->algo = &bfin_twi_algorithm;
695 p_adap->algo_data = iface;
Jean Delvaree1995f62009-01-07 14:29:16 +0100696 p_adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
Bryan Wuaa3d0202008-04-22 22:16:48 +0200697 p_adap->dev.parent = &pdev->dev;
Sonic Zhangdd7319a2010-03-22 03:23:16 -0400698 p_adap->timeout = 5 * HZ;
699 p_adap->retries = 3;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200700
Bryan Wu74d362e2008-04-22 22:16:48 +0200701 rc = peripheral_request_list(pin_req[pdev->id], "i2c-bfin-twi");
702 if (rc) {
703 dev_err(&pdev->dev, "Can't setup pin mux!\n");
704 goto out_error_pin_mux;
705 }
706
Bryan Wud24ecfc2007-05-01 23:26:32 +0200707 rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
Bryan Wuaa3d0202008-04-22 22:16:48 +0200708 IRQF_DISABLED, pdev->name, iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200709 if (rc) {
Bryan Wuaa3d0202008-04-22 22:16:48 +0200710 dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
711 rc = -ENODEV;
712 goto out_error_req_irq;
Bryan Wud24ecfc2007-05-01 23:26:32 +0200713 }
714
715 /* Set TWI internal clock as 10MHz */
Sonic Zhangac07fb42009-12-21 09:28:30 -0500716 write_CONTROL(iface, ((get_sclk() / 1000 / 1000 + 5) / 10) & 0x7F);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200717
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400718 /*
719 * We will not end up with a CLKDIV=0 because no one will specify
Sonic Zhangac07fb42009-12-21 09:28:30 -0500720 * 20kHz SCL or less in Kconfig now. (5 * 1000 / 20 = 250)
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400721 */
Sonic Zhangac07fb42009-12-21 09:28:30 -0500722 clkhilow = ((10 * 1000 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ) + 1) / 2;
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400723
Bryan Wud24ecfc2007-05-01 23:26:32 +0200724 /* Set Twi interface clock as specified */
Michael Hennerich9528d1c2009-05-18 08:14:41 -0400725 write_CLKDIV(iface, (clkhilow << 8) | clkhilow);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200726
727 /* Enable TWI */
Bryan Wuaa3d0202008-04-22 22:16:48 +0200728 write_CONTROL(iface, read_CONTROL(iface) | TWI_ENA);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200729 SSYNC();
730
Kalle Pokki991dee52008-01-27 18:14:52 +0100731 rc = i2c_add_numbered_adapter(p_adap);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200732 if (rc < 0) {
733 dev_err(&pdev->dev, "Can't add i2c adapter!\n");
734 goto out_error_add_adapter;
735 }
Bryan Wud24ecfc2007-05-01 23:26:32 +0200736
Bryan Wuaa3d0202008-04-22 22:16:48 +0200737 platform_set_drvdata(pdev, iface);
738
Bryan Wufa6ad222008-04-22 22:16:48 +0200739 dev_info(&pdev->dev, "Blackfin BF5xx on-chip I2C TWI Contoller, "
740 "regs_base@%p\n", iface->regs_base);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200741
742 return 0;
743
744out_error_add_adapter:
745 free_irq(iface->irq, iface);
746out_error_req_irq:
747out_error_no_irq:
Bryan Wu74d362e2008-04-22 22:16:48 +0200748 peripheral_free_list(pin_req[pdev->id]);
749out_error_pin_mux:
Bryan Wuaa3d0202008-04-22 22:16:48 +0200750 iounmap(iface->regs_base);
751out_error_ioremap:
752out_error_get_res:
753 kfree(iface);
754out_error_nomem:
Bryan Wud24ecfc2007-05-01 23:26:32 +0200755 return rc;
756}
757
758static int i2c_bfin_twi_remove(struct platform_device *pdev)
759{
760 struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
761
762 platform_set_drvdata(pdev, NULL);
763
764 i2c_del_adapter(&(iface->adap));
765 free_irq(iface->irq, iface);
Bryan Wu74d362e2008-04-22 22:16:48 +0200766 peripheral_free_list(pin_req[pdev->id]);
Bryan Wuaa3d0202008-04-22 22:16:48 +0200767 iounmap(iface->regs_base);
768 kfree(iface);
Bryan Wud24ecfc2007-05-01 23:26:32 +0200769
770 return 0;
771}
772
773static struct platform_driver i2c_bfin_twi_driver = {
774 .probe = i2c_bfin_twi_probe,
775 .remove = i2c_bfin_twi_remove,
776 .suspend = i2c_bfin_twi_suspend,
777 .resume = i2c_bfin_twi_resume,
778 .driver = {
779 .name = "i2c-bfin-twi",
780 .owner = THIS_MODULE,
781 },
782};
783
784static int __init i2c_bfin_twi_init(void)
785{
Bryan Wud24ecfc2007-05-01 23:26:32 +0200786 return platform_driver_register(&i2c_bfin_twi_driver);
787}
788
789static void __exit i2c_bfin_twi_exit(void)
790{
791 platform_driver_unregister(&i2c_bfin_twi_driver);
792}
793
Bryan Wud24ecfc2007-05-01 23:26:32 +0200794module_init(i2c_bfin_twi_init);
795module_exit(i2c_bfin_twi_exit);
Bryan Wufa6ad222008-04-22 22:16:48 +0200796
797MODULE_AUTHOR("Bryan Wu, Sonic Zhang");
798MODULE_DESCRIPTION("Blackfin BF5xx on-chip I2C TWI Contoller Driver");
799MODULE_LICENSE("GPL");
Kay Sieversadd8eda2008-04-22 22:16:49 +0200800MODULE_ALIAS("platform:i2c-bfin-twi");