blob: 8d493b992e703b65ed904c80017c46c61f7f59d8 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080024#include <linux/slab.h>
25#include <linux/pm_runtime.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/irqs.h>
30#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031#include <asm/mach/irq.h>
Kevin Hilman43ffcd92009-01-27 11:09:24 -080032#include <plat/powerdomain.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010033
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010034/*
35 * OMAP1510 GPIO registers
36 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010037#define OMAP1510_GPIO_DATA_INPUT 0x00
38#define OMAP1510_GPIO_DATA_OUTPUT 0x04
39#define OMAP1510_GPIO_DIR_CONTROL 0x08
40#define OMAP1510_GPIO_INT_CONTROL 0x0c
41#define OMAP1510_GPIO_INT_MASK 0x10
42#define OMAP1510_GPIO_INT_STATUS 0x14
43#define OMAP1510_GPIO_PIN_CONTROL 0x18
44
45#define OMAP1510_IH_GPIO_BASE 64
46
47/*
48 * OMAP1610 specific GPIO registers
49 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010050#define OMAP1610_GPIO_REVISION 0x0000
51#define OMAP1610_GPIO_SYSCONFIG 0x0010
52#define OMAP1610_GPIO_SYSSTATUS 0x0014
53#define OMAP1610_GPIO_IRQSTATUS1 0x0018
54#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010055#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010056#define OMAP1610_GPIO_DATAIN 0x002c
57#define OMAP1610_GPIO_DATAOUT 0x0030
58#define OMAP1610_GPIO_DIRECTION 0x0034
59#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
60#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
61#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010062#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010063#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
64#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010065#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010066#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
67
68/*
Alistair Buxton7c006922009-09-22 10:02:58 +010069 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010070 */
Alistair Buxton7c006922009-09-22 10:02:58 +010071#define OMAP7XX_GPIO_DATA_INPUT 0x00
72#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
73#define OMAP7XX_GPIO_DIR_CONTROL 0x08
74#define OMAP7XX_GPIO_INT_CONTROL 0x0c
75#define OMAP7XX_GPIO_INT_MASK 0x10
76#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010077
Zebediah C. McClure56739a62009-03-23 18:07:40 -070078/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080079 * omap2+ specific GPIO registers
Tony Lindgren92105bb2005-09-07 17:20:26 +010080 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010081#define OMAP24XX_GPIO_REVISION 0x0000
Tony Lindgren92105bb2005-09-07 17:20:26 +010082#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +030083#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
84#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +010085#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -080086#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +010087#define OMAP24XX_GPIO_CTRL 0x0030
88#define OMAP24XX_GPIO_OE 0x0034
89#define OMAP24XX_GPIO_DATAIN 0x0038
90#define OMAP24XX_GPIO_DATAOUT 0x003c
91#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
92#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
93#define OMAP24XX_GPIO_RISINGDETECT 0x0048
94#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -070095#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
96#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +010097#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
98#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
99#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
100#define OMAP24XX_GPIO_SETWKUENA 0x0084
101#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
102#define OMAP24XX_GPIO_SETDATAOUT 0x0094
103
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530104#define OMAP4_GPIO_REVISION 0x0000
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530105#define OMAP4_GPIO_EOI 0x0020
106#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
107#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
108#define OMAP4_GPIO_IRQSTATUS0 0x002c
109#define OMAP4_GPIO_IRQSTATUS1 0x0030
110#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
111#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
112#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
113#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
114#define OMAP4_GPIO_IRQWAKEN0 0x0044
115#define OMAP4_GPIO_IRQWAKEN1 0x0048
Charulatha V9f096862010-05-14 12:05:27 -0700116#define OMAP4_GPIO_IRQENABLE1 0x011c
117#define OMAP4_GPIO_WAKE_EN 0x0120
118#define OMAP4_GPIO_IRQSTATUS2 0x0128
119#define OMAP4_GPIO_IRQENABLE2 0x012c
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530120#define OMAP4_GPIO_CTRL 0x0130
121#define OMAP4_GPIO_OE 0x0134
122#define OMAP4_GPIO_DATAIN 0x0138
123#define OMAP4_GPIO_DATAOUT 0x013c
124#define OMAP4_GPIO_LEVELDETECT0 0x0140
125#define OMAP4_GPIO_LEVELDETECT1 0x0144
126#define OMAP4_GPIO_RISINGDETECT 0x0148
127#define OMAP4_GPIO_FALLINGDETECT 0x014c
128#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
129#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
Charulatha V9f096862010-05-14 12:05:27 -0700130#define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
131#define OMAP4_GPIO_SETIRQENABLE1 0x0164
132#define OMAP4_GPIO_CLEARWKUENA 0x0180
133#define OMAP4_GPIO_SETWKUENA 0x0184
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530134#define OMAP4_GPIO_CLEARDATAOUT 0x0190
135#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800136
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100137struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700138 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100139 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100140 u16 irq;
141 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100142 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800143#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100144 u32 suspend_wakeup;
145 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800146#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800147 u32 non_wakeup_gpios;
148 u32 enabled_non_wakeup_gpios;
149
150 u32 saved_datain;
151 u32 saved_fallingdetect;
152 u32 saved_risingdetect;
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800153 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800154 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100155 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800156 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800157 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800158 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800159 u32 dbck_enable_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800160 struct device *dev;
161 bool dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -0800162 int stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100163};
164
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800165#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530166struct omap3_gpio_regs {
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530167 u32 irqenable1;
168 u32 irqenable2;
169 u32 wake_en;
170 u32 ctrl;
171 u32 oe;
172 u32 leveldetect0;
173 u32 leveldetect1;
174 u32 risingdetect;
175 u32 fallingdetect;
176 u32 dataout;
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530177};
178
179static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800180#endif
181
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800182/*
183 * TODO: Cleanup gpio_bank usage as it is having information
184 * related to all instances of the device
185 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100186static struct gpio_bank *gpio_bank;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800187
188static int bank_width;
189
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800190/* TODO: Analyze removing gpio_bank_count usage from driver code */
191int gpio_bank_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100192
193static inline struct gpio_bank *get_gpio_bank(int gpio)
194{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100195 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100196 if (OMAP_GPIO_IS_MPUIO(gpio))
197 return &gpio_bank[0];
198 return &gpio_bank[1];
199 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100200 if (cpu_is_omap16xx()) {
201 if (OMAP_GPIO_IS_MPUIO(gpio))
202 return &gpio_bank[0];
203 return &gpio_bank[1 + (gpio >> 4)];
204 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700205 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100206 if (OMAP_GPIO_IS_MPUIO(gpio))
207 return &gpio_bank[0];
208 return &gpio_bank[1 + (gpio >> 5)];
209 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100210 if (cpu_is_omap24xx())
211 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700212 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800213 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800214 BUG();
215 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100216}
217
218static inline int get_gpio_index(int gpio)
219{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700220 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100221 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100222 if (cpu_is_omap24xx())
223 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700224 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800225 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100226 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100227}
228
229static inline int gpio_valid(int gpio)
230{
231 if (gpio < 0)
232 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800233 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300234 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100235 return -1;
236 return 0;
237 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100238 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100239 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100240 if ((cpu_is_omap16xx()) && gpio < 64)
241 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700242 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100243 return 0;
Tony Lindgren25d6f632010-08-02 14:21:39 +0300244 if (cpu_is_omap2420() && gpio < 128)
245 return 0;
246 if (cpu_is_omap2430() && gpio < 160)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100247 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700248 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800249 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100250 return -1;
251}
252
253static int check_gpio(int gpio)
254{
Roel Kluind32b20f2009-11-17 14:39:03 -0800255 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100256 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
257 dump_stack();
258 return -1;
259 }
260 return 0;
261}
262
263static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
264{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100265 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100266 u32 l;
267
268 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800269#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100270 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800271 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100272 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800273#endif
274#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100275 case METHOD_GPIO_1510:
276 reg += OMAP1510_GPIO_DIR_CONTROL;
277 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800278#endif
279#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100280 case METHOD_GPIO_1610:
281 reg += OMAP1610_GPIO_DIRECTION;
282 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800283#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100284#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100285 case METHOD_GPIO_7XX:
286 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700287 break;
288#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800289#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100290 case METHOD_GPIO_24XX:
291 reg += OMAP24XX_GPIO_OE;
292 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800293#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530294#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800295 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530296 reg += OMAP4_GPIO_OE;
297 break;
298#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800299 default:
300 WARN_ON(1);
301 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100302 }
303 l = __raw_readl(reg);
304 if (is_input)
305 l |= 1 << gpio;
306 else
307 l &= ~(1 << gpio);
308 __raw_writel(l, reg);
309}
310
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100311static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
312{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100313 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100314 u32 l = 0;
315
316 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800317#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100318 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800319 reg += OMAP_MPUIO_OUTPUT / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100320 l = __raw_readl(reg);
321 if (enable)
322 l |= 1 << gpio;
323 else
324 l &= ~(1 << gpio);
325 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800326#endif
327#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100328 case METHOD_GPIO_1510:
329 reg += OMAP1510_GPIO_DATA_OUTPUT;
330 l = __raw_readl(reg);
331 if (enable)
332 l |= 1 << gpio;
333 else
334 l &= ~(1 << gpio);
335 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800336#endif
337#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100338 case METHOD_GPIO_1610:
339 if (enable)
340 reg += OMAP1610_GPIO_SET_DATAOUT;
341 else
342 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
343 l = 1 << gpio;
344 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800345#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100346#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100347 case METHOD_GPIO_7XX:
348 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700349 l = __raw_readl(reg);
350 if (enable)
351 l |= 1 << gpio;
352 else
353 l &= ~(1 << gpio);
354 break;
355#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800356#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100357 case METHOD_GPIO_24XX:
358 if (enable)
359 reg += OMAP24XX_GPIO_SETDATAOUT;
360 else
361 reg += OMAP24XX_GPIO_CLEARDATAOUT;
362 l = 1 << gpio;
363 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800364#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530365#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800366 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530367 if (enable)
368 reg += OMAP4_GPIO_SETDATAOUT;
369 else
370 reg += OMAP4_GPIO_CLEARDATAOUT;
371 l = 1 << gpio;
372 break;
373#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100374 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800375 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100376 return;
377 }
378 __raw_writel(l, reg);
379}
380
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300381static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100382{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100383 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100384
385 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800386 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100387 reg = bank->base;
388 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800389#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100390 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800391 reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100392 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800393#endif
394#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100395 case METHOD_GPIO_1510:
396 reg += OMAP1510_GPIO_DATA_INPUT;
397 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800398#endif
399#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100400 case METHOD_GPIO_1610:
401 reg += OMAP1610_GPIO_DATAIN;
402 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800403#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100404#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100405 case METHOD_GPIO_7XX:
406 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700407 break;
408#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800409#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100410 case METHOD_GPIO_24XX:
411 reg += OMAP24XX_GPIO_DATAIN;
412 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800413#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530414#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800415 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530416 reg += OMAP4_GPIO_DATAIN;
417 break;
418#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100419 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800420 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100421 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100422 return (__raw_readl(reg)
423 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100424}
425
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300426static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
427{
428 void __iomem *reg;
429
430 if (check_gpio(gpio) < 0)
431 return -EINVAL;
432 reg = bank->base;
433
434 switch (bank->method) {
435#ifdef CONFIG_ARCH_OMAP1
436 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800437 reg += OMAP_MPUIO_OUTPUT / bank->stride;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300438 break;
439#endif
440#ifdef CONFIG_ARCH_OMAP15XX
441 case METHOD_GPIO_1510:
442 reg += OMAP1510_GPIO_DATA_OUTPUT;
443 break;
444#endif
445#ifdef CONFIG_ARCH_OMAP16XX
446 case METHOD_GPIO_1610:
447 reg += OMAP1610_GPIO_DATAOUT;
448 break;
449#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100450#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100451 case METHOD_GPIO_7XX:
452 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300453 break;
454#endif
Charulatha V9f096862010-05-14 12:05:27 -0700455#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300456 case METHOD_GPIO_24XX:
457 reg += OMAP24XX_GPIO_DATAOUT;
458 break;
459#endif
Charulatha V9f096862010-05-14 12:05:27 -0700460#ifdef CONFIG_ARCH_OMAP4
461 case METHOD_GPIO_44XX:
462 reg += OMAP4_GPIO_DATAOUT;
463 break;
464#endif
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300465 default:
466 return -EINVAL;
467 }
468
469 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
470}
471
Tony Lindgren92105bb2005-09-07 17:20:26 +0100472#define MOD_REG_BIT(reg, bit_mask, set) \
473do { \
474 int l = __raw_readl(base + reg); \
475 if (set) l |= bit_mask; \
476 else l &= ~bit_mask; \
477 __raw_writel(l, base + reg); \
478} while(0)
479
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700480/**
481 * _set_gpio_debounce - low level gpio debounce time
482 * @bank: the gpio bank we're acting upon
483 * @gpio: the gpio number on this @gpio
484 * @debounce: debounce time to use
485 *
486 * OMAP's debounce time is in 31us steps so we need
487 * to convert and round up to the closest unit.
488 */
489static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
490 unsigned debounce)
491{
492 void __iomem *reg = bank->base;
493 u32 val;
494 u32 l;
495
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800496 if (!bank->dbck_flag)
497 return;
498
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700499 if (debounce < 32)
500 debounce = 0x01;
501 else if (debounce > 7936)
502 debounce = 0xff;
503 else
504 debounce = (debounce / 0x1f) - 1;
505
506 l = 1 << get_gpio_index(gpio);
507
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800508 if (bank->method == METHOD_GPIO_44XX)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700509 reg += OMAP4_GPIO_DEBOUNCINGTIME;
510 else
511 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
512
513 __raw_writel(debounce, reg);
514
515 reg = bank->base;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800516 if (bank->method == METHOD_GPIO_44XX)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700517 reg += OMAP4_GPIO_DEBOUNCENABLE;
518 else
519 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
520
521 val = __raw_readl(reg);
522
523 if (debounce) {
524 val |= l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800525 clk_enable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700526 } else {
527 val &= ~l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800528 clk_disable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700529 }
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300530 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700531
532 __raw_writel(val, reg);
533}
534
Tony Lindgren140455f2010-02-12 12:26:48 -0800535#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700536static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
537 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100538{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800539 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100540 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530541 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100542
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530543 if (cpu_is_omap44xx()) {
544 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
545 trigger & IRQ_TYPE_LEVEL_LOW);
546 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
547 trigger & IRQ_TYPE_LEVEL_HIGH);
548 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
549 trigger & IRQ_TYPE_EDGE_RISING);
550 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
551 trigger & IRQ_TYPE_EDGE_FALLING);
552 } else {
553 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
554 trigger & IRQ_TYPE_LEVEL_LOW);
555 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
556 trigger & IRQ_TYPE_LEVEL_HIGH);
557 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
558 trigger & IRQ_TYPE_EDGE_RISING);
559 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
560 trigger & IRQ_TYPE_EDGE_FALLING);
561 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800562 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530563 if (cpu_is_omap44xx()) {
564 if (trigger != 0)
565 __raw_writel(1 << gpio, bank->base+
566 OMAP4_GPIO_IRQWAKEN0);
567 else {
568 val = __raw_readl(bank->base +
569 OMAP4_GPIO_IRQWAKEN0);
570 __raw_writel(val & (~(1 << gpio)), bank->base +
571 OMAP4_GPIO_IRQWAKEN0);
572 }
573 } else {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000574 /*
575 * GPIO wakeup request can only be generated on edge
576 * transitions
577 */
578 if (trigger & IRQ_TYPE_EDGE_BOTH)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530579 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700580 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530581 else
582 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700583 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530584 }
Tero Kristoa118b5f2008-12-22 14:27:12 +0200585 }
586 /* This part needs to be executed always for OMAP34xx */
587 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000588 /*
589 * Log the edge gpio and manually trigger the IRQ
590 * after resume if the input level changes
591 * to avoid irq lost during PER RET/OFF mode
592 * Applies for omap2 non-wakeup gpio and all omap3 gpios
593 */
594 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800595 bank->enabled_non_wakeup_gpios |= gpio_bit;
596 else
597 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
598 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700599
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530600 if (cpu_is_omap44xx()) {
601 bank->level_mask =
602 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
603 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
604 } else {
605 bank->level_mask =
606 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
607 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
608 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100609}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800610#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100611
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800612#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800613/*
614 * This only applies to chips that can't do both rising and falling edge
615 * detection at once. For all other chips, this function is a noop.
616 */
617static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
618{
619 void __iomem *reg = bank->base;
620 u32 l = 0;
621
622 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800623 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800624 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800625 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800626#ifdef CONFIG_ARCH_OMAP15XX
627 case METHOD_GPIO_1510:
628 reg += OMAP1510_GPIO_INT_CONTROL;
629 break;
630#endif
631#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
632 case METHOD_GPIO_7XX:
633 reg += OMAP7XX_GPIO_INT_CONTROL;
634 break;
635#endif
636 default:
637 return;
638 }
639
640 l = __raw_readl(reg);
641 if ((l >> gpio) & 1)
642 l &= ~(1 << gpio);
643 else
644 l |= 1 << gpio;
645
646 __raw_writel(l, reg);
647}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800648#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800649
Tony Lindgren92105bb2005-09-07 17:20:26 +0100650static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
651{
652 void __iomem *reg = bank->base;
653 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100654
655 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800656#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100657 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800658 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100659 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000660 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800661 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100662 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100663 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100664 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100665 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100666 else
667 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100668 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800669#endif
670#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100671 case METHOD_GPIO_1510:
672 reg += OMAP1510_GPIO_INT_CONTROL;
673 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000674 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800675 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100676 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100677 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100678 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100679 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100680 else
681 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100682 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800683#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800684#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100686 if (gpio & 0x08)
687 reg += OMAP1610_GPIO_EDGE_CTRL2;
688 else
689 reg += OMAP1610_GPIO_EDGE_CTRL1;
690 gpio &= 0x07;
691 l = __raw_readl(reg);
692 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100693 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100694 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100695 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100696 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800697 if (trigger)
698 /* Enable wake-up during idle for dynamic tick */
699 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
700 else
701 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100702 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800703#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100704#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100705 case METHOD_GPIO_7XX:
706 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700707 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000708 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800709 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700710 if (trigger & IRQ_TYPE_EDGE_RISING)
711 l |= 1 << gpio;
712 else if (trigger & IRQ_TYPE_EDGE_FALLING)
713 l &= ~(1 << gpio);
714 else
715 goto bad;
716 break;
717#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800718#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100719 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800720 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800721 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100722 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800723#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100724 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100725 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100726 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100727 __raw_writel(l, reg);
728 return 0;
729bad:
730 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100731}
732
Tony Lindgren92105bb2005-09-07 17:20:26 +0100733static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100734{
735 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100736 unsigned gpio;
737 int retval;
David Brownella6472532008-03-03 04:33:30 -0800738 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100739
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800740 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100741 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
742 else
743 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100744
745 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100746 return -EINVAL;
747
David Brownelle5c56ed2006-12-06 17:13:59 -0800748 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100749 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800750
751 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800752 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800753 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100754 return -EINVAL;
755
David Brownell58781012006-12-06 17:14:10 -0800756 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800757 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100758 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800759 if (retval == 0) {
760 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
761 irq_desc[irq].status |= type;
762 }
David Brownella6472532008-03-03 04:33:30 -0800763 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800764
765 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
766 __set_irq_handler_unlocked(irq, handle_level_irq);
767 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
768 __set_irq_handler_unlocked(irq, handle_edge_irq);
769
Tony Lindgren92105bb2005-09-07 17:20:26 +0100770 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100771}
772
773static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
774{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100775 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100776
777 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800778#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100779 case METHOD_MPUIO:
780 /* MPUIO irqstatus is reset by reading the status register,
781 * so do nothing here */
782 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800783#endif
784#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100785 case METHOD_GPIO_1510:
786 reg += OMAP1510_GPIO_INT_STATUS;
787 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800788#endif
789#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100790 case METHOD_GPIO_1610:
791 reg += OMAP1610_GPIO_IRQSTATUS1;
792 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800793#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100794#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100795 case METHOD_GPIO_7XX:
796 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700797 break;
798#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800799#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100800 case METHOD_GPIO_24XX:
801 reg += OMAP24XX_GPIO_IRQSTATUS1;
802 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800803#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530804#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800805 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530806 reg += OMAP4_GPIO_IRQSTATUS0;
807 break;
808#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100809 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800810 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100811 return;
812 }
813 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300814
815 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800816 if (cpu_is_omap24xx() || cpu_is_omap34xx())
817 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
818 else if (cpu_is_omap44xx())
819 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
820
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530821 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700822 __raw_writel(gpio_mask, reg);
823
824 /* Flush posted write for the irq status to avoid spurious interrupts */
825 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530826 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100827}
828
829static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
830{
831 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
832}
833
Imre Deakea6dedd2006-06-26 16:16:00 -0700834static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
835{
836 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700837 int inv = 0;
838 u32 l;
839 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700840
841 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800842#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700843 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800844 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
Imre Deak99c47702006-06-26 16:16:07 -0700845 mask = 0xffff;
846 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700847 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800848#endif
849#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700850 case METHOD_GPIO_1510:
851 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700852 mask = 0xffff;
853 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700854 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800855#endif
856#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700857 case METHOD_GPIO_1610:
858 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700859 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700860 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800861#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100862#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100863 case METHOD_GPIO_7XX:
864 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700865 mask = 0xffffffff;
866 inv = 1;
867 break;
868#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800869#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -0700870 case METHOD_GPIO_24XX:
871 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700872 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700873 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800874#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530875#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800876 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530877 reg += OMAP4_GPIO_IRQSTATUSSET0;
878 mask = 0xffffffff;
879 break;
880#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700881 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800882 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700883 return 0;
884 }
885
Imre Deak99c47702006-06-26 16:16:07 -0700886 l = __raw_readl(reg);
887 if (inv)
888 l = ~l;
889 l &= mask;
890 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700891}
892
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100893static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
894{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100895 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100896 u32 l;
897
898 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800899#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100900 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800901 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100902 l = __raw_readl(reg);
903 if (enable)
904 l &= ~(gpio_mask);
905 else
906 l |= gpio_mask;
907 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800908#endif
909#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100910 case METHOD_GPIO_1510:
911 reg += OMAP1510_GPIO_INT_MASK;
912 l = __raw_readl(reg);
913 if (enable)
914 l &= ~(gpio_mask);
915 else
916 l |= gpio_mask;
917 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800918#endif
919#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100920 case METHOD_GPIO_1610:
921 if (enable)
922 reg += OMAP1610_GPIO_SET_IRQENABLE1;
923 else
924 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
925 l = gpio_mask;
926 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800927#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100928#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100929 case METHOD_GPIO_7XX:
930 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700931 l = __raw_readl(reg);
932 if (enable)
933 l &= ~(gpio_mask);
934 else
935 l |= gpio_mask;
936 break;
937#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800938#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100939 case METHOD_GPIO_24XX:
940 if (enable)
941 reg += OMAP24XX_GPIO_SETIRQENABLE1;
942 else
943 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
944 l = gpio_mask;
945 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800946#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530947#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800948 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530949 if (enable)
950 reg += OMAP4_GPIO_IRQSTATUSSET0;
951 else
952 reg += OMAP4_GPIO_IRQSTATUSCLR0;
953 l = gpio_mask;
954 break;
955#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100956 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800957 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100958 return;
959 }
960 __raw_writel(l, reg);
961}
962
963static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
964{
965 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
966}
967
Tony Lindgren92105bb2005-09-07 17:20:26 +0100968/*
969 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
970 * 1510 does not seem to have a wake-up register. If JTAG is connected
971 * to the target, system will wake up always on GPIO events. While
972 * system is running all registered GPIO interrupts need to have wake-up
973 * enabled. When system is suspended, only selected GPIO interrupts need
974 * to have wake-up enabled.
975 */
976static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
977{
Tony Lindgren4cc64202010-01-08 10:29:05 -0800978 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -0800979
Tony Lindgren92105bb2005-09-07 17:20:26 +0100980 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800981#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -0800982 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100983 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -0800984 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700985 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100986 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700987 else
Tony Lindgren92105bb2005-09-07 17:20:26 +0100988 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -0800989 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100990 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800991#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800992#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800993 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800994 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -0800995 if (bank->non_wakeup_gpios & (1 << gpio)) {
996 printk(KERN_ERR "Unable to modify wakeup on "
997 "non-wakeup GPIO%d\n",
998 (bank - gpio_bank) * 32 + gpio);
999 return -EINVAL;
1000 }
David Brownella6472532008-03-03 04:33:30 -08001001 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001002 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001003 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001004 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001005 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001006 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001007 return 0;
1008#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001009 default:
1010 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1011 bank->method);
1012 return -EINVAL;
1013 }
1014}
1015
Tony Lindgren4196dd62006-09-25 12:41:38 +03001016static void _reset_gpio(struct gpio_bank *bank, int gpio)
1017{
1018 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1019 _set_gpio_irqenable(bank, gpio, 0);
1020 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001021 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001022}
1023
Tony Lindgren92105bb2005-09-07 17:20:26 +01001024/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
1025static int gpio_wake_enable(unsigned int irq, unsigned int enable)
1026{
1027 unsigned int gpio = irq - IH_GPIO_BASE;
1028 struct gpio_bank *bank;
1029 int retval;
1030
1031 if (check_gpio(gpio) < 0)
1032 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -08001033 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001034 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001035
1036 return retval;
1037}
1038
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001039static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001040{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001041 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001042 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001043
David Brownella6472532008-03-03 04:33:30 -08001044 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001045
Tony Lindgren4196dd62006-09-25 12:41:38 +03001046 /* Set trigger to none. You need to enable the desired trigger with
1047 * request_irq() or set_irq_type().
1048 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001049 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001050
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001051#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001052 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001053 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001054
Tony Lindgren92105bb2005-09-07 17:20:26 +01001055 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001056 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001057 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001058 }
1059#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001060 if (!cpu_class_is_omap1()) {
1061 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001062 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001063 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001064
1065 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1066 reg += OMAP24XX_GPIO_CTRL;
1067 else if (cpu_is_omap44xx())
1068 reg += OMAP4_GPIO_CTRL;
1069 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001070 /* Module is enabled, clocks are not gated */
Charulatha V9f096862010-05-14 12:05:27 -07001071 ctrl &= 0xFFFFFFFE;
1072 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001073 }
1074 bank->mod_usage |= 1 << offset;
1075 }
David Brownella6472532008-03-03 04:33:30 -08001076 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001077
1078 return 0;
1079}
1080
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001081static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001082{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001083 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001084 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001085
David Brownella6472532008-03-03 04:33:30 -08001086 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001087#ifdef CONFIG_ARCH_OMAP16XX
1088 if (bank->method == METHOD_GPIO_1610) {
1089 /* Disable wake-up during idle for dynamic tick */
1090 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001091 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001092 }
1093#endif
Charulatha V9f096862010-05-14 12:05:27 -07001094#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1095 if (bank->method == METHOD_GPIO_24XX) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001096 /* Disable wake-up during idle for dynamic tick */
1097 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001098 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001099 }
1100#endif
Charulatha V9f096862010-05-14 12:05:27 -07001101#ifdef CONFIG_ARCH_OMAP4
1102 if (bank->method == METHOD_GPIO_44XX) {
1103 /* Disable wake-up during idle for dynamic tick */
1104 void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
1105 __raw_writel(1 << offset, reg);
1106 }
1107#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001108 if (!cpu_class_is_omap1()) {
1109 bank->mod_usage &= ~(1 << offset);
1110 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001111 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001112 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001113
1114 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1115 reg += OMAP24XX_GPIO_CTRL;
1116 else if (cpu_is_omap44xx())
1117 reg += OMAP4_GPIO_CTRL;
1118 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001119 /* Module is disabled, clocks are gated */
1120 ctrl |= 1;
Charulatha V9f096862010-05-14 12:05:27 -07001121 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001122 }
1123 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001124 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001125 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001126}
1127
1128/*
1129 * We need to unmask the GPIO bank interrupt as soon as possible to
1130 * avoid missing GPIO interrupts for other lines in the bank.
1131 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1132 * in the bank to avoid missing nested interrupts for a GPIO line.
1133 * If we wait to unmask individual GPIO lines in the bank after the
1134 * line's interrupt handler has been run, we may miss some nested
1135 * interrupts.
1136 */
Russell King10dd5ce2006-11-23 11:41:32 +00001137static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001138{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001139 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001140 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001141 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001142 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001143 u32 retrigger = 0;
1144 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001145
1146 desc->chip->ack(irq);
1147
Thomas Gleixner418ca1f2006-07-01 22:32:41 +01001148 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001149#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001150 if (bank->method == METHOD_MPUIO)
Tony Lindgren5de62b82010-12-07 16:26:58 -08001151 isr_reg = bank->base +
1152 OMAP_MPUIO_GPIO_INT / bank->stride;
David Brownelle5c56ed2006-12-06 17:13:59 -08001153#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001154#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001155 if (bank->method == METHOD_GPIO_1510)
1156 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1157#endif
1158#if defined(CONFIG_ARCH_OMAP16XX)
1159 if (bank->method == METHOD_GPIO_1610)
1160 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1161#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001162#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001163 if (bank->method == METHOD_GPIO_7XX)
1164 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001165#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001166#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001167 if (bank->method == METHOD_GPIO_24XX)
1168 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1169#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301170#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001171 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301172 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1173#endif
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001174
1175 if (WARN_ON(!isr_reg))
1176 goto exit;
1177
Tony Lindgren92105bb2005-09-07 17:20:26 +01001178 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001179 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001180 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001181
Imre Deakea6dedd2006-06-26 16:16:00 -07001182 enabled = _get_gpio_irqbank_mask(bank);
1183 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001184
1185 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1186 isr &= 0x0000ffff;
1187
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001188 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001189 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001190 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001191
1192 /* clear edge sensitive interrupts before handler(s) are
1193 called so that we don't miss any interrupt occurred while
1194 executing them */
1195 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1196 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1197 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1198
1199 /* if there is only edge sensitive GPIO pin interrupts
1200 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001201 if (!level_mask && !unmasked) {
1202 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001203 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001204 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001205
Imre Deakea6dedd2006-06-26 16:16:00 -07001206 isr |= retrigger;
1207 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001208 if (!isr)
1209 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001210
Tony Lindgren92105bb2005-09-07 17:20:26 +01001211 gpio_irq = bank->virtual_irq_start;
1212 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001213 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1214
Tony Lindgren92105bb2005-09-07 17:20:26 +01001215 if (!(isr & 1))
1216 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001217
Cory Maccarrone4318f362010-01-08 10:29:04 -08001218#ifdef CONFIG_ARCH_OMAP1
1219 /*
1220 * Some chips can't respond to both rising and falling
1221 * at the same time. If this irq was requested with
1222 * both flags, we need to flip the ICR data for the IRQ
1223 * to respond to the IRQ for the opposite direction.
1224 * This will be indicated in the bank toggle_mask.
1225 */
1226 if (bank->toggle_mask & (1 << gpio_index))
1227 _toggle_gpio_edge_triggering(bank, gpio_index);
1228#endif
1229
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001230 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001231 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001232 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001233 /* if bank has any level sensitive GPIO pin interrupt
1234 configured, we must unmask the bank interrupt only after
1235 handler(s) are executed in order to avoid spurious bank
1236 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001237exit:
Imre Deakea6dedd2006-06-26 16:16:00 -07001238 if (!unmasked)
1239 desc->chip->unmask(irq);
1240
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001241}
1242
Tony Lindgren4196dd62006-09-25 12:41:38 +03001243static void gpio_irq_shutdown(unsigned int irq)
1244{
1245 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001246 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001247
1248 _reset_gpio(bank, gpio);
1249}
1250
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001251static void gpio_ack_irq(unsigned int irq)
1252{
1253 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001254 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001255
1256 _clear_gpio_irqstatus(bank, gpio);
1257}
1258
1259static void gpio_mask_irq(unsigned int irq)
1260{
1261 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001262 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001263
1264 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001265 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001266}
1267
1268static void gpio_unmask_irq(unsigned int irq)
1269{
1270 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001271 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001272 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Kevin Hilman55b60192009-06-04 15:57:10 -07001273 struct irq_desc *desc = irq_to_desc(irq);
1274 u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
1275
1276 if (trigger)
1277 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001278
1279 /* For level-triggered GPIOs, the clearing must be done after
1280 * the HW source is cleared, thus after the handler has run */
1281 if (bank->level_mask & irq_mask) {
1282 _set_gpio_irqenable(bank, gpio, 0);
1283 _clear_gpio_irqstatus(bank, gpio);
1284 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001285
Kevin Hilman4de8c752008-01-16 21:56:14 -08001286 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001287}
1288
David Brownelle5c56ed2006-12-06 17:13:59 -08001289static struct irq_chip gpio_irq_chip = {
1290 .name = "GPIO",
1291 .shutdown = gpio_irq_shutdown,
1292 .ack = gpio_ack_irq,
1293 .mask = gpio_mask_irq,
1294 .unmask = gpio_unmask_irq,
1295 .set_type = gpio_irq_type,
1296 .set_wake = gpio_wake_enable,
1297};
1298
1299/*---------------------------------------------------------------------*/
1300
1301#ifdef CONFIG_ARCH_OMAP1
1302
1303/* MPUIO uses the always-on 32k clock */
1304
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001305static void mpuio_ack_irq(unsigned int irq)
1306{
1307 /* The ISR is reset automatically, so do nothing here. */
1308}
1309
1310static void mpuio_mask_irq(unsigned int irq)
1311{
1312 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001313 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001314
1315 _set_gpio_irqenable(bank, gpio, 0);
1316}
1317
1318static void mpuio_unmask_irq(unsigned int irq)
1319{
1320 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001321 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001322
1323 _set_gpio_irqenable(bank, gpio, 1);
1324}
1325
David Brownelle5c56ed2006-12-06 17:13:59 -08001326static struct irq_chip mpuio_irq_chip = {
1327 .name = "MPUIO",
1328 .ack = mpuio_ack_irq,
1329 .mask = mpuio_mask_irq,
1330 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001331 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001332#ifdef CONFIG_ARCH_OMAP16XX
1333 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1334 .set_wake = gpio_wake_enable,
1335#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001336};
1337
David Brownelle5c56ed2006-12-06 17:13:59 -08001338
1339#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1340
David Brownell11a78b72006-12-06 17:14:11 -08001341
1342#ifdef CONFIG_ARCH_OMAP16XX
1343
1344#include <linux/platform_device.h>
1345
Magnus Damm79ee0312009-07-08 13:22:04 +02001346static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001347{
Magnus Damm79ee0312009-07-08 13:22:04 +02001348 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001349 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001350 void __iomem *mask_reg = bank->base +
1351 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001352 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001353
David Brownella6472532008-03-03 04:33:30 -08001354 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001355 bank->saved_wakeup = __raw_readl(mask_reg);
1356 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001357 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001358
1359 return 0;
1360}
1361
Magnus Damm79ee0312009-07-08 13:22:04 +02001362static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001363{
Magnus Damm79ee0312009-07-08 13:22:04 +02001364 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001365 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001366 void __iomem *mask_reg = bank->base +
1367 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001368 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001369
David Brownella6472532008-03-03 04:33:30 -08001370 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001371 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001372 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001373
1374 return 0;
1375}
1376
Alexey Dobriyan47145212009-12-14 18:00:08 -08001377static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001378 .suspend_noirq = omap_mpuio_suspend_noirq,
1379 .resume_noirq = omap_mpuio_resume_noirq,
1380};
1381
David Brownell11a78b72006-12-06 17:14:11 -08001382/* use platform_driver for this, now that there's no longer any
1383 * point to sys_device (other than not disturbing old code).
1384 */
1385static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001386 .driver = {
1387 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001388 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001389 },
1390};
1391
1392static struct platform_device omap_mpuio_device = {
1393 .name = "mpuio",
1394 .id = -1,
1395 .dev = {
1396 .driver = &omap_mpuio_driver.driver,
1397 }
1398 /* could list the /proc/iomem resources */
1399};
1400
1401static inline void mpuio_init(void)
1402{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001403 struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
1404 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -07001405
David Brownell11a78b72006-12-06 17:14:11 -08001406 if (platform_driver_register(&omap_mpuio_driver) == 0)
1407 (void) platform_device_register(&omap_mpuio_device);
1408}
1409
1410#else
1411static inline void mpuio_init(void) {}
1412#endif /* 16xx */
1413
David Brownelle5c56ed2006-12-06 17:13:59 -08001414#else
1415
1416extern struct irq_chip mpuio_irq_chip;
1417
1418#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001419static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001420
1421#endif
1422
1423/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001424
David Brownell52e31342008-03-03 12:43:23 -08001425/* REVISIT these are stupid implementations! replace by ones that
1426 * don't switch on METHOD_* and which mostly avoid spinlocks
1427 */
1428
1429static int gpio_input(struct gpio_chip *chip, unsigned offset)
1430{
1431 struct gpio_bank *bank;
1432 unsigned long flags;
1433
1434 bank = container_of(chip, struct gpio_bank, chip);
1435 spin_lock_irqsave(&bank->lock, flags);
1436 _set_gpio_direction(bank, offset, 1);
1437 spin_unlock_irqrestore(&bank->lock, flags);
1438 return 0;
1439}
1440
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001441static int gpio_is_input(struct gpio_bank *bank, int mask)
1442{
1443 void __iomem *reg = bank->base;
1444
1445 switch (bank->method) {
1446 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -08001447 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001448 break;
1449 case METHOD_GPIO_1510:
1450 reg += OMAP1510_GPIO_DIR_CONTROL;
1451 break;
1452 case METHOD_GPIO_1610:
1453 reg += OMAP1610_GPIO_DIRECTION;
1454 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001455 case METHOD_GPIO_7XX:
1456 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001457 break;
1458 case METHOD_GPIO_24XX:
1459 reg += OMAP24XX_GPIO_OE;
1460 break;
Charulatha V9f096862010-05-14 12:05:27 -07001461 case METHOD_GPIO_44XX:
1462 reg += OMAP4_GPIO_OE;
1463 break;
1464 default:
1465 WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
1466 return -EINVAL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001467 }
1468 return __raw_readl(reg) & mask;
1469}
1470
David Brownell52e31342008-03-03 12:43:23 -08001471static int gpio_get(struct gpio_chip *chip, unsigned offset)
1472{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001473 struct gpio_bank *bank;
1474 void __iomem *reg;
1475 int gpio;
1476 u32 mask;
1477
1478 gpio = chip->base + offset;
1479 bank = get_gpio_bank(gpio);
1480 reg = bank->base;
1481 mask = 1 << get_gpio_index(gpio);
1482
1483 if (gpio_is_input(bank, mask))
1484 return _get_gpio_datain(bank, gpio);
1485 else
1486 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001487}
1488
1489static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1490{
1491 struct gpio_bank *bank;
1492 unsigned long flags;
1493
1494 bank = container_of(chip, struct gpio_bank, chip);
1495 spin_lock_irqsave(&bank->lock, flags);
1496 _set_gpio_dataout(bank, offset, value);
1497 _set_gpio_direction(bank, offset, 0);
1498 spin_unlock_irqrestore(&bank->lock, flags);
1499 return 0;
1500}
1501
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001502static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
1503 unsigned debounce)
1504{
1505 struct gpio_bank *bank;
1506 unsigned long flags;
1507
1508 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001509
1510 if (!bank->dbck) {
1511 bank->dbck = clk_get(bank->dev, "dbclk");
1512 if (IS_ERR(bank->dbck))
1513 dev_err(bank->dev, "Could not get gpio dbck\n");
1514 }
1515
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001516 spin_lock_irqsave(&bank->lock, flags);
1517 _set_gpio_debounce(bank, offset, debounce);
1518 spin_unlock_irqrestore(&bank->lock, flags);
1519
1520 return 0;
1521}
1522
David Brownell52e31342008-03-03 12:43:23 -08001523static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1524{
1525 struct gpio_bank *bank;
1526 unsigned long flags;
1527
1528 bank = container_of(chip, struct gpio_bank, chip);
1529 spin_lock_irqsave(&bank->lock, flags);
1530 _set_gpio_dataout(bank, offset, value);
1531 spin_unlock_irqrestore(&bank->lock, flags);
1532}
1533
David Brownella007b702008-12-10 17:35:25 -08001534static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1535{
1536 struct gpio_bank *bank;
1537
1538 bank = container_of(chip, struct gpio_bank, chip);
1539 return bank->virtual_irq_start + offset;
1540}
1541
David Brownell52e31342008-03-03 12:43:23 -08001542/*---------------------------------------------------------------------*/
1543
Tony Lindgren9a748052010-12-07 16:26:56 -08001544static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001545{
1546 u32 rev;
1547
Tony Lindgren9a748052010-12-07 16:26:56 -08001548 if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
1549 rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001550 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001551 rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001552 else if (cpu_is_omap44xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001553 rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001554 else
1555 return;
1556
1557 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1558 (rev >> 4) & 0x0f, rev & 0x0f);
1559}
1560
David Brownell8ba55c52008-02-26 11:10:50 -08001561/* This lock class tells lockdep that GPIO irqs are in a different
1562 * category than their parents, so it won't report false recursion.
1563 */
1564static struct lock_class_key gpio_lock_class;
1565
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001566static inline int init_gpio_info(struct platform_device *pdev)
1567{
1568 /* TODO: Analyze removing gpio_bank_count usage from driver code */
1569 gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
1570 GFP_KERNEL);
1571 if (!gpio_bank) {
1572 dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
1573 return -ENOMEM;
1574 }
1575 return 0;
1576}
1577
1578/* TODO: Cleanup cpu_is_* checks */
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001579static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
1580{
1581 if (cpu_class_is_omap2()) {
1582 if (cpu_is_omap44xx()) {
1583 __raw_writel(0xffffffff, bank->base +
1584 OMAP4_GPIO_IRQSTATUSCLR0);
1585 __raw_writel(0x00000000, bank->base +
1586 OMAP4_GPIO_DEBOUNCENABLE);
1587 /* Initialize interface clk ungated, module enabled */
1588 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1589 } else if (cpu_is_omap34xx()) {
1590 __raw_writel(0x00000000, bank->base +
1591 OMAP24XX_GPIO_IRQENABLE1);
1592 __raw_writel(0xffffffff, bank->base +
1593 OMAP24XX_GPIO_IRQSTATUS1);
1594 __raw_writel(0x00000000, bank->base +
1595 OMAP24XX_GPIO_DEBOUNCE_EN);
1596
1597 /* Initialize interface clk ungated, module enabled */
1598 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1599 } else if (cpu_is_omap24xx()) {
1600 static const u32 non_wakeup_gpios[] = {
1601 0xe203ffc0, 0x08700040
1602 };
1603 if (id < ARRAY_SIZE(non_wakeup_gpios))
1604 bank->non_wakeup_gpios = non_wakeup_gpios[id];
1605 }
1606 } else if (cpu_class_is_omap1()) {
1607 if (bank_is_mpuio(bank))
Tony Lindgren5de62b82010-12-07 16:26:58 -08001608 __raw_writew(0xffff, bank->base +
1609 OMAP_MPUIO_GPIO_MASKIT / bank->stride);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001610 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1611 __raw_writew(0xffff, bank->base
1612 + OMAP1510_GPIO_INT_MASK);
1613 __raw_writew(0x0000, bank->base
1614 + OMAP1510_GPIO_INT_STATUS);
1615 }
1616 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1617 __raw_writew(0x0000, bank->base
1618 + OMAP1610_GPIO_IRQENABLE1);
1619 __raw_writew(0xffff, bank->base
1620 + OMAP1610_GPIO_IRQSTATUS1);
1621 __raw_writew(0x0014, bank->base
1622 + OMAP1610_GPIO_SYSCONFIG);
1623
1624 /*
1625 * Enable system clock for GPIO module.
1626 * The CAM_CLK_CTRL *is* really the right place.
1627 */
1628 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
1629 ULPD_CAM_CLK_CTRL);
1630 }
1631 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1632 __raw_writel(0xffffffff, bank->base
1633 + OMAP7XX_GPIO_INT_MASK);
1634 __raw_writel(0x00000000, bank->base
1635 + OMAP7XX_GPIO_INT_STATUS);
1636 }
1637 }
1638}
1639
1640static void __init omap_gpio_chip_init(struct gpio_bank *bank)
1641{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001642 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001643 static int gpio;
1644
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001645 bank->mod_usage = 0;
1646 /*
1647 * REVISIT eventually switch from OMAP-specific gpio structs
1648 * over to the generic ones
1649 */
1650 bank->chip.request = omap_gpio_request;
1651 bank->chip.free = omap_gpio_free;
1652 bank->chip.direction_input = gpio_input;
1653 bank->chip.get = gpio_get;
1654 bank->chip.direction_output = gpio_output;
1655 bank->chip.set_debounce = gpio_debounce;
1656 bank->chip.set = gpio_set;
1657 bank->chip.to_irq = gpio_2irq;
1658 if (bank_is_mpuio(bank)) {
1659 bank->chip.label = "mpuio";
1660#ifdef CONFIG_ARCH_OMAP16XX
1661 bank->chip.dev = &omap_mpuio_device.dev;
1662#endif
1663 bank->chip.base = OMAP_MPUIO(0);
1664 } else {
1665 bank->chip.label = "gpio";
1666 bank->chip.base = gpio;
1667 gpio += bank_width;
1668 }
1669 bank->chip.ngpio = bank_width;
1670
1671 gpiochip_add(&bank->chip);
1672
1673 for (j = bank->virtual_irq_start;
1674 j < bank->virtual_irq_start + bank_width; j++) {
1675 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1676 set_irq_chip_data(j, bank);
1677 if (bank_is_mpuio(bank))
1678 set_irq_chip(j, &mpuio_irq_chip);
1679 else
1680 set_irq_chip(j, &gpio_irq_chip);
1681 set_irq_handler(j, handle_simple_irq);
1682 set_irq_flags(j, IRQF_VALID);
1683 }
1684 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1685 set_irq_data(bank->irq, bank);
1686}
1687
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001688static int __devinit omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001689{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001690 static int gpio_init_done;
1691 struct omap_gpio_platform_data *pdata;
1692 struct resource *res;
1693 int id;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001694 struct gpio_bank *bank;
1695
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001696 if (!pdev->dev.platform_data)
1697 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001698
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001699 pdata = pdev->dev.platform_data;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001700
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001701 if (!gpio_init_done) {
1702 int ret;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001703
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001704 ret = init_gpio_info(pdev);
1705 if (ret)
1706 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001707 }
1708
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001709 id = pdev->id;
1710 bank = &gpio_bank[id];
1711
1712 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1713 if (unlikely(!res)) {
1714 dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
1715 return -ENODEV;
1716 }
1717
1718 bank->irq = res->start;
1719 bank->virtual_irq_start = pdata->virtual_irq_start;
1720 bank->method = pdata->bank_type;
1721 bank->dev = &pdev->dev;
1722 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001723 bank->stride = pdata->bank_stride;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001724 bank_width = pdata->bank_width;
1725
1726 spin_lock_init(&bank->lock);
1727
1728 /* Static mapping, never released */
1729 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1730 if (unlikely(!res)) {
1731 dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
1732 return -ENODEV;
1733 }
1734
1735 bank->base = ioremap(res->start, resource_size(res));
1736 if (!bank->base) {
1737 dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
1738 return -ENOMEM;
1739 }
1740
1741 pm_runtime_enable(bank->dev);
1742 pm_runtime_get_sync(bank->dev);
1743
1744 omap_gpio_mod_init(bank, id);
1745 omap_gpio_chip_init(bank);
Tony Lindgren9a748052010-12-07 16:26:56 -08001746 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001747
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001748 if (!gpio_init_done)
1749 gpio_init_done = 1;
1750
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001751 return 0;
1752}
1753
Tony Lindgren140455f2010-02-12 12:26:48 -08001754#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001755static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1756{
1757 int i;
1758
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001759 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001760 return 0;
1761
1762 for (i = 0; i < gpio_bank_count; i++) {
1763 struct gpio_bank *bank = &gpio_bank[i];
1764 void __iomem *wake_status;
1765 void __iomem *wake_clear;
1766 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001767 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001768
1769 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001770#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001771 case METHOD_GPIO_1610:
1772 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1773 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1774 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1775 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001776#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001777#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001778 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001779 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001780 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1781 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1782 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001783#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301784#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001785 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301786 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1787 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1788 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1789 break;
1790#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001791 default:
1792 continue;
1793 }
1794
David Brownella6472532008-03-03 04:33:30 -08001795 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001796 bank->saved_wakeup = __raw_readl(wake_status);
1797 __raw_writel(0xffffffff, wake_clear);
1798 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001799 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001800 }
1801
1802 return 0;
1803}
1804
1805static int omap_gpio_resume(struct sys_device *dev)
1806{
1807 int i;
1808
Tero Kristo723fdb72008-11-26 14:35:16 -08001809 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001810 return 0;
1811
1812 for (i = 0; i < gpio_bank_count; i++) {
1813 struct gpio_bank *bank = &gpio_bank[i];
1814 void __iomem *wake_clear;
1815 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001816 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001817
1818 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001819#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001820 case METHOD_GPIO_1610:
1821 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1822 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1823 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001824#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001825#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001826 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001827 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1828 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001829 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001830#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301831#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001832 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301833 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1834 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1835 break;
1836#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001837 default:
1838 continue;
1839 }
1840
David Brownella6472532008-03-03 04:33:30 -08001841 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001842 __raw_writel(0xffffffff, wake_clear);
1843 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001844 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001845 }
1846
1847 return 0;
1848}
1849
1850static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001851 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001852 .suspend = omap_gpio_suspend,
1853 .resume = omap_gpio_resume,
1854};
1855
1856static struct sys_device omap_gpio_device = {
1857 .id = 0,
1858 .cls = &omap_gpio_sysclass,
1859};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001860
1861#endif
1862
Tony Lindgren140455f2010-02-12 12:26:48 -08001863#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001864
1865static int workaround_enabled;
1866
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001867void omap2_gpio_prepare_for_idle(int power_state)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001868{
1869 int i, c = 0;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001870 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001871
Tero Kristoa118b5f2008-12-22 14:27:12 +02001872 if (cpu_is_omap34xx())
1873 min = 1;
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001874
Tero Kristoa118b5f2008-12-22 14:27:12 +02001875 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001876 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07001877 u32 l1 = 0, l2 = 0;
Kevin Hilman0aed04352010-09-22 16:06:27 -07001878 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001879
Kevin Hilman0aed04352010-09-22 16:06:27 -07001880 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08001881 clk_disable(bank->dbck);
1882
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001883 if (power_state > PWRDM_POWER_OFF)
1884 continue;
1885
1886 /* If going to OFF, remove triggering for all
1887 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1888 * generated. See OMAP2420 Errata item 1.101. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001889 if (!(bank->enabled_non_wakeup_gpios))
1890 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001891
1892 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1893 bank->saved_datain = __raw_readl(bank->base +
1894 OMAP24XX_GPIO_DATAIN);
1895 l1 = __raw_readl(bank->base +
1896 OMAP24XX_GPIO_FALLINGDETECT);
1897 l2 = __raw_readl(bank->base +
1898 OMAP24XX_GPIO_RISINGDETECT);
1899 }
1900
1901 if (cpu_is_omap44xx()) {
1902 bank->saved_datain = __raw_readl(bank->base +
1903 OMAP4_GPIO_DATAIN);
1904 l1 = __raw_readl(bank->base +
1905 OMAP4_GPIO_FALLINGDETECT);
1906 l2 = __raw_readl(bank->base +
1907 OMAP4_GPIO_RISINGDETECT);
1908 }
1909
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001910 bank->saved_fallingdetect = l1;
1911 bank->saved_risingdetect = l2;
1912 l1 &= ~bank->enabled_non_wakeup_gpios;
1913 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001914
1915 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1916 __raw_writel(l1, bank->base +
1917 OMAP24XX_GPIO_FALLINGDETECT);
1918 __raw_writel(l2, bank->base +
1919 OMAP24XX_GPIO_RISINGDETECT);
1920 }
1921
1922 if (cpu_is_omap44xx()) {
1923 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
1924 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
1925 }
1926
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001927 c++;
1928 }
1929 if (!c) {
1930 workaround_enabled = 0;
1931 return;
1932 }
1933 workaround_enabled = 1;
1934}
1935
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001936void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001937{
1938 int i;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001939 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001940
Tero Kristoa118b5f2008-12-22 14:27:12 +02001941 if (cpu_is_omap34xx())
1942 min = 1;
1943 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001944 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07001945 u32 l = 0, gen, gen0, gen1;
Kevin Hilman0aed04352010-09-22 16:06:27 -07001946 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001947
Kevin Hilman0aed04352010-09-22 16:06:27 -07001948 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08001949 clk_enable(bank->dbck);
1950
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001951 if (!workaround_enabled)
1952 continue;
1953
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001954 if (!(bank->enabled_non_wakeup_gpios))
1955 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001956
1957 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1958 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001959 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001960 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001961 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001962 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1963 }
1964
1965 if (cpu_is_omap44xx()) {
1966 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301967 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001968 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301969 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001970 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
1971 }
1972
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001973 /* Check if any of the non-wakeup interrupt GPIOs have changed
1974 * state. If so, generate an IRQ by software. This is
1975 * horribly racy, but it's the best we can do to work around
1976 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001977 l ^= bank->saved_datain;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001978 l &= bank->enabled_non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07001979
1980 /*
1981 * No need to generate IRQs for the rising edge for gpio IRQs
1982 * configured with falling edge only; and vice versa.
1983 */
1984 gen0 = l & bank->saved_fallingdetect;
1985 gen0 &= bank->saved_datain;
1986
1987 gen1 = l & bank->saved_risingdetect;
1988 gen1 &= ~(bank->saved_datain);
1989
1990 /* FIXME: Consider GPIO IRQs with level detections properly! */
1991 gen = l & (~(bank->saved_fallingdetect) &
1992 ~(bank->saved_risingdetect));
1993 /* Consider all GPIO IRQs needed to be updated */
1994 gen |= gen0 | gen1;
1995
1996 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001997 u32 old0, old1;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001998
Sergio Aguirref00d6492010-03-03 16:21:08 +00001999 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002000 old0 = __raw_readl(bank->base +
2001 OMAP24XX_GPIO_LEVELDETECT0);
2002 old1 = __raw_readl(bank->base +
2003 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002004 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002005 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002006 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002007 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002008 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002009 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002010 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002011 OMAP24XX_GPIO_LEVELDETECT1);
2012 }
2013
2014 if (cpu_is_omap44xx()) {
2015 old0 = __raw_readl(bank->base +
2016 OMAP4_GPIO_LEVELDETECT0);
2017 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302018 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002019 __raw_writel(old0 | l, bank->base +
2020 OMAP4_GPIO_LEVELDETECT0);
2021 __raw_writel(old1 | l, bank->base +
2022 OMAP4_GPIO_LEVELDETECT1);
2023 __raw_writel(old0, bank->base +
2024 OMAP4_GPIO_LEVELDETECT0);
2025 __raw_writel(old1, bank->base +
2026 OMAP4_GPIO_LEVELDETECT1);
2027 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002028 }
2029 }
2030
2031}
2032
Tony Lindgren92105bb2005-09-07 17:20:26 +01002033#endif
2034
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002035#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302036/* save the registers of bank 2-6 */
2037void omap_gpio_save_context(void)
2038{
2039 int i;
2040
2041 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2042 for (i = 1; i < gpio_bank_count; i++) {
2043 struct gpio_bank *bank = &gpio_bank[i];
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302044 gpio_context[i].irqenable1 =
2045 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2046 gpio_context[i].irqenable2 =
2047 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2048 gpio_context[i].wake_en =
2049 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2050 gpio_context[i].ctrl =
2051 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2052 gpio_context[i].oe =
2053 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2054 gpio_context[i].leveldetect0 =
2055 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2056 gpio_context[i].leveldetect1 =
2057 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2058 gpio_context[i].risingdetect =
2059 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2060 gpio_context[i].fallingdetect =
2061 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2062 gpio_context[i].dataout =
2063 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302064 }
2065}
2066
2067/* restore the required registers of bank 2-6 */
2068void omap_gpio_restore_context(void)
2069{
2070 int i;
2071
2072 for (i = 1; i < gpio_bank_count; i++) {
2073 struct gpio_bank *bank = &gpio_bank[i];
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302074 __raw_writel(gpio_context[i].irqenable1,
2075 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2076 __raw_writel(gpio_context[i].irqenable2,
2077 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2078 __raw_writel(gpio_context[i].wake_en,
2079 bank->base + OMAP24XX_GPIO_WAKE_EN);
2080 __raw_writel(gpio_context[i].ctrl,
2081 bank->base + OMAP24XX_GPIO_CTRL);
2082 __raw_writel(gpio_context[i].oe,
2083 bank->base + OMAP24XX_GPIO_OE);
2084 __raw_writel(gpio_context[i].leveldetect0,
2085 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2086 __raw_writel(gpio_context[i].leveldetect1,
2087 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2088 __raw_writel(gpio_context[i].risingdetect,
2089 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2090 __raw_writel(gpio_context[i].fallingdetect,
2091 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2092 __raw_writel(gpio_context[i].dataout,
2093 bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302094 }
2095}
2096#endif
2097
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002098static struct platform_driver omap_gpio_driver = {
2099 .probe = omap_gpio_probe,
2100 .driver = {
2101 .name = "omap_gpio",
2102 },
2103};
2104
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002105/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002106 * gpio driver register needs to be done before
2107 * machine_init functions access gpio APIs.
2108 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002109 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002110static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002111{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002112 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002113}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002114postcore_initcall(omap_gpio_drv_reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002115
Tony Lindgren92105bb2005-09-07 17:20:26 +01002116static int __init omap_gpio_sysinit(void)
2117{
2118 int ret = 0;
2119
David Brownell11a78b72006-12-06 17:14:11 -08002120 mpuio_init();
2121
Tony Lindgren140455f2010-02-12 12:26:48 -08002122#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002123 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002124 if (ret == 0) {
2125 ret = sysdev_class_register(&omap_gpio_sysclass);
2126 if (ret == 0)
2127 ret = sysdev_register(&omap_gpio_device);
2128 }
2129 }
2130#endif
2131
2132 return ret;
2133}
2134
Tony Lindgren92105bb2005-09-07 17:20:26 +01002135arch_initcall(omap_gpio_sysinit);