Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1 | /* arch/arm/mach-msm/idle.S |
Brian Swetland | 3042102 | 2007-11-26 04:11:43 -0800 | [diff] [blame] | 2 | * |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3 | * Idle processing for MSM7X00A - work around bugs with SWFI. |
Brian Swetland | 3042102 | 2007-11-26 04:11:43 -0800 | [diff] [blame] | 4 | * |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 5 | * Copyright (c) 2007 Code Aurora Forum. All rights reserved. |
| 6 | * Copyright (C) 2007 Google, Inc. |
Brian Swetland | 3042102 | 2007-11-26 04:11:43 -0800 | [diff] [blame] | 7 | * |
| 8 | * This software is licensed under the terms of the GNU General Public |
| 9 | * License version 2, as published by the Free Software Foundation, and |
| 10 | * may be copied, distributed, and modified under those terms. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 17 | */ |
| 18 | |
Brian Swetland | 3042102 | 2007-11-26 04:11:43 -0800 | [diff] [blame] | 19 | #include <linux/linkage.h> |
| 20 | #include <asm/assembler.h> |
| 21 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 22 | ENTRY(msm_pm_collapse) |
| 23 | ldr r0, =saved_state |
| 24 | stmia r0!, {r4-r14} |
| 25 | mrc p15, 0, r1, c1, c0, 0 /* MMU control */ |
| 26 | mrc p15, 0, r2, c2, c0, 0 /* ttb */ |
| 27 | mrc p15, 0, r3, c3, c0, 0 /* dacr */ |
| 28 | mrc p15, 0, ip, c13, c0, 1 /* context ID */ |
| 29 | stmia r0!, {r1-r3, ip} |
| 30 | #if defined(CONFIG_OPROFILE) |
| 31 | mrc p15, 0, r1, c15, c12, 0 /* pmnc */ |
| 32 | mrc p15, 0, r2, c15, c12, 1 /* ccnt */ |
| 33 | mrc p15, 0, r3, c15, c12, 2 /* pmn0 */ |
| 34 | mrc p15, 0, ip, c15, c12, 3 /* pmn1 */ |
| 35 | stmia r0!, {r1-r3, ip} |
| 36 | #endif |
| 37 | /* fall though */ |
| 38 | ENTRY(msm_arch_idle) |
| 39 | #if defined(CONFIG_MSM_FIQ_SUPPORT) |
| 40 | cpsid f |
| 41 | #endif |
| 42 | mrc p15, 0, r1, c1, c0, 0 /* read current CR */ |
Brian Swetland | 3042102 | 2007-11-26 04:11:43 -0800 | [diff] [blame] | 43 | bic r0, r1, #(1 << 2) /* clear dcache bit */ |
| 44 | bic r0, r0, #(1 << 12) /* clear icache bit */ |
| 45 | mcr p15, 0, r0, c1, c0, 0 /* disable d/i cache */ |
| 46 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 47 | mov r0, #0 /* prepare wfi value */ /* also used as return value from msm_pm_collapse */ |
Brian Swetland | 3042102 | 2007-11-26 04:11:43 -0800 | [diff] [blame] | 48 | mcr p15, 0, r0, c7, c10, 0 /* flush the cache */ |
| 49 | mcr p15, 0, r0, c7, c10, 4 /* memory barrier */ |
| 50 | mcr p15, 0, r0, c7, c0, 4 /* wait for interrupt */ |
| 51 | |
| 52 | mcr p15, 0, r1, c1, c0, 0 /* restore d/i cache */ |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 53 | #if defined(CONFIG_MSM_FIQ_SUPPORT) |
| 54 | cpsie f |
Brian Swetland | 3042102 | 2007-11-26 04:11:43 -0800 | [diff] [blame] | 55 | #endif |
| 56 | mov pc, lr |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 57 | |
| 58 | ENTRY(msm_pm_collapse_exit) |
| 59 | #if 0 /* serial debug */ |
| 60 | mov r0, #0x80000016 |
| 61 | mcr p15, 0, r0, c15, c2, 4 |
| 62 | mov r0, #0xA9000000 |
| 63 | add r0, r0, #0x00A00000 /* UART1 */ |
| 64 | /*add r0, r0, #0x00C00000*/ /* UART3 */ |
| 65 | mov r1, #'A' |
| 66 | str r1, [r0, #0x00C] |
| 67 | #endif |
| 68 | ldr r1, =saved_state_end |
| 69 | ldr r2, =msm_pm_collapse_exit |
| 70 | adr r3, msm_pm_collapse_exit |
| 71 | add r1, r1, r3 |
| 72 | sub r1, r1, r2 |
| 73 | #if defined(CONFIG_OPROFILE) |
| 74 | ldmdb r1!, {r2-r5} |
| 75 | mcr p15, 0, r3, c15, c12, 1 /* ccnt */ |
| 76 | mcr p15, 0, r4, c15, c12, 2 /* pmn0 */ |
| 77 | mcr p15, 0, r5, c15, c12, 3 /* pmn1 */ |
| 78 | mcr p15, 0, r2, c15, c12, 0 /* pmnc */ |
| 79 | #endif |
| 80 | ldmdb r1!, {r2-r5} |
| 81 | mcr p15, 0, r4, c3, c0, 0 /* dacr */ |
| 82 | mcr p15, 0, r3, c2, c0, 0 /* ttb */ |
| 83 | mcr p15, 0, r5, c13, c0, 1 /* context ID */ |
| 84 | ldmdb r1!, {r4-r14} |
| 85 | mov r0, #1 |
| 86 | |
| 87 | mcr p15, 0, r2, c1, c0, 0 /* MMU control */ |
| 88 | mov pc, lr |
| 89 | nop |
| 90 | nop |
| 91 | nop |
| 92 | nop |
| 93 | nop |
| 94 | 1: b 1b |
| 95 | |
| 96 | |
| 97 | .data |
| 98 | |
| 99 | saved_state: |
| 100 | .space 4 * 11 /* r4-14 */ |
| 101 | .space 4 * 4 /* cp15 - MMU control, ttb, dacr, context ID */ |
| 102 | #if defined(CONFIG_OPROFILE) |
| 103 | .space 4 * 4 /* more cp15 - pmnc, ccnt, pmn0, pmn1 */ |
| 104 | #endif |
| 105 | saved_state_end: |
| 106 | |