blob: b773361892c9a959b6e090355594bf7b8ecd498f [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001menu "Processor selection"
2
3#
4# Processor families
5#
6config CPU_SH2
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09007 select SH_WRITETHROUGH if !CPU_SH2A
Paul Mundtcad82442006-01-16 22:14:19 -08008 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09009
10config CPU_SH2A
11 bool
12 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080013
14config CPU_SH3
15 bool
16 select CPU_HAS_INTEVT
17 select CPU_HAS_SR_RB
18
19config CPU_SH4
20 bool
21 select CPU_HAS_INTEVT
22 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090023 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080024
25config CPU_SH4A
26 bool
27 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080028
Paul Mundte5723e02006-09-27 17:38:11 +090029config CPU_SH4AL_DSP
30 bool
31 select CPU_SH4A
32
Paul Mundtcad82442006-01-16 22:14:19 -080033config CPU_SUBTYPE_ST40
34 bool
35 select CPU_SH4
36 select CPU_HAS_INTC2_IRQ
37
Paul Mundt41504c32006-12-11 20:28:03 +090038config CPU_SHX2
39 bool
40
Paul Mundtcad82442006-01-16 22:14:19 -080041#
42# Processor subtypes
43#
44
45comment "SH-2 Processor Support"
46
47config CPU_SUBTYPE_SH7604
48 bool "Support SH7604 processor"
49 select CPU_SH2
50
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090051config CPU_SUBTYPE_SH7619
52 bool "Support SH7619 processor"
53 select CPU_SH2
54
55comment "SH-2A Processor Support"
56
57config CPU_SUBTYPE_SH7206
58 bool "Support SH7206 processor"
59 select CPU_SH2A
60
Paul Mundtcad82442006-01-16 22:14:19 -080061comment "SH-3 Processor Support"
62
63config CPU_SUBTYPE_SH7300
64 bool "Support SH7300 processor"
65 select CPU_SH3
66
67config CPU_SUBTYPE_SH7705
68 bool "Support SH7705 processor"
69 select CPU_SH3
Nobuhiro Iwamatsu2a8ff452007-04-26 11:51:00 +090070 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080071 select CPU_HAS_PINT_IRQ
72
Paul Mundte5723e02006-09-27 17:38:11 +090073config CPU_SUBTYPE_SH7706
74 bool "Support SH7706 processor"
75 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090076 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090077 help
78 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
79
Paul Mundtcad82442006-01-16 22:14:19 -080080config CPU_SUBTYPE_SH7707
81 bool "Support SH7707 processor"
82 select CPU_SH3
83 select CPU_HAS_PINT_IRQ
84 help
85 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
86
87config CPU_SUBTYPE_SH7708
88 bool "Support SH7708 processor"
89 select CPU_SH3
90 help
91 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
92 if you have a 100 Mhz SH-3 HD6417708R CPU.
93
94config CPU_SUBTYPE_SH7709
95 bool "Support SH7709 processor"
96 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090097 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080098 select CPU_HAS_PINT_IRQ
99 help
100 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
101
Paul Mundte5723e02006-09-27 17:38:11 +0900102config CPU_SUBTYPE_SH7710
103 bool "Support SH7710 processor"
104 select CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900105 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +0900106 help
107 Select SH7710 if you have a SH3-DSP SH7710 CPU.
108
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900109config CPU_SUBTYPE_SH7712
110 bool "Support SH7712 processor"
111 select CPU_SH3
112 select CPU_HAS_IPR_IRQ
113 help
114 Select SH7712 if you have a SH3-DSP SH7712 CPU.
115
Paul Mundtcad82442006-01-16 22:14:19 -0800116comment "SH-4 Processor Support"
117
118config CPU_SUBTYPE_SH7750
119 bool "Support SH7750 processor"
120 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900121 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800122 help
123 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
124
125config CPU_SUBTYPE_SH7091
126 bool "Support SH7091 processor"
127 select CPU_SH4
128 select CPU_SUBTYPE_SH7750
129 help
130 Select SH7091 if you have an SH-4 based Sega device (such as
131 the Dreamcast, Naomi, and Naomi 2).
132
133config CPU_SUBTYPE_SH7750R
134 bool "Support SH7750R processor"
135 select CPU_SH4
136 select CPU_SUBTYPE_SH7750
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900137 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800138
139config CPU_SUBTYPE_SH7750S
140 bool "Support SH7750S processor"
141 select CPU_SH4
142 select CPU_SUBTYPE_SH7750
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900143 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800144
145config CPU_SUBTYPE_SH7751
146 bool "Support SH7751 processor"
147 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900148 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800149 help
150 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
151 or if you have a HD6417751R CPU.
152
153config CPU_SUBTYPE_SH7751R
154 bool "Support SH7751R processor"
155 select CPU_SH4
156 select CPU_SUBTYPE_SH7751
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900157 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800158
159config CPU_SUBTYPE_SH7760
160 bool "Support SH7760 processor"
161 select CPU_SH4
162 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900163 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800164
165config CPU_SUBTYPE_SH4_202
166 bool "Support SH4-202 processor"
167 select CPU_SH4
168
169comment "ST40 Processor Support"
170
171config CPU_SUBTYPE_ST40STB1
172 bool "Support ST40STB1/ST40RA processors"
173 select CPU_SUBTYPE_ST40
174 help
175 Select ST40STB1 if you have a ST40RA CPU.
176 This was previously called the ST40STB1, hence the option name.
177
178config CPU_SUBTYPE_ST40GX1
179 bool "Support ST40GX1 processor"
180 select CPU_SUBTYPE_ST40
181 help
182 Select ST40GX1 if you have a ST40GX1 CPU.
183
184comment "SH-4A Processor Support"
185
Paul Mundtcad82442006-01-16 22:14:19 -0800186config CPU_SUBTYPE_SH7770
187 bool "Support SH7770 processor"
188 select CPU_SH4A
189
190config CPU_SUBTYPE_SH7780
191 bool "Support SH7780 processor"
192 select CPU_SH4A
Paul Mundta328ff92006-09-27 16:14:54 +0900193 select CPU_HAS_INTC2_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800194
Paul Mundtb552c7e2006-11-20 14:14:29 +0900195config CPU_SUBTYPE_SH7785
196 bool "Support SH7785 processor"
197 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900198 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900199 select CPU_HAS_INTC2_IRQ
200
Paul Mundte5723e02006-09-27 17:38:11 +0900201comment "SH4AL-DSP Processor Support"
202
203config CPU_SUBTYPE_SH73180
204 bool "Support SH73180 processor"
205 select CPU_SH4AL_DSP
206
207config CPU_SUBTYPE_SH7343
208 bool "Support SH7343 processor"
209 select CPU_SH4AL_DSP
210
Paul Mundt41504c32006-12-11 20:28:03 +0900211config CPU_SUBTYPE_SH7722
212 bool "Support SH7722 processor"
213 select CPU_SH4AL_DSP
214 select CPU_SHX2
215 select CPU_HAS_IPR_IRQ
216
Paul Mundtcad82442006-01-16 22:14:19 -0800217endmenu
218
219menu "Memory management options"
220
Paul Mundt5f8c9902007-05-08 11:55:21 +0900221config QUICKLIST
222 def_bool y
223
Paul Mundtcad82442006-01-16 22:14:19 -0800224config MMU
225 bool "Support for memory management hardware"
226 depends on !CPU_SH2
227 default y
228 help
229 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
230 boot on these systems, this option must not be set.
231
232 On other systems (such as the SH-3 and 4) where an MMU exists,
233 turning this off will boot the kernel on these machines with the
234 MMU implicitly switched off.
235
Paul Mundte7f93a32006-09-27 17:19:13 +0900236config PAGE_OFFSET
237 hex
238 default "0x80000000" if MMU
239 default "0x00000000"
240
241config MEMORY_START
242 hex "Physical memory start address"
243 default "0x08000000"
244 ---help---
245 Computers built with Hitachi SuperH processors always
246 map the ROM starting at address zero. But the processor
247 does not specify the range that RAM takes.
248
249 The physical memory (RAM) start address will be automatically
250 set to 08000000. Other platforms, such as the Solution Engine
251 boards typically map RAM at 0C000000.
252
253 Tweak this only when porting to a new machine which does not
254 already have a defconfig. Changing it from the known correct
255 value on any of the known systems will only lead to disaster.
256
257config MEMORY_SIZE
258 hex "Physical memory size"
259 default "0x00400000"
260 help
261 This sets the default memory size assumed by your SH kernel. It can
262 be overridden as normal by the 'mem=' argument on the kernel command
263 line. If unsure, consult your board specifications or just leave it
264 as 0x00400000 which was the default value before this became
265 configurable.
266
Paul Mundtcad82442006-01-16 22:14:19 -0800267config 32BIT
268 bool "Support 32-bit physical addressing through PMB"
Paul Mundt21440cf2006-11-20 14:30:26 +0900269 depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
Paul Mundtcad82442006-01-16 22:14:19 -0800270 default y
271 help
272 If you say Y here, physical addressing will be extended to
273 32-bits through the SH-4A PMB. If this is not set, legacy
274 29-bit physical addressing will be used.
275
Paul Mundt21440cf2006-11-20 14:30:26 +0900276config X2TLB
277 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900278 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900279 help
280 Selecting this option will enable the extended mode of the SH-X2
281 TLB. For legacy SH-X behaviour and interoperability, say N. For
282 all of the fun new features and a willingless to submit bug reports,
283 say Y.
284
Paul Mundt19f9a342006-09-27 18:33:49 +0900285config VSYSCALL
286 bool "Support vsyscall page"
287 depends on MMU
288 default y
289 help
290 This will enable support for the kernel mapping a vDSO page
291 in process space, and subsequently handing down the entry point
292 to the libc through the ELF auxiliary vector.
293
294 From the kernel side this is used for the signal trampoline.
295 For systems with an MMU that can afford to give up a page,
296 (the default value) say Y.
297
Paul Mundt01066622007-03-28 16:38:13 +0900298config NODES_SHIFT
299 int
300 default "1"
301 depends on NEED_MULTIPLE_NODES
302
303config ARCH_FLATMEM_ENABLE
304 def_bool y
305
306config ARCH_POPULATES_NODE_MAP
307 def_bool y
308
Paul Mundtcad82442006-01-16 22:14:19 -0800309choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900310 prompt "Kernel page size"
311 default PAGE_SIZE_4KB
312
313config PAGE_SIZE_4KB
314 bool "4kB"
315 help
316 This is the default page size used by all SuperH CPUs.
317
318config PAGE_SIZE_8KB
319 bool "8kB"
320 depends on EXPERIMENTAL && X2TLB
321 help
322 This enables 8kB pages as supported by SH-X2 and later MMUs.
323
324config PAGE_SIZE_64KB
325 bool "64kB"
326 depends on EXPERIMENTAL && CPU_SH4
327 help
328 This enables support for 64kB pages, possible on all SH-4
329 CPUs and later. Highly experimental, not recommended.
330
331endchoice
332
333choice
Paul Mundtcad82442006-01-16 22:14:19 -0800334 prompt "HugeTLB page size"
335 depends on HUGETLB_PAGE && CPU_SH4 && MMU
336 default HUGETLB_PAGE_SIZE_64K
337
338config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900339 bool "64kB"
340
341config HUGETLB_PAGE_SIZE_256K
342 bool "256kB"
343 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800344
345config HUGETLB_PAGE_SIZE_1MB
346 bool "1MB"
347
Paul Mundt21440cf2006-11-20 14:30:26 +0900348config HUGETLB_PAGE_SIZE_4MB
349 bool "4MB"
350 depends on X2TLB
351
352config HUGETLB_PAGE_SIZE_64MB
353 bool "64MB"
354 depends on X2TLB
355
Paul Mundtcad82442006-01-16 22:14:19 -0800356endchoice
357
358source "mm/Kconfig"
359
360endmenu
361
362menu "Cache configuration"
363
364config SH7705_CACHE_32KB
365 bool "Enable 32KB cache size for SH7705"
366 depends on CPU_SUBTYPE_SH7705
367 default y
368
369config SH_DIRECT_MAPPED
370 bool "Use direct-mapped caching"
371 default n
372 help
373 Selecting this option will configure the caches to be direct-mapped,
374 even if the cache supports a 2 or 4-way mode. This is useful primarily
375 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
376 SH4-202, SH4-501, etc.)
377
378 Turn this option off for platforms that do not have a direct-mapped
379 cache, and you have no need to run the caches in such a configuration.
380
381config SH_WRITETHROUGH
382 bool "Use write-through caching"
Paul Mundtcad82442006-01-16 22:14:19 -0800383 help
384 Selecting this option will configure the caches in write-through
385 mode, as opposed to the default write-back configuration.
386
387 Since there's sill some aliasing issues on SH-4, this option will
388 unfortunately still require the majority of flushing functions to
389 be implemented to deal with aliasing.
390
391 If unsure, say N.
392
393config SH_OCRAM
394 bool "Operand Cache RAM (OCRAM) support"
395 help
396 Selecting this option will automatically tear down the number of
397 sets in the dcache by half, which in turn exposes a memory range.
398
399 The addresses for the OC RAM base will vary according to the
400 processor version. Consult vendor documentation for specifics.
401
402 If unsure, say N.
403
404endmenu