blob: d35d8c4ba3842a4e6a82a9194cca50727a932584 [file] [log] [blame]
Banajit Goswamieb1fa162013-02-05 15:11:27 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
Bhalchandra Gajareea898742013-03-05 18:15:53 -080021#include <linux/wait.h>
22#include <linux/bitops.h>
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
25#include <linux/mfd/wcd9xxx/wcd9306_registers.h>
26#include <linux/mfd/wcd9xxx/pdata.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/soc-dapm.h>
31#include <sound/tlv.h>
32#include <linux/bitops.h>
33#include <linux/delay.h>
34#include <linux/pm_runtime.h>
35#include <linux/kernel.h>
36#include <linux/gpio.h>
37#include "wcd9306.h"
38#include "wcd9xxx-resmgr.h"
Bhalchandra Gajareea898742013-03-05 18:15:53 -080039#include "wcd9xxx-common.h"
40
41static atomic_t kp_tapan_priv;
42static int spkr_drv_wrnd_param_set(const char *val,
43 const struct kernel_param *kp);
44static int spkr_drv_wrnd = 1;
45
46static struct kernel_param_ops spkr_drv_wrnd_param_ops = {
47 .set = spkr_drv_wrnd_param_set,
48 .get = param_get_int,
49};
50module_param_cb(spkr_drv_wrnd, &spkr_drv_wrnd_param_ops, &spkr_drv_wrnd, 0644);
51MODULE_PARM_DESC(spkr_drv_wrnd,
52 "Run software workaround to avoid leakage on the speaker drive");
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080053
54#define WCD9306_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
55 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
56 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
57
58#define NUM_DECIMATORS 4
59#define NUM_INTERPOLATORS 4
60#define BITS_PER_REG 8
Bhalchandra Gajareea898742013-03-05 18:15:53 -080061/* This actual number of TX ports supported in slimbus slave */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080062#define TAPAN_TX_PORT_NUMBER 16
Kuirong Wang80aca0d2013-05-09 14:51:09 -070063#define TAPAN_RX_PORT_START_NUMBER 16
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080064
Bhalchandra Gajareea898742013-03-05 18:15:53 -080065/* Nummer of TX ports actually connected from Slimbus slave to codec Digital */
66#define TAPAN_SLIM_CODEC_TX_PORTS 5
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080067
Bhalchandra Gajareea898742013-03-05 18:15:53 -080068#define TAPAN_I2S_MASTER_MODE_MASK 0x08
69#define TAPAN_MCLK_CLK_12P288MHZ 12288000
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -070070#define TAPAN_MCLK_CLK_9P6MHZ 9600000
Bhalchandra Gajareea898742013-03-05 18:15:53 -080071
72#define TAPAN_SLIM_CLOSE_TIMEOUT 1000
73#define TAPAN_SLIM_IRQ_OVERFLOW (1 << 0)
74#define TAPAN_SLIM_IRQ_UNDERFLOW (1 << 1)
75#define TAPAN_SLIM_IRQ_PORT_CLOSED (1 << 2)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080076enum {
77 AIF1_PB = 0,
78 AIF1_CAP,
79 AIF2_PB,
80 AIF2_CAP,
81 AIF3_PB,
82 AIF3_CAP,
83 NUM_CODEC_DAIS,
84};
85
86enum {
87 RX_MIX1_INP_SEL_ZERO = 0,
88 RX_MIX1_INP_SEL_SRC1,
89 RX_MIX1_INP_SEL_SRC2,
90 RX_MIX1_INP_SEL_IIR1,
91 RX_MIX1_INP_SEL_IIR2,
92 RX_MIX1_INP_SEL_RX1,
93 RX_MIX1_INP_SEL_RX2,
94 RX_MIX1_INP_SEL_RX3,
95 RX_MIX1_INP_SEL_RX4,
96 RX_MIX1_INP_SEL_RX5,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -080097 RX_MIX1_INP_SEL_AUXRX,
98};
99
100#define TAPAN_COMP_DIGITAL_GAIN_OFFSET 3
101
102static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
103static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
104static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
105static struct snd_soc_dai_driver tapan_dai[];
106static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
107
108/* Codec supports 2 IIR filters */
109enum {
110 IIR1 = 0,
111 IIR2,
112 IIR_MAX,
113};
114/* Codec supports 5 bands */
115enum {
116 BAND1 = 0,
117 BAND2,
118 BAND3,
119 BAND4,
120 BAND5,
121 BAND_MAX,
122};
123
124enum {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800125 COMPANDER_0,
126 COMPANDER_1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800127 COMPANDER_2,
128 COMPANDER_MAX,
129};
130
131enum {
132 COMPANDER_FS_8KHZ = 0,
133 COMPANDER_FS_16KHZ,
134 COMPANDER_FS_32KHZ,
135 COMPANDER_FS_48KHZ,
136 COMPANDER_FS_96KHZ,
137 COMPANDER_FS_192KHZ,
138 COMPANDER_FS_MAX,
139};
140
141struct comp_sample_dependent_params {
142 u32 peak_det_timeout;
143 u32 rms_meter_div_fact;
144 u32 rms_meter_resamp_fact;
145};
146
147struct hpf_work {
148 struct tapan_priv *tapan;
149 u32 decimator;
150 u8 tx_hpf_cut_of_freq;
151 struct delayed_work dwork;
152};
153
154static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
155
156static const struct wcd9xxx_ch tapan_rx_chs[TAPAN_RX_MAX] = {
Kuirong Wang80aca0d2013-05-09 14:51:09 -0700157 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER, 0),
158 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 1, 1),
159 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 2, 2),
160 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 3, 3),
161 WCD9XXX_CH(TAPAN_RX_PORT_START_NUMBER + 4, 4),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800162};
163
164static const struct wcd9xxx_ch tapan_tx_chs[TAPAN_TX_MAX] = {
165 WCD9XXX_CH(0, 0),
166 WCD9XXX_CH(1, 1),
167 WCD9XXX_CH(2, 2),
168 WCD9XXX_CH(3, 3),
169 WCD9XXX_CH(4, 4),
170};
171
172static const u32 vport_check_table[NUM_CODEC_DAIS] = {
173 0, /* AIF1_PB */
174 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
175 0, /* AIF2_PB */
176 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
177 0, /* AIF2_PB */
178 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
179};
180
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800181static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
182 0, /* AIF1_PB */
183 0, /* AIF1_CAP */
184};
185
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800186struct tapan_priv {
187 struct snd_soc_codec *codec;
188 u32 adc_count;
189 u32 rx_bias_count;
190 s32 dmic_1_2_clk_cnt;
191 s32 dmic_3_4_clk_cnt;
192 s32 dmic_5_6_clk_cnt;
193
194 u32 anc_slot;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700195 bool anc_func;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800196
197 /*track tapan interface type*/
198 u8 intf_type;
199
200 /* num of slim ports required */
201 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
202
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800203 /*compander*/
204 int comp_enabled[COMPANDER_MAX];
205 u32 comp_fs[COMPANDER_MAX];
206
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800207 /* Maintain the status of AUX PGA */
208 int aux_pga_cnt;
209 u8 aux_l_gain;
210 u8 aux_r_gain;
211
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800212 bool spkr_pa_widget_on;
213
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800214 /* resmgr module */
215 struct wcd9xxx_resmgr resmgr;
216 /* mbhc module */
217 struct wcd9xxx_mbhc mbhc;
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800218
219 /* class h specific data */
220 struct wcd9xxx_clsh_cdc_data clsh_d;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800221};
222
223static const u32 comp_shift[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800224 4, /* Compander 0's clock source is on interpolator 7 */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800225 0,
226 2,
227};
228
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800229static const int comp_rx_path[] = {
230 COMPANDER_1,
231 COMPANDER_1,
232 COMPANDER_2,
233 COMPANDER_2,
234 COMPANDER_2,
235 COMPANDER_2,
236 COMPANDER_0,
237 COMPANDER_MAX,
238};
239
240static const struct comp_sample_dependent_params comp_samp_params[] = {
241 {
242 /* 8 Khz */
243 .peak_det_timeout = 0x02,
244 .rms_meter_div_fact = 0x09,
245 .rms_meter_resamp_fact = 0x06,
246 },
247 {
248 /* 16 Khz */
249 .peak_det_timeout = 0x03,
250 .rms_meter_div_fact = 0x0A,
251 .rms_meter_resamp_fact = 0x0C,
252 },
253 {
254 /* 32 Khz */
255 .peak_det_timeout = 0x05,
256 .rms_meter_div_fact = 0x0B,
257 .rms_meter_resamp_fact = 0x1E,
258 },
259 {
260 /* 48 Khz */
261 .peak_det_timeout = 0x05,
262 .rms_meter_div_fact = 0x0B,
263 .rms_meter_resamp_fact = 0x28,
264 },
265 {
266 /* 96 Khz */
267 .peak_det_timeout = 0x06,
268 .rms_meter_div_fact = 0x0C,
269 .rms_meter_resamp_fact = 0x50,
270 },
271 {
272 /* 192 Khz */
273 .peak_det_timeout = 0x07,
274 .rms_meter_div_fact = 0xD,
275 .rms_meter_resamp_fact = 0xA0,
276 },
277};
278
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800279static unsigned short rx_digital_gain_reg[] = {
280 TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
281 TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
282 TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
283 TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
284};
285
286static unsigned short tx_digital_gain_reg[] = {
287 TAPAN_A_CDC_TX1_VOL_CTL_GAIN,
288 TAPAN_A_CDC_TX2_VOL_CTL_GAIN,
289 TAPAN_A_CDC_TX3_VOL_CTL_GAIN,
290 TAPAN_A_CDC_TX4_VOL_CTL_GAIN,
291};
292
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800293static int spkr_drv_wrnd_param_set(const char *val,
294 const struct kernel_param *kp)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800295{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800296 struct snd_soc_codec *codec;
297 int ret, old;
298 struct tapan_priv *priv;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800299
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800300 priv = (struct tapan_priv *)atomic_read(&kp_tapan_priv);
301 if (!priv) {
302 pr_debug("%s: codec isn't yet registered\n", __func__);
303 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800304 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800305
306 WCD9XXX_BCL_LOCK(&priv->resmgr);
307 old = spkr_drv_wrnd;
308 ret = param_set_int(val, kp);
309 if (ret) {
310 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
311 return ret;
312 }
313
314 codec = priv->codec;
315 dev_dbg(codec->dev, "%s: spkr_drv_wrnd %d -> %d\n",
316 __func__, old, spkr_drv_wrnd);
317 if (old == 0 && spkr_drv_wrnd == 1) {
318 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
319 WCD9XXX_BANDGAP_AUDIO_MODE);
320 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
321 } else if (old == 1 && spkr_drv_wrnd == 0) {
322 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
323 WCD9XXX_BANDGAP_AUDIO_MODE);
324 if (!priv->spkr_pa_widget_on)
325 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
326 0x00);
327 }
328
329 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800330 return 0;
331}
332
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800333static int tapan_get_anc_slot(struct snd_kcontrol *kcontrol,
334 struct snd_ctl_elem_value *ucontrol)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800335{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800336 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
337 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
338 ucontrol->value.integer.value[0] = tapan->anc_slot;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800339 return 0;
340}
341
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800342static int tapan_put_anc_slot(struct snd_kcontrol *kcontrol,
343 struct snd_ctl_elem_value *ucontrol)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800344{
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800345 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
346 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
347 tapan->anc_slot = ucontrol->value.integer.value[0];
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800348 return 0;
349}
350
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700351static int tapan_get_anc_func(struct snd_kcontrol *kcontrol,
352 struct snd_ctl_elem_value *ucontrol)
353{
354 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
355 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
356
357 ucontrol->value.integer.value[0] = (tapan->anc_func == true ? 1 : 0);
358 return 0;
359}
360
361static int tapan_put_anc_func(struct snd_kcontrol *kcontrol,
362 struct snd_ctl_elem_value *ucontrol)
363{
364 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
365 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
366 struct snd_soc_dapm_context *dapm = &codec->dapm;
367
368 mutex_lock(&dapm->codec->mutex);
369 tapan->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
370
371 dev_err(codec->dev, "%s: anc_func %x", __func__, tapan->anc_func);
372
373 if (tapan->anc_func == true) {
374 pr_info("enable anc virtual widgets");
375 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
376 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
377 snd_soc_dapm_enable_pin(dapm, "ANC HEADPHONE");
378 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
379 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
380 snd_soc_dapm_disable_pin(dapm, "HPHR");
381 snd_soc_dapm_disable_pin(dapm, "HPHL");
382 snd_soc_dapm_disable_pin(dapm, "HEADPHONE");
383 snd_soc_dapm_disable_pin(dapm, "EAR PA");
384 snd_soc_dapm_disable_pin(dapm, "EAR");
385 } else {
386 pr_info("disable anc virtual widgets");
387 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
388 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
389 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
390 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
391 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
392 snd_soc_dapm_enable_pin(dapm, "HPHR");
393 snd_soc_dapm_enable_pin(dapm, "HPHL");
394 snd_soc_dapm_enable_pin(dapm, "HEADPHONE");
395 snd_soc_dapm_enable_pin(dapm, "EAR PA");
396 snd_soc_dapm_enable_pin(dapm, "EAR");
397 }
398 snd_soc_dapm_sync(dapm);
399 mutex_unlock(&dapm->codec->mutex);
400 return 0;
401}
402
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800403static int tapan_pa_gain_get(struct snd_kcontrol *kcontrol,
404 struct snd_ctl_elem_value *ucontrol)
405{
406 u8 ear_pa_gain;
407 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
408
409 ear_pa_gain = snd_soc_read(codec, TAPAN_A_RX_EAR_GAIN);
410
411 ear_pa_gain = ear_pa_gain >> 5;
412
413 if (ear_pa_gain == 0x00) {
414 ucontrol->value.integer.value[0] = 0;
415 } else if (ear_pa_gain == 0x04) {
416 ucontrol->value.integer.value[0] = 1;
417 } else {
418 pr_err("%s: ERROR: Unsupported Ear Gain = 0x%x\n",
419 __func__, ear_pa_gain);
420 return -EINVAL;
421 }
422
423 dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
424
425 return 0;
426}
427
428static int tapan_pa_gain_put(struct snd_kcontrol *kcontrol,
429 struct snd_ctl_elem_value *ucontrol)
430{
431 u8 ear_pa_gain;
432 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
433
434 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
435 __func__, ucontrol->value.integer.value[0]);
436
437 switch (ucontrol->value.integer.value[0]) {
438 case 0:
439 ear_pa_gain = 0x00;
440 break;
441 case 1:
442 ear_pa_gain = 0x80;
443 break;
444 default:
445 return -EINVAL;
446 }
447
448 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
449 return 0;
450}
451
452static int tapan_get_iir_enable_audio_mixer(
453 struct snd_kcontrol *kcontrol,
454 struct snd_ctl_elem_value *ucontrol)
455{
456 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
457 int iir_idx = ((struct soc_multi_mixer_control *)
458 kcontrol->private_value)->reg;
459 int band_idx = ((struct soc_multi_mixer_control *)
460 kcontrol->private_value)->shift;
461
462 ucontrol->value.integer.value[0] =
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700463 (snd_soc_read(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx)) &
464 (1 << band_idx)) != 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800465
466 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
467 iir_idx, band_idx,
468 (uint32_t)ucontrol->value.integer.value[0]);
469 return 0;
470}
471
472static int tapan_put_iir_enable_audio_mixer(
473 struct snd_kcontrol *kcontrol,
474 struct snd_ctl_elem_value *ucontrol)
475{
476 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
477 int iir_idx = ((struct soc_multi_mixer_control *)
478 kcontrol->private_value)->reg;
479 int band_idx = ((struct soc_multi_mixer_control *)
480 kcontrol->private_value)->shift;
481 int value = ucontrol->value.integer.value[0];
482
483 /* Mask first 5 bits, 6-8 are reserved */
484 snd_soc_update_bits(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx),
485 (1 << band_idx), (value << band_idx));
486
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700487 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
488 iir_idx, band_idx,
489 ((snd_soc_read(codec, (TAPAN_A_CDC_IIR1_CTL + 16 * iir_idx)) &
490 (1 << band_idx)) != 0));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800491 return 0;
492}
493static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
494 int iir_idx, int band_idx,
495 int coeff_idx)
496{
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700497 uint32_t value = 0;
498
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800499 /* Address does not automatically update if reading */
500 snd_soc_write(codec,
501 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700502 ((band_idx * BAND_MAX + coeff_idx)
503 * sizeof(uint32_t)) & 0x7F);
504
505 value |= snd_soc_read(codec,
506 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx));
507
508 snd_soc_write(codec,
509 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
510 ((band_idx * BAND_MAX + coeff_idx)
511 * sizeof(uint32_t) + 1) & 0x7F);
512
513 value |= (snd_soc_read(codec,
514 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 8);
515
516 snd_soc_write(codec,
517 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
518 ((band_idx * BAND_MAX + coeff_idx)
519 * sizeof(uint32_t) + 2) & 0x7F);
520
521 value |= (snd_soc_read(codec,
522 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 16);
523
524 snd_soc_write(codec,
525 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
526 ((band_idx * BAND_MAX + coeff_idx)
527 * sizeof(uint32_t) + 3) & 0x7F);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800528
529 /* Mask bits top 2 bits since they are reserved */
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700530 value |= ((snd_soc_read(codec,
531 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) & 0x3F) << 24);
532
533 return value;
534
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800535}
536
537static int tapan_get_iir_band_audio_mixer(
538 struct snd_kcontrol *kcontrol,
539 struct snd_ctl_elem_value *ucontrol)
540{
541 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
542 int iir_idx = ((struct soc_multi_mixer_control *)
543 kcontrol->private_value)->reg;
544 int band_idx = ((struct soc_multi_mixer_control *)
545 kcontrol->private_value)->shift;
546
547 ucontrol->value.integer.value[0] =
548 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
549 ucontrol->value.integer.value[1] =
550 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
551 ucontrol->value.integer.value[2] =
552 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
553 ucontrol->value.integer.value[3] =
554 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
555 ucontrol->value.integer.value[4] =
556 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
557
558 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
559 "%s: IIR #%d band #%d b1 = 0x%x\n"
560 "%s: IIR #%d band #%d b2 = 0x%x\n"
561 "%s: IIR #%d band #%d a1 = 0x%x\n"
562 "%s: IIR #%d band #%d a2 = 0x%x\n",
563 __func__, iir_idx, band_idx,
564 (uint32_t)ucontrol->value.integer.value[0],
565 __func__, iir_idx, band_idx,
566 (uint32_t)ucontrol->value.integer.value[1],
567 __func__, iir_idx, band_idx,
568 (uint32_t)ucontrol->value.integer.value[2],
569 __func__, iir_idx, band_idx,
570 (uint32_t)ucontrol->value.integer.value[3],
571 __func__, iir_idx, band_idx,
572 (uint32_t)ucontrol->value.integer.value[4]);
573 return 0;
574}
575
576static void set_iir_band_coeff(struct snd_soc_codec *codec,
577 int iir_idx, int band_idx,
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700578 uint32_t value)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800579{
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800580 snd_soc_write(codec,
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700581 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
582 (value & 0xFF));
583
584 snd_soc_write(codec,
585 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
586 (value >> 8) & 0xFF);
587
588 snd_soc_write(codec,
589 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
590 (value >> 16) & 0xFF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800591
592 /* Mask top 2 bits, 7-8 are reserved */
593 snd_soc_write(codec,
594 (TAPAN_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
595 (value >> 24) & 0x3F);
596
597}
598
599static int tapan_put_iir_band_audio_mixer(
600 struct snd_kcontrol *kcontrol,
601 struct snd_ctl_elem_value *ucontrol)
602{
603 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
604 int iir_idx = ((struct soc_multi_mixer_control *)
605 kcontrol->private_value)->reg;
606 int band_idx = ((struct soc_multi_mixer_control *)
607 kcontrol->private_value)->shift;
608
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700609 /* Mask top bit it is reserved */
610 /* Updates addr automatically for each B2 write */
611 snd_soc_write(codec,
612 (TAPAN_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
613 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
614
615 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800616 ucontrol->value.integer.value[0]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700617 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800618 ucontrol->value.integer.value[1]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700619 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800620 ucontrol->value.integer.value[2]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700621 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800622 ucontrol->value.integer.value[3]);
Phani Kumar Uppalapati4a7b76f2013-04-26 13:47:24 -0700623 set_iir_band_coeff(codec, iir_idx, band_idx,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800624 ucontrol->value.integer.value[4]);
625
626 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
627 "%s: IIR #%d band #%d b1 = 0x%x\n"
628 "%s: IIR #%d band #%d b2 = 0x%x\n"
629 "%s: IIR #%d band #%d a1 = 0x%x\n"
630 "%s: IIR #%d band #%d a2 = 0x%x\n",
631 __func__, iir_idx, band_idx,
632 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
633 __func__, iir_idx, band_idx,
634 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
635 __func__, iir_idx, band_idx,
636 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
637 __func__, iir_idx, band_idx,
638 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
639 __func__, iir_idx, band_idx,
640 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
641 return 0;
642}
643
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800644static int tapan_get_compander(struct snd_kcontrol *kcontrol,
645 struct snd_ctl_elem_value *ucontrol)
646{
647
648 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
649 int comp = ((struct soc_multi_mixer_control *)
650 kcontrol->private_value)->shift;
651 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
652
653 ucontrol->value.integer.value[0] = tapan->comp_enabled[comp];
654 return 0;
655}
656
657static int tapan_set_compander(struct snd_kcontrol *kcontrol,
658 struct snd_ctl_elem_value *ucontrol)
659{
660 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
661 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
662 int comp = ((struct soc_multi_mixer_control *)
663 kcontrol->private_value)->shift;
664 int value = ucontrol->value.integer.value[0];
665
666 dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
667 __func__, comp, tapan->comp_enabled[comp], value);
668 tapan->comp_enabled[comp] = value;
669 return 0;
670}
671
672static int tapan_config_gain_compander(struct snd_soc_codec *codec,
673 int comp, bool enable)
674{
675 int ret = 0;
676
677 switch (comp) {
678 case COMPANDER_0:
679 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_GAIN,
680 1 << 2, !enable << 2);
681 break;
682 case COMPANDER_1:
683 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_L_GAIN,
684 1 << 5, !enable << 5);
685 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_R_GAIN,
686 1 << 5, !enable << 5);
687 break;
688 case COMPANDER_2:
689 snd_soc_update_bits(codec, TAPAN_A_RX_LINE_1_GAIN,
690 1 << 5, !enable << 5);
691 snd_soc_update_bits(codec, TAPAN_A_RX_LINE_2_GAIN,
692 1 << 5, !enable << 5);
693 break;
694 default:
695 WARN_ON(1);
696 ret = -EINVAL;
697 }
698
699 return ret;
700}
701
702static void tapan_discharge_comp(struct snd_soc_codec *codec, int comp)
703{
704 /* Update RSM to 1, DIVF to 5 */
705 snd_soc_write(codec, TAPAN_A_CDC_COMP0_B3_CTL + (comp * 8), 1);
706 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8), 0xF0,
707 1 << 5);
708 /* Wait for 1ms */
709 usleep_range(1000, 1000);
710}
711
712static int tapan_config_compander(struct snd_soc_dapm_widget *w,
713 struct snd_kcontrol *kcontrol, int event)
714{
715 int mask, emask;
716 bool timedout;
717 unsigned long timeout;
718 struct snd_soc_codec *codec = w->codec;
719 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
720 const int comp = w->shift;
721 const u32 rate = tapan->comp_fs[comp];
722 const struct comp_sample_dependent_params *comp_params =
723 &comp_samp_params[rate];
724
725 dev_dbg(codec->dev, "%s: %s event %d compander %d, enabled %d",
726 __func__, w->name, event, comp, tapan->comp_enabled[comp]);
727
728 if (!tapan->comp_enabled[comp])
729 return 0;
730
731 /* Compander 0 has single channel */
732 mask = (comp == COMPANDER_0 ? 0x01 : 0x03);
733 emask = (comp == COMPANDER_0 ? 0x02 : 0x03);
734
735 switch (event) {
736 case SND_SOC_DAPM_PRE_PMU:
737 /* Set gain source to compander */
738 tapan_config_gain_compander(codec, comp, true);
739 /* Enable RX interpolation path clocks */
740 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_B2_CTL,
741 mask << comp_shift[comp],
742 mask << comp_shift[comp]);
743
744 tapan_discharge_comp(codec, comp);
745
746 /* Clear compander halt */
747 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B1_CTL +
748 (comp * 8),
749 1 << 2, 0);
750 /* Toggle compander reset bits */
751 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
752 mask << comp_shift[comp],
753 mask << comp_shift[comp]);
754 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_OTHR_RESET_B2_CTL,
755 mask << comp_shift[comp], 0);
756 break;
757 case SND_SOC_DAPM_POST_PMU:
758 /* Set sample rate dependent paramater */
759 snd_soc_update_bits(codec,
760 TAPAN_A_CDC_COMP0_FS_CFG + (comp * 8),
761 0x07, rate);
762 snd_soc_write(codec, TAPAN_A_CDC_COMP0_B3_CTL + (comp * 8),
763 comp_params->rms_meter_resamp_fact);
764 snd_soc_update_bits(codec,
765 TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8),
766 0x0F, comp_params->peak_det_timeout);
767 snd_soc_update_bits(codec,
768 TAPAN_A_CDC_COMP0_B2_CTL + (comp * 8),
769 0xF0, comp_params->rms_meter_div_fact << 4);
770 /* Compander enable */
771 snd_soc_update_bits(codec, TAPAN_A_CDC_COMP0_B1_CTL +
772 (comp * 8), emask, emask);
773 break;
774 case SND_SOC_DAPM_PRE_PMD:
775 /* Halt compander */
776 snd_soc_update_bits(codec,
777 TAPAN_A_CDC_COMP0_B1_CTL + (comp * 8),
778 1 << 2, 1 << 2);
779 /* Wait up to a second for shutdown complete */
780 timeout = jiffies + HZ;
781 do {
782 if ((snd_soc_read(codec,
783 TAPAN_A_CDC_COMP0_SHUT_DOWN_STATUS +
784 (comp * 8)) & mask) == mask)
785 break;
786 } while (!(timedout = time_after(jiffies, timeout)));
787 dev_dbg(codec->dev, "%s: Compander %d shutdown %s in %dms\n",
788 __func__, comp, timedout ? "timedout" : "completed",
789 jiffies_to_msecs(timeout - HZ - jiffies));
790 break;
791 case SND_SOC_DAPM_POST_PMD:
792 /* Disable compander */
793 snd_soc_update_bits(codec,
794 TAPAN_A_CDC_COMP0_B1_CTL + (comp * 8),
795 emask, 0x00);
796 /* Turn off the clock for compander in pair */
797 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_B2_CTL,
798 mask << comp_shift[comp], 0);
799 /* Set gain source to register */
800 tapan_config_gain_compander(codec, comp, false);
801 break;
802 }
803 return 0;
804}
805
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800806static const char * const tapan_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
807static const struct soc_enum tapan_ear_pa_gain_enum[] = {
808 SOC_ENUM_SINGLE_EXT(2, tapan_ear_pa_gain_text),
809};
810
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700811static const char *const tapan_anc_func_text[] = {"OFF", "ON"};
812static const struct soc_enum tapan_anc_func_enum =
813 SOC_ENUM_SINGLE_EXT(2, tapan_anc_func_text);
814
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800815/*cut of frequency for high pass filter*/
816static const char * const cf_text[] = {
817 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
818};
819
820static const struct soc_enum cf_dec1_enum =
821 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
822
823static const struct soc_enum cf_dec2_enum =
824 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
825
826static const struct soc_enum cf_dec3_enum =
827 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
828
829static const struct soc_enum cf_dec4_enum =
830 SOC_ENUM_SINGLE(TAPAN_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
831
832static const struct soc_enum cf_rxmix1_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -0800833 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX1_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800834
835static const struct soc_enum cf_rxmix2_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -0800836 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX2_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800837
838static const struct soc_enum cf_rxmix3_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -0800839 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX3_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800840
841static const struct soc_enum cf_rxmix4_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -0800842 SOC_ENUM_SINGLE(TAPAN_A_CDC_RX4_B4_CTL, 0, 3, cf_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800843
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800844static const char * const class_h_dsm_text[] = {
845 "ZERO", "RX_HPHL", "RX_SPKR"
846};
847
848static const struct soc_enum class_h_dsm_enum =
849 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_CLSH_CTL, 2, 3, class_h_dsm_text);
850
851static const struct snd_kcontrol_new class_h_dsm_mux =
852 SOC_DAPM_ENUM("CLASS_H_DSM MUX Mux", class_h_dsm_enum);
853
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800854static const struct snd_kcontrol_new tapan_snd_controls[] = {
855
856 SOC_ENUM_EXT("EAR PA Gain", tapan_ear_pa_gain_enum[0],
857 tapan_pa_gain_get, tapan_pa_gain_put),
858
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800859 SOC_SINGLE_TLV("HPHL Volume", TAPAN_A_RX_HPH_L_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800860 line_gain),
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800861 SOC_SINGLE_TLV("HPHR Volume", TAPAN_A_RX_HPH_R_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800862 line_gain),
863
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800864 SOC_SINGLE_TLV("LINEOUT1 Volume", TAPAN_A_RX_LINE_1_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800865 line_gain),
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800866 SOC_SINGLE_TLV("LINEOUT2 Volume", TAPAN_A_RX_LINE_2_GAIN, 0, 14, 1,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800867 line_gain),
868
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800869 SOC_SINGLE_TLV("SPK DRV Volume", TAPAN_A_SPKR_DRV_GAIN, 3, 7, 1,
870 line_gain),
871
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700872 SOC_SINGLE_TLV("ADC1 Volume", TAPAN_A_TX_1_EN, 2, 19, 0, analog_gain),
873 SOC_SINGLE_TLV("ADC2 Volume", TAPAN_A_TX_2_EN, 2, 19, 0, analog_gain),
874 SOC_SINGLE_TLV("ADC3 Volume", TAPAN_A_TX_3_EN, 2, 19, 0, analog_gain),
875 SOC_SINGLE_TLV("ADC4 Volume", TAPAN_A_TX_4_EN, 2, 19, 0, analog_gain),
876 SOC_SINGLE_TLV("ADC5 Volume", TAPAN_A_TX_5_EN, 2, 19, 0, analog_gain),
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800877
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800878 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL,
879 -84, 40, digital_gain),
880 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL,
881 -84, 40, digital_gain),
882 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL,
883 -84, 40, digital_gain),
884 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL,
885 -84, 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800886
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800887 SOC_SINGLE_S8_TLV("DEC1 Volume", TAPAN_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
888 digital_gain),
889 SOC_SINGLE_S8_TLV("DEC2 Volume", TAPAN_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
890 digital_gain),
891 SOC_SINGLE_S8_TLV("DEC3 Volume", TAPAN_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
892 digital_gain),
893 SOC_SINGLE_S8_TLV("DEC4 Volume", TAPAN_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
894 digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800895
Jay Chokshi83b4f6132013-02-14 16:20:56 -0800896 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAPAN_A_CDC_IIR1_GAIN_B1_CTL, -84,
897 40, digital_gain),
898 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAPAN_A_CDC_IIR1_GAIN_B2_CTL, -84,
899 40, digital_gain),
900 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAPAN_A_CDC_IIR1_GAIN_B3_CTL, -84,
901 40, digital_gain),
902 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAPAN_A_CDC_IIR1_GAIN_B4_CTL, -84,
903 40, digital_gain),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800904
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700905 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tapan_get_anc_slot,
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800906 tapan_put_anc_slot),
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -0700907 SOC_ENUM_EXT("ANC Function", tapan_anc_func_enum, tapan_get_anc_func,
908 tapan_put_anc_func),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800909 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
910 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
911 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
912 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
913
914 SOC_SINGLE("TX1 HPF Switch", TAPAN_A_CDC_TX1_MUX_CTL, 3, 1, 0),
915 SOC_SINGLE("TX2 HPF Switch", TAPAN_A_CDC_TX2_MUX_CTL, 3, 1, 0),
916 SOC_SINGLE("TX3 HPF Switch", TAPAN_A_CDC_TX3_MUX_CTL, 3, 1, 0),
917 SOC_SINGLE("TX4 HPF Switch", TAPAN_A_CDC_TX4_MUX_CTL, 3, 1, 0),
918
919 SOC_SINGLE("RX1 HPF Switch", TAPAN_A_CDC_RX1_B5_CTL, 2, 1, 0),
920 SOC_SINGLE("RX2 HPF Switch", TAPAN_A_CDC_RX2_B5_CTL, 2, 1, 0),
921 SOC_SINGLE("RX3 HPF Switch", TAPAN_A_CDC_RX3_B5_CTL, 2, 1, 0),
922 SOC_SINGLE("RX4 HPF Switch", TAPAN_A_CDC_RX4_B5_CTL, 2, 1, 0),
923
924 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
925 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
926 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
927 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
928
929 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
930 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
931 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
932 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
933 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
934 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
935 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
936 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
937 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
938 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
939 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
940 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
941 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
942 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
943 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
944 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
945 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
946 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
947 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
948 tapan_get_iir_enable_audio_mixer, tapan_put_iir_enable_audio_mixer),
949
950 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
951 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
952 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
953 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
954 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
955 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
956 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
957 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
958 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
959 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
960 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
961 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
962 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
963 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
964 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
965 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
966 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
967 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
968 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
969 tapan_get_iir_band_audio_mixer, tapan_put_iir_band_audio_mixer),
970
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800971 SOC_SINGLE_EXT("COMP0 Switch", SND_SOC_NOPM, COMPANDER_0, 1, 0,
972 tapan_get_compander, tapan_set_compander),
973 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
974 tapan_get_compander, tapan_set_compander),
975 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
976 tapan_get_compander, tapan_set_compander),
977
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800978};
979
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800980static const char * const rx_1_2_mix1_text[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800981 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800982 "RX5", "AUXRX", "AUXTX1"
983};
984
985static const char * const rx_3_4_mix1_text[] = {
986 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
987 "RX5", "AUXRX", "AUXTX1", "AUXTX2"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -0800988};
989
990static const char * const rx_mix2_text[] = {
991 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
992};
993
994static const char * const rx_rdac5_text[] = {
995 "DEM4", "DEM3_INV"
996};
997
Bhalchandra Gajareea898742013-03-05 18:15:53 -0800998static const char * const sb_tx_1_2_mux_text[] = {
999 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1000 "RSVD", "RSVD", "RSVD",
1001 "DEC1", "DEC2", "DEC3", "DEC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001002};
1003
1004static const char * const sb_tx3_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001005 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1006 "RSVD", "RSVD", "RSVD", "RSVD", "RSVD",
1007 "DEC3"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001008};
1009
1010static const char * const sb_tx4_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001011 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1012 "RSVD", "RSVD", "RSVD", "RSVD", "RSVD", "RSVD",
1013 "DEC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001014};
1015
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001016static const char * const sb_tx5_mux_text[] = {
1017 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4",
1018 "RSVD", "RSVD", "RSVD",
1019 "DEC1"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001020};
1021
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001022static const char * const dec_1_2_mux_text[] = {
1023 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADCMB",
1024 "DMIC1", "DMIC2", "DMIC3", "DMIC4"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001025};
1026
1027static const char * const dec3_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001028 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADCMB",
1029 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1030 "ANCFBTUNE1"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001031};
1032
1033static const char * const dec4_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001034 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADCMB",
1035 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1036 "ANCFBTUNE2"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001037};
1038
1039static const char * const anc_mux_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001040 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5",
1041 "RSVD", "RSVD", "RSVD",
1042 "DMIC1", "DMIC2", "DMIC3", "DMIC4",
1043 "RSVD", "RSVD"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001044};
1045
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001046static const char * const anc1_fb_mux_text[] = {
1047 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
1048};
1049
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001050static const char * const iir1_inp1_text[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001051 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4",
1052 "RX1", "RX2", "RX3", "RX4", "RX5"
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001053};
1054
1055static const struct soc_enum rx_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001056 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001057
1058static const struct soc_enum rx_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001059 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001060
1061static const struct soc_enum rx_mix1_inp3_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001062 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001063
1064static const struct soc_enum rx2_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001065 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001066
1067static const struct soc_enum rx2_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001068 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_1_2_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001069
1070static const struct soc_enum rx3_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001071 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 0, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001072
1073static const struct soc_enum rx3_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001074 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX3_B1_CTL, 4, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001075
1076static const struct soc_enum rx4_mix1_inp1_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001077 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 0, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001078
1079static const struct soc_enum rx4_mix1_inp2_chain_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001080 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B1_CTL, 4, 13, rx_3_4_mix1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001081
1082static const struct soc_enum rx1_mix2_inp1_chain_enum =
1083 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
1084
1085static const struct soc_enum rx1_mix2_inp2_chain_enum =
1086 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
1087
1088static const struct soc_enum rx2_mix2_inp1_chain_enum =
1089 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
1090
1091static const struct soc_enum rx2_mix2_inp2_chain_enum =
1092 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
1093
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001094static const struct soc_enum rx4_mix2_inp1_chain_enum =
1095 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B3_CTL, 0, 5, rx_mix2_text);
1096
1097static const struct soc_enum rx4_mix2_inp2_chain_enum =
1098 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_RX4_B3_CTL, 3, 5, rx_mix2_text);
1099
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001100static const struct soc_enum rx_rdac5_enum =
1101 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
1102
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001103static const struct soc_enum sb_tx1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001104 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0, 12,
1105 sb_tx_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001106
1107static const struct soc_enum sb_tx2_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001108 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0, 12,
1109 sb_tx_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001110
1111static const struct soc_enum sb_tx3_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001112 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0, 11, sb_tx3_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001113
1114static const struct soc_enum sb_tx4_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001115 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0, 12, sb_tx4_mux_text);
1116
1117static const struct soc_enum sb_tx5_mux_enum =
1118 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001119
1120static const struct soc_enum dec1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001121 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 0, 10, dec_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001122
1123static const struct soc_enum dec2_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001124 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B1_CTL, 4, 10, dec_1_2_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001125
1126static const struct soc_enum dec3_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001127 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B2_CTL, 0, 12, dec3_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001128
1129static const struct soc_enum dec4_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001130 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_TX_B2_CTL, 4, 12, dec4_mux_text);
1131
1132static const struct soc_enum anc1_mux_enum =
1133 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B1_CTL, 0, 15, anc_mux_text);
1134
1135static const struct soc_enum anc2_mux_enum =
1136 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B1_CTL, 4, 15, anc_mux_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001137
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001138static const struct soc_enum anc1_fb_mux_enum =
1139 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
1140
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001141static const struct soc_enum iir1_inp1_mux_enum =
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001142 SOC_ENUM_SINGLE(TAPAN_A_CDC_CONN_EQ1_B1_CTL, 0, 10, iir1_inp1_text);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001143
1144static const struct snd_kcontrol_new rx_mix1_inp1_mux =
1145 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
1146
1147static const struct snd_kcontrol_new rx_mix1_inp2_mux =
1148 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
1149
1150static const struct snd_kcontrol_new rx_mix1_inp3_mux =
1151 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
1152
1153static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
1154 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
1155
1156static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
1157 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
1158
1159static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
1160 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
1161
1162static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
1163 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
1164
1165static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
1166 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
1167
1168static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
1169 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
1170
1171static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
1172 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
1173
1174static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
1175 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
1176
1177static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
1178 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
1179
1180static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
1181 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
1182
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001183static const struct snd_kcontrol_new rx4_mix2_inp1_mux =
1184 SOC_DAPM_ENUM("RX4 MIX2 INP1 Mux", rx4_mix2_inp1_chain_enum);
1185
1186static const struct snd_kcontrol_new rx4_mix2_inp2_mux =
1187 SOC_DAPM_ENUM("RX4 MIX2 INP2 Mux", rx4_mix2_inp2_chain_enum);
1188
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001189static const struct snd_kcontrol_new rx_dac5_mux =
1190 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
1191
1192static const struct snd_kcontrol_new sb_tx1_mux =
1193 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1194
1195static const struct snd_kcontrol_new sb_tx2_mux =
1196 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1197
1198static const struct snd_kcontrol_new sb_tx3_mux =
1199 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1200
1201static const struct snd_kcontrol_new sb_tx4_mux =
1202 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1203
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001204static const struct snd_kcontrol_new sb_tx5_mux =
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001205 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001206
1207static int wcd9306_put_dec_enum(struct snd_kcontrol *kcontrol,
1208 struct snd_ctl_elem_value *ucontrol)
1209{
1210 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1211 struct snd_soc_dapm_widget *w = wlist->widgets[0];
1212 struct snd_soc_codec *codec = w->codec;
1213 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1214 unsigned int dec_mux, decimator;
1215 char *dec_name = NULL;
1216 char *widget_name = NULL;
1217 char *temp;
1218 u16 tx_mux_ctl_reg;
1219 u8 adc_dmic_sel = 0x0;
1220 int ret = 0;
1221
1222 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1223 return -EINVAL;
1224
1225 dec_mux = ucontrol->value.enumerated.item[0];
1226
1227 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1228 if (!widget_name)
1229 return -ENOMEM;
1230 temp = widget_name;
1231
1232 dec_name = strsep(&widget_name, " ");
1233 widget_name = temp;
1234 if (!dec_name) {
1235 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1236 ret = -EINVAL;
1237 goto out;
1238 }
1239
1240 ret = kstrtouint(strpbrk(dec_name, "1234"), 10, &decimator);
1241 if (ret < 0) {
1242 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1243 ret = -EINVAL;
1244 goto out;
1245 }
1246
1247 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
1248 , __func__, w->name, decimator, dec_mux);
1249
1250 switch (decimator) {
1251 case 1:
1252 case 2:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001253 if ((dec_mux >= 1) && (dec_mux <= 5))
1254 adc_dmic_sel = 0x0;
1255 else if ((dec_mux >= 6) && (dec_mux <= 9))
1256 adc_dmic_sel = 0x1;
1257 break;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001258 case 3:
1259 case 4:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001260 if ((dec_mux >= 1) && (dec_mux <= 6))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001261 adc_dmic_sel = 0x0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001262 else if ((dec_mux >= 7) && (dec_mux <= 10))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001263 adc_dmic_sel = 0x1;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001264 break;
1265 default:
1266 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
1267 ret = -EINVAL;
1268 goto out;
1269 }
1270
1271 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1272
1273 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
1274
1275 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1276
1277out:
1278 kfree(widget_name);
1279 return ret;
1280}
1281
1282#define WCD9306_DEC_ENUM(xname, xenum) \
1283{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1284 .info = snd_soc_info_enum_double, \
1285 .get = snd_soc_dapm_get_enum_double, \
1286 .put = wcd9306_put_dec_enum, \
1287 .private_value = (unsigned long)&xenum }
1288
1289static const struct snd_kcontrol_new dec1_mux =
1290 WCD9306_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
1291
1292static const struct snd_kcontrol_new dec2_mux =
1293 WCD9306_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
1294
1295static const struct snd_kcontrol_new dec3_mux =
1296 WCD9306_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
1297
1298static const struct snd_kcontrol_new dec4_mux =
1299 WCD9306_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
1300
1301static const struct snd_kcontrol_new iir1_inp1_mux =
1302 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1303
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001304static const struct snd_kcontrol_new anc1_mux =
1305 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
1306
1307static const struct snd_kcontrol_new anc2_mux =
1308 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
1309
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001310static const struct snd_kcontrol_new anc1_fb_mux =
1311 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
1312
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001313static const struct snd_kcontrol_new dac1_switch[] = {
1314 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_EAR_EN, 5, 1, 0)
1315};
1316static const struct snd_kcontrol_new hphl_switch[] = {
1317 SOC_DAPM_SINGLE("Switch", TAPAN_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1318};
1319
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001320static const struct snd_kcontrol_new spk_dac_switch[] = {
1321 SOC_DAPM_SINGLE("Switch", TAPAN_A_SPKR_DRV_DAC_CTL, 2, 1, 0)
1322};
1323
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001324static const struct snd_kcontrol_new hphl_pa_mix[] = {
1325 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1326 7, 1, 0),
1327};
1328
1329static const struct snd_kcontrol_new hphr_pa_mix[] = {
1330 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1331 6, 1, 0),
1332};
1333
1334static const struct snd_kcontrol_new ear_pa_mix[] = {
1335 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1336 5, 1, 0),
1337};
1338static const struct snd_kcontrol_new lineout1_pa_mix[] = {
1339 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1340 4, 1, 0),
1341};
1342
1343static const struct snd_kcontrol_new lineout2_pa_mix[] = {
1344 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAPAN_A_RX_PA_AUX_IN_CONN,
1345 3, 1, 0),
1346};
1347
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001348
1349/* virtual port entries */
1350static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1351 struct snd_ctl_elem_value *ucontrol)
1352{
1353 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1354 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1355
1356 ucontrol->value.integer.value[0] = widget->value;
1357 return 0;
1358}
1359
1360static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
1361 struct snd_ctl_elem_value *ucontrol)
1362{
1363 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1364 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1365 struct snd_soc_codec *codec = widget->codec;
1366 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1367 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1368 struct soc_multi_mixer_control *mixer =
1369 ((struct soc_multi_mixer_control *)kcontrol->private_value);
1370 u32 dai_id = widget->shift;
1371 u32 port_id = mixer->shift;
1372 u32 enable = ucontrol->value.integer.value[0];
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001373 u32 vtable = vport_check_table[dai_id];
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001374
1375 dev_dbg(codec->dev, "%s: wname %s cname %s\n",
1376 __func__, widget->name, ucontrol->id.name);
1377 dev_dbg(codec->dev, "%s: value %u shift %d item %ld\n",
1378 __func__, widget->value, widget->shift,
1379 ucontrol->value.integer.value[0]);
1380
1381 mutex_lock(&codec->mutex);
1382
1383 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1384 if (dai_id != AIF1_CAP) {
1385 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1386 __func__);
1387 mutex_unlock(&codec->mutex);
1388 return -EINVAL;
1389 }
1390 }
1391 switch (dai_id) {
1392 case AIF1_CAP:
1393 case AIF2_CAP:
1394 case AIF3_CAP:
1395 /* only add to the list if value not set
1396 */
1397 if (enable && !(widget->value & 1 << port_id)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001398 if (tapan_p->intf_type ==
1399 WCD9XXX_INTERFACE_TYPE_SLIMBUS)
1400 vtable = vport_check_table[dai_id];
1401 if (tapan_p->intf_type ==
1402 WCD9XXX_INTERFACE_TYPE_I2C)
1403 vtable = vport_i2s_check_table[dai_id];
1404
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001405 if (wcd9xxx_tx_vport_validation(
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001406 vtable,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001407 port_id,
1408 tapan_p->dai)) {
1409 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
1410 __func__, port_id + 1);
1411 mutex_unlock(&codec->mutex);
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001412 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001413 }
1414 widget->value |= 1 << port_id;
1415 list_add_tail(&core->tx_chs[port_id].list,
1416 &tapan_p->dai[dai_id].wcd9xxx_ch_list
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001417 );
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001418 } else if (!enable && (widget->value & 1 << port_id)) {
1419 widget->value &= ~(1 << port_id);
1420 list_del_init(&core->tx_chs[port_id].list);
1421 } else {
1422 if (enable)
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001423 dev_dbg(codec->dev, "%s: TX%u port is used by\n"
1424 "this virtual port\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001425 __func__, port_id + 1);
1426 else
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001427 dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
1428 "this virtual port\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001429 __func__, port_id + 1);
1430 /* avoid update power function */
1431 mutex_unlock(&codec->mutex);
1432 return 0;
1433 }
1434 break;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001435 default:
1436 dev_err(codec->dev, "Unknown AIF %d\n", dai_id);
1437 mutex_unlock(&codec->mutex);
1438 return -EINVAL;
1439 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001440 dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
1441 __func__, widget->name, widget->sname,
1442 widget->value, widget->shift);
1443
1444 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
1445
1446 mutex_unlock(&codec->mutex);
1447 return 0;
1448}
1449
1450static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
1451 struct snd_ctl_elem_value *ucontrol)
1452{
1453 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1454 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1455
1456 ucontrol->value.enumerated.item[0] = widget->value;
1457 return 0;
1458}
1459
1460static const char *const slim_rx_mux_text[] = {
1461 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
1462};
1463
1464static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
1465 struct snd_ctl_elem_value *ucontrol)
1466{
1467 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1468 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1469 struct snd_soc_codec *codec = widget->codec;
1470 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
1471 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1472 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1473 u32 port_id = widget->shift;
1474
1475 dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
1476 __func__, widget->name, ucontrol->id.name, widget->value,
1477 widget->shift, ucontrol->value.integer.value[0]);
1478
1479 widget->value = ucontrol->value.enumerated.item[0];
1480
1481 mutex_lock(&codec->mutex);
1482
1483 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1484 if (widget->value > 1) {
1485 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1486 __func__);
1487 goto err;
1488 }
1489 }
1490 /* value need to match the Virtual port and AIF number
1491 */
1492 switch (widget->value) {
1493 case 0:
1494 list_del_init(&core->rx_chs[port_id].list);
1495 break;
1496 case 1:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001497 if (wcd9xxx_rx_vport_validation(port_id +
1498 TAPAN_RX_PORT_START_NUMBER,
1499 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
1500 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1501 __func__, port_id + 1);
1502 goto rtn;
1503 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001504 list_add_tail(&core->rx_chs[port_id].list,
1505 &tapan_p->dai[AIF1_PB].wcd9xxx_ch_list);
1506 break;
1507 case 2:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001508 if (wcd9xxx_rx_vport_validation(port_id +
1509 TAPAN_RX_PORT_START_NUMBER,
1510 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
1511 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1512 __func__, port_id + 1);
1513 goto rtn;
1514 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001515 list_add_tail(&core->rx_chs[port_id].list,
1516 &tapan_p->dai[AIF2_PB].wcd9xxx_ch_list);
1517 break;
1518 case 3:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001519 if (wcd9xxx_rx_vport_validation(port_id +
1520 TAPAN_RX_PORT_START_NUMBER,
1521 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
1522 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1523 __func__, port_id + 1);
1524 goto rtn;
1525 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001526 list_add_tail(&core->rx_chs[port_id].list,
1527 &tapan_p->dai[AIF3_PB].wcd9xxx_ch_list);
1528 break;
1529 default:
1530 pr_err("Unknown AIF %d\n", widget->value);
1531 goto err;
1532 }
1533
Kuirong Wang80aca0d2013-05-09 14:51:09 -07001534rtn:
Jay Chokshi83b4f6132013-02-14 16:20:56 -08001535 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001536 mutex_unlock(&codec->mutex);
1537 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001538err:
1539 mutex_unlock(&codec->mutex);
1540 return -EINVAL;
1541}
1542
1543static const struct soc_enum slim_rx_mux_enum =
1544 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
1545
1546static const struct snd_kcontrol_new slim_rx_mux[TAPAN_RX_MAX] = {
1547 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
1548 slim_rx_mux_get, slim_rx_mux_put),
1549 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
1550 slim_rx_mux_get, slim_rx_mux_put),
1551 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
1552 slim_rx_mux_get, slim_rx_mux_put),
1553 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
1554 slim_rx_mux_get, slim_rx_mux_put),
1555 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
1556 slim_rx_mux_get, slim_rx_mux_put),
1557};
1558
1559static const struct snd_kcontrol_new aif_cap_mixer[] = {
1560 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAPAN_TX1, 1, 0,
1561 slim_tx_mixer_get, slim_tx_mixer_put),
1562 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAPAN_TX2, 1, 0,
1563 slim_tx_mixer_get, slim_tx_mixer_put),
1564 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAPAN_TX3, 1, 0,
1565 slim_tx_mixer_get, slim_tx_mixer_put),
1566 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAPAN_TX4, 1, 0,
1567 slim_tx_mixer_get, slim_tx_mixer_put),
1568 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAPAN_TX5, 1, 0,
1569 slim_tx_mixer_get, slim_tx_mixer_put),
1570};
1571
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001572static int tapan_codec_enable_adc(struct snd_soc_dapm_widget *w,
1573 struct snd_kcontrol *kcontrol, int event)
1574{
1575 struct snd_soc_codec *codec = w->codec;
1576 u16 adc_reg;
1577 u8 init_bit_shift;
1578
1579 dev_dbg(codec->dev, "%s(): %s %d\n", __func__, w->name, event);
1580
1581 if (w->reg == TAPAN_A_TX_1_EN) {
1582 init_bit_shift = 7;
1583 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1584 } else if (w->reg == TAPAN_A_TX_2_EN) {
1585 init_bit_shift = 6;
1586 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1587 } else if (w->reg == TAPAN_A_TX_3_EN) {
1588 init_bit_shift = 6;
1589 adc_reg = TAPAN_A_TX_1_2_TEST_CTL;
1590 } else if (w->reg == TAPAN_A_TX_4_EN) {
1591 init_bit_shift = 7;
1592 adc_reg = TAPAN_A_TX_4_5_TEST_CTL;
1593 } else if (w->reg == TAPAN_A_TX_5_EN) {
1594 init_bit_shift = 6;
1595 adc_reg = TAPAN_A_TX_4_5_TEST_CTL;
1596 } else {
1597 pr_err("%s: Error, invalid adc register\n", __func__);
1598 return -EINVAL;
1599 }
1600
1601 switch (event) {
1602 case SND_SOC_DAPM_PRE_PMU:
1603 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
1604 1 << init_bit_shift);
1605 break;
1606 case SND_SOC_DAPM_POST_PMU:
1607
1608 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
1609
1610 break;
1611 }
1612 return 0;
1613}
1614
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001615static int tapan_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
1616 struct snd_kcontrol *kcontrol, int event)
1617{
1618 struct snd_soc_codec *codec = w->codec;
1619 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1620
1621 dev_dbg(codec->dev, "%s: %d\n", __func__, event);
1622
1623 switch (event) {
1624 case SND_SOC_DAPM_PRE_PMU:
1625 WCD9XXX_BCL_LOCK(&tapan->resmgr);
1626 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
1627 WCD9XXX_BANDGAP_AUDIO_MODE);
1628 /* AUX PGA requires RCO or MCLK */
1629 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
1630 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
1631 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
1632 break;
1633
1634 case SND_SOC_DAPM_POST_PMD:
1635 WCD9XXX_BCL_LOCK(&tapan->resmgr);
1636 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
1637 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
1638 WCD9XXX_BANDGAP_AUDIO_MODE);
1639 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_RCO);
1640 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
1641 break;
1642 }
1643 return 0;
1644}
1645
1646static int tapan_codec_enable_lineout(struct snd_soc_dapm_widget *w,
1647 struct snd_kcontrol *kcontrol, int event)
1648{
1649 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001650 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001651 u16 lineout_gain_reg;
1652
1653 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
1654
1655 switch (w->shift) {
1656 case 0:
1657 lineout_gain_reg = TAPAN_A_RX_LINE_1_GAIN;
1658 break;
1659 case 1:
1660 lineout_gain_reg = TAPAN_A_RX_LINE_2_GAIN;
1661 break;
1662 default:
1663 pr_err("%s: Error, incorrect lineout register value\n",
1664 __func__);
1665 return -EINVAL;
1666 }
1667
1668 switch (event) {
1669 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001670 break;
1671 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001672 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
1673 WCD9XXX_CLSH_STATE_LO,
1674 WCD9XXX_CLSH_REQ_ENABLE,
1675 WCD9XXX_CLSH_EVENT_POST_PA);
1676 dev_dbg(codec->dev, "%s: sleeping 3 ms after %s PA turn on\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001677 __func__, w->name);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001678 usleep_range(3000, 3010);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001679 break;
1680 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001681 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
1682 WCD9XXX_CLSH_STATE_LO,
1683 WCD9XXX_CLSH_REQ_DISABLE,
1684 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001685 break;
1686 }
1687 return 0;
1688}
1689
1690static int tapan_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
1691 struct snd_kcontrol *kcontrol, int event)
1692{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001693 struct snd_soc_codec *codec = w->codec;
1694 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1695
1696 dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
1697 WCD9XXX_BCL_LOCK(&tapan->resmgr);
1698 switch (event) {
1699 case SND_SOC_DAPM_PRE_PMU:
1700 tapan->spkr_pa_widget_on = true;
1701 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x80);
1702 break;
1703 case SND_SOC_DAPM_POST_PMD:
1704 tapan->spkr_pa_widget_on = false;
1705 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80, 0x00);
1706 break;
1707 }
1708 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001709 return 0;
1710}
1711
1712static int tapan_codec_enable_dmic(struct snd_soc_dapm_widget *w,
1713 struct snd_kcontrol *kcontrol, int event)
1714{
1715 struct snd_soc_codec *codec = w->codec;
1716 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1717 u8 dmic_clk_en;
1718 u16 dmic_clk_reg;
1719 s32 *dmic_clk_cnt;
1720 unsigned int dmic;
1721 int ret;
1722
Bhalchandra Gajareea898742013-03-05 18:15:53 -08001723 ret = kstrtouint(strpbrk(w->name, "1234"), 10, &dmic);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001724 if (ret < 0) {
1725 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
1726 return -EINVAL;
1727 }
1728
1729 switch (dmic) {
1730 case 1:
1731 case 2:
1732 dmic_clk_en = 0x01;
1733 dmic_clk_cnt = &(tapan->dmic_1_2_clk_cnt);
1734 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
1735 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
1736 __func__, event, dmic, *dmic_clk_cnt);
1737
1738 break;
1739
1740 case 3:
1741 case 4:
1742 dmic_clk_en = 0x10;
1743 dmic_clk_cnt = &(tapan->dmic_3_4_clk_cnt);
1744 dmic_clk_reg = TAPAN_A_CDC_CLK_DMIC_B1_CTL;
1745
1746 dev_dbg(codec->dev, "%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
1747 __func__, event, dmic, *dmic_clk_cnt);
1748 break;
1749
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001750 default:
1751 pr_err("%s: Invalid DMIC Selection\n", __func__);
1752 return -EINVAL;
1753 }
1754
1755 switch (event) {
1756 case SND_SOC_DAPM_PRE_PMU:
1757
1758 (*dmic_clk_cnt)++;
1759 if (*dmic_clk_cnt == 1)
1760 snd_soc_update_bits(codec, dmic_clk_reg,
1761 dmic_clk_en, dmic_clk_en);
1762
1763 break;
1764 case SND_SOC_DAPM_POST_PMD:
1765
1766 (*dmic_clk_cnt)--;
1767 if (*dmic_clk_cnt == 0)
1768 snd_soc_update_bits(codec, dmic_clk_reg,
1769 dmic_clk_en, 0);
1770 break;
1771 }
1772 return 0;
1773}
1774
1775static int tapan_codec_enable_anc(struct snd_soc_dapm_widget *w,
1776 struct snd_kcontrol *kcontrol, int event)
1777{
1778 struct snd_soc_codec *codec = w->codec;
1779 const char *filename;
1780 const struct firmware *fw;
1781 int i;
1782 int ret;
1783 int num_anc_slots;
Simmi Pateriyadf675e92013-04-05 01:15:54 +05301784 struct wcd9xxx_anc_header *anc_head;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001785 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1786 u32 anc_writes_size = 0;
1787 int anc_size_remaining;
1788 u32 *anc_ptr;
1789 u16 reg;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001790 u8 mask, val, old_val;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001791
1792 dev_dbg(codec->dev, "%s %d\n", __func__, event);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001793 if (tapan->anc_func == 0)
1794 return 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001795 switch (event) {
1796 case SND_SOC_DAPM_PRE_PMU:
1797
1798 filename = "wcd9306/wcd9306_anc.bin";
1799
1800 ret = request_firmware(&fw, filename, codec->dev);
1801 if (ret != 0) {
1802 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
1803 ret);
1804 return -ENODEV;
1805 }
1806
Simmi Pateriyadf675e92013-04-05 01:15:54 +05301807 if (fw->size < sizeof(struct wcd9xxx_anc_header)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001808 dev_err(codec->dev, "Not enough data\n");
1809 release_firmware(fw);
1810 return -ENOMEM;
1811 }
1812
1813 /* First number is the number of register writes */
Simmi Pateriyadf675e92013-04-05 01:15:54 +05301814 anc_head = (struct wcd9xxx_anc_header *)(fw->data);
1815 anc_ptr = (u32 *)((u32)fw->data +
1816 sizeof(struct wcd9xxx_anc_header));
1817 anc_size_remaining = fw->size -
1818 sizeof(struct wcd9xxx_anc_header);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001819 num_anc_slots = anc_head->num_anc_slots;
1820
1821 if (tapan->anc_slot >= num_anc_slots) {
1822 dev_err(codec->dev, "Invalid ANC slot selected\n");
1823 release_firmware(fw);
1824 return -EINVAL;
1825 }
1826
1827 for (i = 0; i < num_anc_slots; i++) {
1828
1829 if (anc_size_remaining < TAPAN_PACKED_REG_SIZE) {
1830 dev_err(codec->dev, "Invalid register format\n");
1831 release_firmware(fw);
1832 return -EINVAL;
1833 }
1834 anc_writes_size = (u32)(*anc_ptr);
1835 anc_size_remaining -= sizeof(u32);
1836 anc_ptr += 1;
1837
1838 if (anc_writes_size * TAPAN_PACKED_REG_SIZE
1839 > anc_size_remaining) {
1840 dev_err(codec->dev, "Invalid register format\n");
1841 release_firmware(fw);
1842 return -ENOMEM;
1843 }
1844
1845 if (tapan->anc_slot == i)
1846 break;
1847
1848 anc_size_remaining -= (anc_writes_size *
1849 TAPAN_PACKED_REG_SIZE);
1850 anc_ptr += anc_writes_size;
1851 }
1852 if (i == num_anc_slots) {
1853 dev_err(codec->dev, "Selected ANC slot not present\n");
1854 release_firmware(fw);
1855 return -ENOMEM;
1856 }
1857
1858 for (i = 0; i < anc_writes_size; i++) {
1859 TAPAN_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
1860 mask, val);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001861 old_val = snd_soc_read(codec, reg);
1862 snd_soc_write(codec, reg, (old_val & ~mask) |
1863 (val & mask));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001864 }
1865 release_firmware(fw);
1866
1867 break;
1868 case SND_SOC_DAPM_POST_PMD:
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001869 msleep(40);
1870 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC1_B1_CTL, 0x01, 0x00);
1871 snd_soc_update_bits(codec, TAPAN_A_CDC_ANC2_B1_CTL, 0x02, 0x00);
1872 msleep(20);
1873 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0x0F);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001874 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07001875 snd_soc_write(codec, TAPAN_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08001876 break;
1877 }
1878 return 0;
1879}
1880
1881static int tapan_codec_enable_micbias(struct snd_soc_dapm_widget *w,
1882 struct snd_kcontrol *kcontrol, int event)
1883{
1884 struct snd_soc_codec *codec = w->codec;
1885 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
1886 u16 micb_int_reg;
1887 u8 cfilt_sel_val = 0;
1888 char *internal1_text = "Internal1";
1889 char *internal2_text = "Internal2";
1890 char *internal3_text = "Internal3";
1891 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
1892
1893 dev_dbg(codec->dev, "%s %d\n", __func__, event);
1894 switch (w->reg) {
1895 case TAPAN_A_MICB_1_CTL:
1896 micb_int_reg = TAPAN_A_MICB_1_INT_RBIAS;
1897 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias1_cfilt_sel;
1898 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
1899 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
1900 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
1901 break;
1902 case TAPAN_A_MICB_2_CTL:
1903 micb_int_reg = TAPAN_A_MICB_2_INT_RBIAS;
1904 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias2_cfilt_sel;
1905 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
1906 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
1907 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
1908 break;
1909 case TAPAN_A_MICB_3_CTL:
1910 micb_int_reg = TAPAN_A_MICB_3_INT_RBIAS;
1911 cfilt_sel_val = tapan->resmgr.pdata->micbias.bias3_cfilt_sel;
1912 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
1913 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
1914 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
1915 break;
1916 default:
1917 pr_err("%s: Error, invalid micbias register\n", __func__);
1918 return -EINVAL;
1919 }
1920
1921 switch (event) {
1922 case SND_SOC_DAPM_PRE_PMU:
1923 /* Let MBHC module know so micbias switch to be off */
1924 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
1925
1926 /* Get cfilt */
1927 wcd9xxx_resmgr_cfilt_get(&tapan->resmgr, cfilt_sel_val);
1928
1929 if (strnstr(w->name, internal1_text, 30))
1930 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
1931 else if (strnstr(w->name, internal2_text, 30))
1932 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
1933 else if (strnstr(w->name, internal3_text, 30))
1934 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
1935
1936 break;
1937 case SND_SOC_DAPM_POST_PMU:
1938 usleep_range(20000, 20000);
1939 /* Let MBHC module know so micbias is on */
1940 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_on);
1941 break;
1942 case SND_SOC_DAPM_POST_PMD:
1943 /* Let MBHC module know so micbias switch to be off */
1944 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
1945
1946 if (strnstr(w->name, internal1_text, 30))
1947 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
1948 else if (strnstr(w->name, internal2_text, 30))
1949 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
1950 else if (strnstr(w->name, internal3_text, 30))
1951 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
1952
1953 /* Put cfilt */
1954 wcd9xxx_resmgr_cfilt_put(&tapan->resmgr, cfilt_sel_val);
1955 break;
1956 }
1957
1958 return 0;
1959}
1960
1961static void tx_hpf_corner_freq_callback(struct work_struct *work)
1962{
1963 struct delayed_work *hpf_delayed_work;
1964 struct hpf_work *hpf_work;
1965 struct tapan_priv *tapan;
1966 struct snd_soc_codec *codec;
1967 u16 tx_mux_ctl_reg;
1968 u8 hpf_cut_of_freq;
1969
1970 hpf_delayed_work = to_delayed_work(work);
1971 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
1972 tapan = hpf_work->tapan;
1973 codec = hpf_work->tapan->codec;
1974 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
1975
1976 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL +
1977 (hpf_work->decimator - 1) * 8;
1978
1979 dev_dbg(codec->dev, "%s(): decimator %u hpf_cut_of_freq 0x%x\n",
1980 __func__, hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
1981
1982 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
1983}
1984
1985#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
1986#define CF_MIN_3DB_4HZ 0x0
1987#define CF_MIN_3DB_75HZ 0x1
1988#define CF_MIN_3DB_150HZ 0x2
1989
1990static int tapan_codec_enable_dec(struct snd_soc_dapm_widget *w,
1991 struct snd_kcontrol *kcontrol, int event)
1992{
1993 struct snd_soc_codec *codec = w->codec;
1994 unsigned int decimator;
1995 char *dec_name = NULL;
1996 char *widget_name = NULL;
1997 char *temp;
1998 int ret = 0;
1999 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
2000 u8 dec_hpf_cut_of_freq;
2001 int offset;
2002
2003 dev_dbg(codec->dev, "%s %d\n", __func__, event);
2004
2005 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
2006 if (!widget_name)
2007 return -ENOMEM;
2008 temp = widget_name;
2009
2010 dec_name = strsep(&widget_name, " ");
2011 widget_name = temp;
2012 if (!dec_name) {
2013 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
2014 ret = -EINVAL;
2015 goto out;
2016 }
2017
2018 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
2019 if (ret < 0) {
2020 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
2021 ret = -EINVAL;
2022 goto out;
2023 }
2024
2025 dev_dbg(codec->dev, "%s(): widget = %s dec_name = %s decimator = %u\n",
2026 __func__, w->name, dec_name, decimator);
2027
2028 if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
2029 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B1_CTL;
2030 offset = 0;
2031 } else if (w->reg == TAPAN_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
2032 dec_reset_reg = TAPAN_A_CDC_CLK_TX_RESET_B2_CTL;
2033 offset = 8;
2034 } else {
2035 pr_err("%s: Error, incorrect dec\n", __func__);
2036 ret = -EINVAL;
2037 goto out;
2038 }
2039
2040 tx_vol_ctl_reg = TAPAN_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
2041 tx_mux_ctl_reg = TAPAN_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
2042
2043 switch (event) {
2044 case SND_SOC_DAPM_PRE_PMU:
2045
2046 /* Enableable TX digital mute */
2047 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2048
2049 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
2050 1 << w->shift);
2051 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
2052
2053 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
2054
2055 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
2056
2057 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
2058 dec_hpf_cut_of_freq;
2059
2060 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
2061
2062 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
2063 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2064 CF_MIN_3DB_150HZ << 4);
2065 }
2066
2067 /* enable HPF */
2068 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
2069
2070 break;
2071
2072 case SND_SOC_DAPM_POST_PMU:
2073
2074 /* Disable TX digital mute */
2075 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
2076
2077 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
2078 CF_MIN_3DB_150HZ) {
2079
2080 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
2081 msecs_to_jiffies(300));
2082 }
2083 /* apply the digital gain after the decimator is enabled*/
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002084 if ((w->shift + offset) < ARRAY_SIZE(tx_digital_gain_reg))
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002085 snd_soc_write(codec,
2086 tx_digital_gain_reg[w->shift + offset],
2087 snd_soc_read(codec,
2088 tx_digital_gain_reg[w->shift + offset])
2089 );
2090
2091 break;
2092
2093 case SND_SOC_DAPM_PRE_PMD:
2094
2095 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2096 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
2097 break;
2098
2099 case SND_SOC_DAPM_POST_PMD:
2100
2101 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
2102 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2103 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
2104
2105 break;
2106 }
2107out:
2108 kfree(widget_name);
2109 return ret;
2110}
2111
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002112static int tapan_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
2113 struct snd_kcontrol *kcontrol, int event)
2114{
2115 struct snd_soc_codec *codec = w->codec;
2116 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2117
2118 dev_dbg(codec->dev, "%s: %s %d\n", __func__, w->name, event);
2119
2120 switch (event) {
2121 case SND_SOC_DAPM_PRE_PMU:
2122
2123 if (spkr_drv_wrnd > 0) {
2124 WARN_ON(!(snd_soc_read(codec, TAPAN_A_SPKR_DRV_EN) &
2125 0x80));
2126 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
2127 0x00);
2128 }
2129 if (TAPAN_IS_1_0(core->version))
2130 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_DBG_PWRSTG,
2131 0x24, 0x00);
2132 break;
2133 case SND_SOC_DAPM_POST_PMD:
2134 if (TAPAN_IS_1_0(core->version))
2135 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_DBG_PWRSTG,
2136 0x24, 0x24);
2137 if (spkr_drv_wrnd > 0) {
2138 WARN_ON(!!(snd_soc_read(codec, TAPAN_A_SPKR_DRV_EN) &
2139 0x80));
2140 snd_soc_update_bits(codec, TAPAN_A_SPKR_DRV_EN, 0x80,
2141 0x80);
2142 }
2143 break;
2144 }
2145 return 0;
2146}
2147
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002148static int tapan_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
2149 struct snd_kcontrol *kcontrol, int event)
2150{
2151 struct snd_soc_codec *codec = w->codec;
2152
2153 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
2154
2155 switch (event) {
2156 case SND_SOC_DAPM_PRE_PMU:
2157 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
2158 1 << w->shift, 1 << w->shift);
2159 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RX_RESET_CTL,
2160 1 << w->shift, 0x0);
2161 break;
2162 case SND_SOC_DAPM_POST_PMU:
2163 /* apply the digital gain after the interpolator is enabled*/
2164 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
2165 snd_soc_write(codec,
2166 rx_digital_gain_reg[w->shift],
2167 snd_soc_read(codec,
2168 rx_digital_gain_reg[w->shift])
2169 );
2170 break;
2171 }
2172 return 0;
2173}
2174
2175static int tapan_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2176 struct snd_kcontrol *kcontrol, int event)
2177{
2178 switch (event) {
2179 case SND_SOC_DAPM_POST_PMU:
2180 case SND_SOC_DAPM_POST_PMD:
2181 usleep_range(1000, 1000);
2182 break;
2183 }
2184 return 0;
2185}
2186
2187static int tapan_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
2188 struct snd_kcontrol *kcontrol, int event)
2189{
2190 struct snd_soc_codec *codec = w->codec;
2191 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2192
2193 dev_dbg(codec->dev, "%s %d\n", __func__, event);
2194
2195 switch (event) {
2196 case SND_SOC_DAPM_PRE_PMU:
2197 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 1);
2198 break;
2199 case SND_SOC_DAPM_POST_PMD:
2200 wcd9xxx_resmgr_enable_rx_bias(&tapan->resmgr, 0);
2201 break;
2202 }
2203 return 0;
2204}
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002205
2206
2207static int tapan_hphl_dac_event(struct snd_soc_dapm_widget *w,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002208 struct snd_kcontrol *kcontrol, int event)
2209{
2210 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002211 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002212
2213 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2214
2215 switch (event) {
2216 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002217 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2218 0x02, 0x02);
2219 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
2220 WCD9XXX_CLSH_STATE_HPHL,
2221 WCD9XXX_CLSH_REQ_ENABLE,
2222 WCD9XXX_CLSH_EVENT_PRE_DAC);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002223 break;
2224 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002225 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2226 0x02, 0x00);
2227 }
2228 return 0;
2229}
2230
2231static int tapan_hphr_dac_event(struct snd_soc_dapm_widget *w,
2232 struct snd_kcontrol *kcontrol, int event)
2233{
2234 struct snd_soc_codec *codec = w->codec;
2235 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
2236
2237 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2238
2239 switch (event) {
2240 case SND_SOC_DAPM_PRE_PMU:
2241 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2242 0x04, 0x04);
2243 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2244 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
2245 WCD9XXX_CLSH_STATE_HPHR,
2246 WCD9XXX_CLSH_REQ_ENABLE,
2247 WCD9XXX_CLSH_EVENT_PRE_DAC);
2248 break;
2249 case SND_SOC_DAPM_POST_PMD:
2250 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_RDAC_CLK_EN_CTL,
2251 0x04, 0x00);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002252 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2253 break;
2254 }
2255 return 0;
2256}
2257
2258static int tapan_hph_pa_event(struct snd_soc_dapm_widget *w,
2259 struct snd_kcontrol *kcontrol, int event)
2260{
2261 struct snd_soc_codec *codec = w->codec;
2262 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2263 enum wcd9xxx_notify_event e_pre_on, e_post_off;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002264 u8 req_clsh_state;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002265
2266 dev_dbg(codec->dev, "%s: %s event = %d\n", __func__, w->name, event);
2267 if (w->shift == 5) {
Patrick Lai6ef05902013-03-16 18:14:16 -07002268 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
2269 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002270 req_clsh_state = WCD9XXX_CLSH_STATE_HPHL;
2271 } else if (w->shift == 4) {
2272 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
2273 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002274 req_clsh_state = WCD9XXX_CLSH_STATE_HPHR;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002275 } else {
2276 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
2277 return -EINVAL;
2278 }
2279
2280 switch (event) {
2281 case SND_SOC_DAPM_PRE_PMU:
2282 /* Let MBHC module know PA is turning on */
2283 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_pre_on);
2284 break;
2285
2286 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002287 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2288 req_clsh_state,
2289 WCD9XXX_CLSH_REQ_ENABLE,
2290 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002291
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002292
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002293 usleep_range(5000, 5010);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002294 break;
2295
2296 case SND_SOC_DAPM_POST_PMD:
2297 /* Let MBHC module know PA turned off */
2298 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, e_post_off);
2299
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002300 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2301 req_clsh_state,
2302 WCD9XXX_CLSH_REQ_DISABLE,
2303 WCD9XXX_CLSH_EVENT_POST_PA);
2304
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002305 dev_dbg(codec->dev, "%s: sleep 10 ms after %s PA disable.\n",
2306 __func__, w->name);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002307 usleep_range(5000, 5010);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002308 break;
2309 }
2310 return 0;
2311}
2312
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002313static int tapan_codec_enable_anc_hph(struct snd_soc_dapm_widget *w,
2314 struct snd_kcontrol *kcontrol, int event)
2315{
2316 struct snd_soc_codec *codec = w->codec;
2317 int ret = 0;
2318
2319 switch (event) {
2320 case SND_SOC_DAPM_PRE_PMU:
2321 ret = tapan_hph_pa_event(w, kcontrol, event);
2322 if (w->shift == 4) {
2323 ret |= tapan_codec_enable_anc(w, kcontrol, event);
2324 msleep(50);
2325 }
2326 break;
2327 case SND_SOC_DAPM_POST_PMU:
2328 if (w->shift == 4) {
2329 snd_soc_update_bits(codec,
2330 TAPAN_A_RX_HPH_CNP_EN, 0x30, 0x30);
2331 msleep(30);
2332 }
2333 ret = tapan_hph_pa_event(w, kcontrol, event);
2334 break;
2335 case SND_SOC_DAPM_PRE_PMD:
2336 if (w->shift == 5) {
2337 snd_soc_update_bits(codec,
2338 TAPAN_A_RX_HPH_CNP_EN, 0x30, 0x00);
2339 msleep(40);
2340 }
2341 if (w->shift == 5) {
2342 snd_soc_update_bits(codec,
2343 TAPAN_A_TX_7_MBHC_EN, 0x80, 00);
2344 ret |= tapan_codec_enable_anc(w, kcontrol, event);
2345 }
2346 case SND_SOC_DAPM_POST_PMD:
2347 ret = tapan_hph_pa_event(w, kcontrol, event);
2348 break;
2349 }
2350 return ret;
2351}
2352
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002353static const struct snd_soc_dapm_widget tapan_dapm_i2s_widgets[] = {
2354 SND_SOC_DAPM_SUPPLY("I2S_CLK", TAPAN_A_CDC_CLK_I2S_CTL,
2355 4, 0, NULL, 0),
2356};
2357
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002358static int tapan_lineout_dac_event(struct snd_soc_dapm_widget *w,
2359 struct snd_kcontrol *kcontrol, int event)
2360{
2361 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002362 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002363
2364 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2365
2366 switch (event) {
2367 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002368 wcd9xxx_clsh_fsm(codec, &tapan->clsh_d,
2369 WCD9XXX_CLSH_STATE_LO,
2370 WCD9XXX_CLSH_REQ_ENABLE,
2371 WCD9XXX_CLSH_EVENT_PRE_DAC);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002372 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2373 break;
2374
2375 case SND_SOC_DAPM_POST_PMD:
2376 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2377 break;
2378 }
2379 return 0;
2380}
2381
2382static int tapan_spk_dac_event(struct snd_soc_dapm_widget *w,
2383 struct snd_kcontrol *kcontrol, int event)
2384{
2385 struct snd_soc_codec *codec = w->codec;
2386
2387 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2388 return 0;
2389}
2390
2391static const struct snd_soc_dapm_route audio_i2s_map[] = {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002392 {"I2S_CLK", NULL, "CDC_CONN"},
2393 {"SLIM RX1", NULL, "I2S_CLK"},
2394 {"SLIM RX2", NULL, "I2S_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002395
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002396 {"SLIM TX1 MUX", NULL, "I2S_CLK"},
2397 {"SLIM TX2 MUX", NULL, "I2S_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002398};
2399
2400static const struct snd_soc_dapm_route audio_map[] = {
2401 /* SLIMBUS Connections */
2402 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
2403 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
2404 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
2405
2406 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
2407 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2408 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2409 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2410 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2411 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002412 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
2413 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2414 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2415 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2416 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2417 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002418 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
2419 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
2420 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
2421 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
2422 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
2423 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002424
2425 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002426 {"SLIM TX1 MUX", "DEC2", "DEC2 MUX"},
2427 {"SLIM TX1 MUX", "DEC3", "DEC3 MUX"},
2428 {"SLIM TX1 MUX", "DEC4", "DEC4 MUX"},
2429 {"SLIM TX1 MUX", "RMIX1", "RX1 MIX1"},
2430 {"SLIM TX1 MUX", "RMIX2", "RX2 MIX1"},
2431 {"SLIM TX1 MUX", "RMIX3", "RX3 MIX1"},
2432 {"SLIM TX1 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002433
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002434 {"SLIM TX2 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002435 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002436 {"SLIM TX2 MUX", "DEC3", "DEC3 MUX"},
2437 {"SLIM TX2 MUX", "DEC4", "DEC4 MUX"},
2438 {"SLIM TX2 MUX", "RMIX1", "RX1 MIX1"},
2439 {"SLIM TX2 MUX", "RMIX2", "RX2 MIX1"},
2440 {"SLIM TX2 MUX", "RMIX3", "RX3 MIX1"},
2441 {"SLIM TX2 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002442
2443 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
2444 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
2445 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
2446 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
2447 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002448
2449 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002450 {"SLIM TX4 MUX", "RMIX1", "RX1 MIX1"},
2451 {"SLIM TX4 MUX", "RMIX2", "RX2 MIX1"},
2452 {"SLIM TX4 MUX", "RMIX3", "RX3 MIX1"},
2453 {"SLIM TX4 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002454
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002455 {"SLIM TX5 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002456 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
2457 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
2458 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
2459 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002460
2461 /* Earpiece (RX MIX1) */
2462 {"EAR", NULL, "EAR PA"},
2463 {"EAR PA", NULL, "EAR_PA_MIXER"},
2464 {"EAR_PA_MIXER", NULL, "DAC1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002465 {"DAC1", NULL, "RX_BIAS"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002466
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002467 {"ANC EAR", NULL, "ANC EAR PA"},
2468 {"ANC EAR PA", NULL, "EAR_PA_MIXER"},
2469 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
2470 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
2471
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002472 /* Headset (RX MIX1 and RX MIX2) */
2473 {"HEADPHONE", NULL, "HPHL"},
2474 {"HEADPHONE", NULL, "HPHR"},
2475
2476 {"HPHL", NULL, "HPHL_PA_MIXER"},
2477 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002478 {"HPHL DAC", NULL, "RX_BIAS"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002479
2480 {"HPHR", NULL, "HPHR_PA_MIXER"},
2481 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002482 {"HPHR DAC", NULL, "RX_BIAS"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002483
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002484 {"ANC HEADPHONE", NULL, "ANC HPHL"},
2485 {"ANC HEADPHONE", NULL, "ANC HPHR"},
2486
2487 {"ANC HPHL", NULL, "HPHL_PA_MIXER"},
2488 {"ANC HPHR", NULL, "HPHR_PA_MIXER"},
2489
2490 {"ANC1 MUX", "ADC1", "ADC1"},
2491 {"ANC1 MUX", "ADC2", "ADC2"},
2492 {"ANC1 MUX", "ADC3", "ADC3"},
2493 {"ANC1 MUX", "ADC4", "ADC4"},
2494 {"ANC1 MUX", "ADC5", "ADC5"},
2495 {"ANC1 MUX", "DMIC1", "DMIC1"},
2496 {"ANC1 MUX", "DMIC2", "DMIC2"},
2497 {"ANC1 MUX", "DMIC3", "DMIC3"},
2498 {"ANC1 MUX", "DMIC4", "DMIC4"},
2499 {"ANC2 MUX", "ADC1", "ADC1"},
2500 {"ANC2 MUX", "ADC2", "ADC2"},
2501 {"ANC2 MUX", "ADC3", "ADC3"},
2502 {"ANC2 MUX", "ADC4", "ADC4"},
2503 {"ANC2 MUX", "ADC5", "ADC5"},
2504 {"ANC2 MUX", "DMIC1", "DMIC1"},
2505 {"ANC2 MUX", "DMIC2", "DMIC2"},
2506 {"ANC2 MUX", "DMIC3", "DMIC3"},
2507 {"ANC2 MUX", "DMIC4", "DMIC4"},
2508
2509 {"ANC HPHR", NULL, "CDC_CONN"},
2510
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002511 {"DAC1", "Switch", "CLASS_H_DSM MUX"},
2512 {"HPHL DAC", "Switch", "CLASS_H_DSM MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002513 {"HPHR DAC", NULL, "RX2 CHAIN"},
2514
2515 {"LINEOUT1", NULL, "LINEOUT1 PA"},
2516 {"LINEOUT2", NULL, "LINEOUT2 PA"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002517 {"SPK_OUT", NULL, "SPK PA"},
2518
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002519 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
2520 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
2521
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002522 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
2523 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
2524
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002525 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
2526
2527 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002528 {"RDAC5 MUX", "DEM4", "RX4 MIX2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002529
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002530 {"LINEOUT2 DAC", NULL, "RDAC5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002531
2532 {"SPK PA", NULL, "SPK DAC"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002533 {"SPK DAC", "Switch", "RX4 MIX2"},
2534 {"SPK DAC", NULL, "VDD_SPKDRV"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002535
2536 {"RX1 CHAIN", NULL, "RX1 MIX2"},
2537 {"RX2 CHAIN", NULL, "RX2 MIX2"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002538 {"CLASS_H_DSM MUX", "RX_HPHL", "RX1 CHAIN"},
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002539 {"RX1 MIX2", NULL, "ANC1 MUX"},
2540 {"RX2 MIX2", NULL, "ANC2 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002541
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002542 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
2543 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002544
2545 {"RX1 MIX1", NULL, "COMP1_CLK"},
2546 {"RX2 MIX1", NULL, "COMP1_CLK"},
2547 {"RX3 MIX1", NULL, "COMP2_CLK"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002548
2549 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
2550 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
2551 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
2552 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
2553 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
2554 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
2555 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
2556 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
2557 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002558 {"RX1 MIX2", NULL, "RX1 MIX1"},
2559 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
2560 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
2561 {"RX2 MIX2", NULL, "RX2 MIX1"},
2562 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
2563 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002564 {"RX4 MIX2", NULL, "RX4 MIX1"},
2565 {"RX4 MIX2", NULL, "RX4 MIX2 INP1"},
2566 {"RX4 MIX2", NULL, "RX4 MIX2 INP2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002567
2568 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
2569 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
2570 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
2571 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
2572 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
2573 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002574 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
2575 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
2576 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
2577 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
2578 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
2579 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002580 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
2581 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
2582 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
2583 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
2584 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
2585 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002586
2587 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
2588 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
2589 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
2590 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
2591 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002592
2593 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
2594 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
2595 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
2596 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
2597 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002598 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
2599 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
2600 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
2601 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
2602 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
2603 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002604 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
2605 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
2606 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
2607 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
2608 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
2609 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002610 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
2611 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
2612 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
2613 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
2614 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002615 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
2616 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
2617 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
2618 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
2619 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
2620 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002621 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
2622 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
2623 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
2624 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
2625 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
2626 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002627 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
2628 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
2629 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
2630 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
2631 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
2632 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002633 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
2634 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
2635 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
2636 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
2637 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
2638 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002639 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
2640 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
2641 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
2642 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
2643 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
2644 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002645 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002646
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002647 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
2648 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
2649 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
2650 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002651 {"RX4 MIX2 INP1", "IIR1", "IIR1"},
2652 {"RX4 MIX2 INP2", "IIR1", "IIR1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002653
2654 /* Decimator Inputs */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002655 {"DEC1 MUX", "ADC1", "ADC1"},
2656 {"DEC1 MUX", "ADC2", "ADC2"},
2657 {"DEC1 MUX", "ADC3", "ADC3"},
2658 {"DEC1 MUX", "ADC4", "ADC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002659 {"DEC1 MUX", "DMIC1", "DMIC1"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002660 {"DEC1 MUX", "DMIC2", "DMIC2"},
2661 {"DEC1 MUX", "DMIC3", "DMIC3"},
2662 {"DEC1 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002663 {"DEC1 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002664
2665 {"DEC2 MUX", "ADC1", "ADC1"},
2666 {"DEC2 MUX", "ADC2", "ADC2"},
2667 {"DEC2 MUX", "ADC3", "ADC3"},
2668 {"DEC2 MUX", "ADC4", "ADC4"},
2669 {"DEC2 MUX", "DMIC1", "DMIC1"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002670 {"DEC2 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002671 {"DEC2 MUX", "DMIC3", "DMIC3"},
2672 {"DEC2 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002673 {"DEC2 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002674
2675 {"DEC3 MUX", "ADC1", "ADC1"},
2676 {"DEC3 MUX", "ADC2", "ADC2"},
2677 {"DEC3 MUX", "ADC3", "ADC3"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002678 {"DEC3 MUX", "ADC4", "ADC4"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002679 {"DEC3 MUX", "ADC5", "ADC5"},
2680 {"DEC3 MUX", "DMIC1", "DMIC1"},
2681 {"DEC3 MUX", "DMIC2", "DMIC2"},
2682 {"DEC3 MUX", "DMIC3", "DMIC3"},
2683 {"DEC3 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002684 {"DEC3 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002685
2686 {"DEC4 MUX", "ADC1", "ADC1"},
2687 {"DEC4 MUX", "ADC2", "ADC2"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002688 {"DEC4 MUX", "ADC3", "ADC3"},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002689 {"DEC4 MUX", "ADC4", "ADC4"},
2690 {"DEC4 MUX", "ADC5", "ADC5"},
2691 {"DEC4 MUX", "DMIC1", "DMIC1"},
2692 {"DEC4 MUX", "DMIC2", "DMIC2"},
2693 {"DEC4 MUX", "DMIC3", "DMIC3"},
2694 {"DEC4 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002695 {"DEC4 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002696
2697 /* ADC Connections */
2698 {"ADC1", NULL, "AMIC1"},
2699 {"ADC2", NULL, "AMIC2"},
2700 {"ADC3", NULL, "AMIC3"},
2701 {"ADC4", NULL, "AMIC4"},
2702 {"ADC5", NULL, "AMIC5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002703
2704 /* AUX PGA Connections */
2705 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2706 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2707 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
2708 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
2709 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002710 {"AUX_PGA_Left", NULL, "AMIC5"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002711
2712 {"IIR1", NULL, "IIR1 INP1 MUX"},
2713 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
2714 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
2715 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
2716 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002717
2718 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
2719 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
2720 {"MIC BIAS1 External", NULL, "LDO_H"},
2721 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
2722 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
2723 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
2724 {"MIC BIAS2 External", NULL, "LDO_H"},
2725 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
2726 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
2727 {"MIC BIAS3 External", NULL, "LDO_H"},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002728};
2729
2730static int tapan_readable(struct snd_soc_codec *ssc, unsigned int reg)
2731{
2732 return tapan_reg_readable[reg];
2733}
2734
2735static bool tapan_is_digital_gain_register(unsigned int reg)
2736{
2737 bool rtn = false;
2738 switch (reg) {
2739 case TAPAN_A_CDC_RX1_VOL_CTL_B2_CTL:
2740 case TAPAN_A_CDC_RX2_VOL_CTL_B2_CTL:
2741 case TAPAN_A_CDC_RX3_VOL_CTL_B2_CTL:
2742 case TAPAN_A_CDC_RX4_VOL_CTL_B2_CTL:
2743 case TAPAN_A_CDC_TX1_VOL_CTL_GAIN:
2744 case TAPAN_A_CDC_TX2_VOL_CTL_GAIN:
2745 case TAPAN_A_CDC_TX3_VOL_CTL_GAIN:
2746 case TAPAN_A_CDC_TX4_VOL_CTL_GAIN:
2747 rtn = true;
2748 break;
2749 default:
2750 break;
2751 }
2752 return rtn;
2753}
2754
2755static int tapan_volatile(struct snd_soc_codec *ssc, unsigned int reg)
2756{
2757 /* Registers lower than 0x100 are top level registers which can be
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002758 * written by the Tapan core driver.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002759 */
2760
2761 if ((reg >= TAPAN_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
2762 return 1;
2763
2764 /* IIR Coeff registers are not cacheable */
2765 if ((reg >= TAPAN_A_CDC_IIR1_COEF_B1_CTL) &&
2766 (reg <= TAPAN_A_CDC_IIR2_COEF_B2_CTL))
2767 return 1;
2768
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07002769 /* ANC filter registers are not cacheable */
2770 if ((reg >= TAPAN_A_CDC_ANC1_IIR_B1_CTL) &&
2771 (reg <= TAPAN_A_CDC_ANC1_LPF_B2_CTL))
2772 return 1;
2773 if ((reg >= TAPAN_A_CDC_ANC2_IIR_B1_CTL) &&
2774 (reg <= TAPAN_A_CDC_ANC2_LPF_B2_CTL))
2775 return 1;
2776
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002777 /* Digital gain register is not cacheable so we have to write
2778 * the setting even it is the same
2779 */
2780 if (tapan_is_digital_gain_register(reg))
2781 return 1;
2782
2783 /* HPH status registers */
2784 if (reg == TAPAN_A_RX_HPH_L_STATUS || reg == TAPAN_A_RX_HPH_R_STATUS)
2785 return 1;
2786
2787 if (reg == TAPAN_A_MBHC_INSERT_DET_STATUS)
2788 return 1;
2789
2790 return 0;
2791}
2792
2793#define TAPAN_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
2794static int tapan_write(struct snd_soc_codec *codec, unsigned int reg,
2795 unsigned int value)
2796{
2797 int ret;
2798
2799 if (reg == SND_SOC_NOPM)
2800 return 0;
2801
2802 BUG_ON(reg > TAPAN_MAX_REGISTER);
2803
2804 if (!tapan_volatile(codec, reg)) {
2805 ret = snd_soc_cache_write(codec, reg, value);
2806 if (ret != 0)
2807 dev_err(codec->dev, "Cache write to %x failed: %d\n",
2808 reg, ret);
2809 }
2810
2811 return wcd9xxx_reg_write(codec->control_data, reg, value);
2812}
2813static unsigned int tapan_read(struct snd_soc_codec *codec,
2814 unsigned int reg)
2815{
2816 unsigned int val;
2817 int ret;
2818
2819 if (reg == SND_SOC_NOPM)
2820 return 0;
2821
2822 BUG_ON(reg > TAPAN_MAX_REGISTER);
2823
2824 if (!tapan_volatile(codec, reg) && tapan_readable(codec, reg) &&
2825 reg < codec->driver->reg_cache_size) {
2826 ret = snd_soc_cache_read(codec, reg, &val);
2827 if (ret >= 0) {
2828 return val;
2829 } else
2830 dev_err(codec->dev, "Cache read from %x failed: %d\n",
2831 reg, ret);
2832 }
2833
2834 val = wcd9xxx_reg_read(codec->control_data, reg);
2835 return val;
2836}
2837
2838static int tapan_startup(struct snd_pcm_substream *substream,
2839 struct snd_soc_dai *dai)
2840{
2841 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
2842 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
2843 __func__, substream->name, substream->stream);
2844 if ((tapan_core != NULL) &&
2845 (tapan_core->dev != NULL) &&
2846 (tapan_core->dev->parent != NULL))
2847 pm_runtime_get_sync(tapan_core->dev->parent);
2848
2849 return 0;
2850}
2851
2852static void tapan_shutdown(struct snd_pcm_substream *substream,
2853 struct snd_soc_dai *dai)
2854{
2855 struct wcd9xxx *tapan_core = dev_get_drvdata(dai->codec->dev->parent);
2856 dev_dbg(dai->codec->dev, "%s(): substream = %s stream = %d\n",
2857 __func__, substream->name, substream->stream);
2858 if ((tapan_core != NULL) &&
2859 (tapan_core->dev != NULL) &&
2860 (tapan_core->dev->parent != NULL)) {
2861 pm_runtime_mark_last_busy(tapan_core->dev->parent);
2862 pm_runtime_put(tapan_core->dev->parent);
2863 }
2864}
2865
2866int tapan_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
2867{
2868 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2869
2870 dev_dbg(codec->dev, "%s: mclk_enable = %u, dapm = %d\n", __func__,
2871 mclk_enable, dapm);
2872
2873 WCD9XXX_BCL_LOCK(&tapan->resmgr);
2874 if (mclk_enable) {
2875 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
2876 WCD9XXX_BANDGAP_AUDIO_MODE);
2877 wcd9xxx_resmgr_get_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
2878 } else {
2879 /* Put clock and BG */
2880 wcd9xxx_resmgr_put_clk_block(&tapan->resmgr, WCD9XXX_CLK_MCLK);
2881 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
2882 WCD9XXX_BANDGAP_AUDIO_MODE);
2883 }
2884 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
2885
2886 return 0;
2887}
2888
2889static int tapan_set_dai_sysclk(struct snd_soc_dai *dai,
2890 int clk_id, unsigned int freq, int dir)
2891{
2892 dev_dbg(dai->codec->dev, "%s\n", __func__);
2893 return 0;
2894}
2895
2896static int tapan_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2897{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002898 u8 val = 0;
2899 struct snd_soc_codec *codec = dai->codec;
2900 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
2901
2902 dev_dbg(codec->dev, "%s\n", __func__);
2903 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2904 case SND_SOC_DAIFMT_CBS_CFS:
2905 /* CPU is master */
2906 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
2907 if (dai->id == AIF1_CAP)
2908 snd_soc_update_bits(codec,
2909 TAPAN_A_CDC_CLK_I2S_CTL,
2910 TAPAN_I2S_MASTER_MODE_MASK, 0);
2911 else if (dai->id == AIF1_PB)
2912 snd_soc_update_bits(codec,
2913 TAPAN_A_CDC_CLK_I2S_CTL,
2914 TAPAN_I2S_MASTER_MODE_MASK, 0);
2915 }
2916 break;
2917 case SND_SOC_DAIFMT_CBM_CFM:
2918 /* CPU is slave */
2919 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
2920 val = TAPAN_I2S_MASTER_MODE_MASK;
2921 if (dai->id == AIF1_CAP)
2922 snd_soc_update_bits(codec,
2923 TAPAN_A_CDC_CLK_I2S_CTL, val, val);
2924 else if (dai->id == AIF1_PB)
2925 snd_soc_update_bits(codec,
2926 TAPAN_A_CDC_CLK_I2S_CTL, val, val);
2927 }
2928 break;
2929 default:
2930 return -EINVAL;
2931 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002932 return 0;
2933}
2934
2935static int tapan_set_channel_map(struct snd_soc_dai *dai,
2936 unsigned int tx_num, unsigned int *tx_slot,
2937 unsigned int rx_num, unsigned int *rx_slot)
2938
2939{
2940 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
2941 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
2942 if (!tx_slot && !rx_slot) {
2943 pr_err("%s: Invalid\n", __func__);
2944 return -EINVAL;
2945 }
2946 dev_dbg(dai->codec->dev, "%s(): dai_name = %s DAI-ID %x\n",
2947 __func__, dai->name, dai->id);
2948 dev_dbg(dai->codec->dev, "%s(): tx_ch %d rx_ch %d\n intf_type %d\n",
2949 __func__, tx_num, rx_num, tapan->intf_type);
2950
2951 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2952 wcd9xxx_init_slimslave(core, core->slim->laddr,
2953 tx_num, tx_slot, rx_num, rx_slot);
2954 return 0;
2955}
2956
2957static int tapan_get_channel_map(struct snd_soc_dai *dai,
2958 unsigned int *tx_num, unsigned int *tx_slot,
2959 unsigned int *rx_num, unsigned int *rx_slot)
2960
2961{
2962 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(dai->codec);
2963 u32 i = 0;
2964 struct wcd9xxx_ch *ch;
2965
2966 switch (dai->id) {
2967 case AIF1_PB:
2968 case AIF2_PB:
2969 case AIF3_PB:
2970 if (!rx_slot || !rx_num) {
2971 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
2972 __func__, (u32) rx_slot, (u32) rx_num);
2973 return -EINVAL;
2974 }
2975 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
2976 list) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08002977 dev_dbg(dai->codec->dev, "%s: rx_slot[%d] %d, ch->ch_num %d\n",
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08002978 __func__, i, rx_slot[i], ch->ch_num);
2979 rx_slot[i++] = ch->ch_num;
2980 }
2981 dev_dbg(dai->codec->dev, "%s: rx_num %d\n", __func__, i);
2982 *rx_num = i;
2983 break;
2984 case AIF1_CAP:
2985 case AIF2_CAP:
2986 case AIF3_CAP:
2987 if (!tx_slot || !tx_num) {
2988 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
2989 __func__, (u32) tx_slot, (u32) tx_num);
2990 return -EINVAL;
2991 }
2992 list_for_each_entry(ch, &tapan_p->dai[dai->id].wcd9xxx_ch_list,
2993 list) {
2994 dev_dbg(dai->codec->dev, "%s: tx_slot[%d] %d, ch->ch_num %d\n",
2995 __func__, i, tx_slot[i], ch->ch_num);
2996 tx_slot[i++] = ch->ch_num;
2997 }
2998 dev_dbg(dai->codec->dev, "%s: tx_num %d\n", __func__, i);
2999 *tx_num = i;
3000 break;
3001
3002 default:
3003 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
3004 break;
3005 }
3006
3007 return 0;
3008}
3009
3010static int tapan_set_interpolator_rate(struct snd_soc_dai *dai,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003011 u8 rx_fs_rate_reg_val, u32 compander_fs, u32 sample_rate)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003012{
3013 u32 j;
3014 u8 rx_mix1_inp;
3015 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
3016 u16 rx_fs_reg;
3017 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
3018 struct snd_soc_codec *codec = dai->codec;
3019 struct wcd9xxx_ch *ch;
3020 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3021
3022 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
3023 /* for RX port starting from 16 instead of 10 like tabla */
3024 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
3025 TAPAN_TX_PORT_NUMBER;
3026 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003027 (rx_mix1_inp > RX_MIX1_INP_SEL_RX5)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003028 pr_err("%s: Invalid TAPAN_RX%u port. Dai ID is %d\n",
3029 __func__, rx_mix1_inp - 5 , dai->id);
3030 return -EINVAL;
3031 }
3032
3033 rx_mix_1_reg_1 = TAPAN_A_CDC_CONN_RX1_B1_CTL;
3034
3035 for (j = 0; j < NUM_INTERPOLATORS; j++) {
3036 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
3037
3038 rx_mix_1_reg_1_val = snd_soc_read(codec,
3039 rx_mix_1_reg_1);
3040 rx_mix_1_reg_2_val = snd_soc_read(codec,
3041 rx_mix_1_reg_2);
3042
3043 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
3044 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
3045 == rx_mix1_inp) ||
3046 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
3047
3048 rx_fs_reg = TAPAN_A_CDC_RX1_B5_CTL + 8 * j;
3049
3050 dev_dbg(codec->dev, "%s: AIF_PB DAI(%d) connected to RX%u\n",
3051 __func__, dai->id, j + 1);
3052
3053 dev_dbg(codec->dev, "%s: set RX%u sample rate to %u\n",
3054 __func__, j + 1, sample_rate);
3055
3056 snd_soc_update_bits(codec, rx_fs_reg,
3057 0xE0, rx_fs_rate_reg_val);
3058
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003059 if (comp_rx_path[j] < COMPANDER_MAX)
3060 tapan->comp_fs[comp_rx_path[j]]
3061 = compander_fs;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003062 }
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003063 if (j <= 1)
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003064 rx_mix_1_reg_1 += 3;
3065 else
3066 rx_mix_1_reg_1 += 2;
3067 }
3068 }
3069 return 0;
3070}
3071
3072static int tapan_set_decimator_rate(struct snd_soc_dai *dai,
3073 u8 tx_fs_rate_reg_val, u32 sample_rate)
3074{
3075 struct snd_soc_codec *codec = dai->codec;
3076 struct wcd9xxx_ch *ch;
3077 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
3078 u32 tx_port;
3079 u16 tx_port_reg, tx_fs_reg;
3080 u8 tx_port_reg_val;
3081 s8 decimator;
3082
3083 list_for_each_entry(ch, &tapan->dai[dai->id].wcd9xxx_ch_list, list) {
3084
3085 tx_port = ch->port + 1;
3086 dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
3087 __func__, dai->id, tx_port);
3088
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003089 if ((tx_port < 1) || (tx_port > TAPAN_SLIM_CODEC_TX_PORTS)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003090 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
3091 __func__, tx_port, dai->id);
3092 return -EINVAL;
3093 }
3094
3095 tx_port_reg = TAPAN_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
3096 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
3097
3098 decimator = 0;
3099
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003100 tx_port_reg_val = tx_port_reg_val & 0x0F;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003101
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003102 if ((tx_port_reg_val >= 0x8) &&
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003103 (tx_port_reg_val <= 0x11)) {
3104
3105 decimator = (tx_port_reg_val - 0x8) + 1;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003106 }
3107
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003108
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003109 if (decimator) { /* SLIM_TX port has a DEC as input */
3110
3111 tx_fs_reg = TAPAN_A_CDC_TX1_CLK_FS_CTL +
3112 8 * (decimator - 1);
3113
3114 dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
3115 __func__, decimator, tx_port, sample_rate);
3116
3117 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
3118 tx_fs_rate_reg_val);
3119
3120 } else {
3121 if ((tx_port_reg_val >= 0x1) &&
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003122 (tx_port_reg_val <= 0x4)) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003123
3124 dev_dbg(codec->dev, "%s: RMIX%u going to SLIM TX%u\n",
3125 __func__, tx_port_reg_val, tx_port);
3126
3127 } else if ((tx_port_reg_val >= 0x8) &&
3128 (tx_port_reg_val <= 0x11)) {
3129
3130 pr_err("%s: ERROR: Should not be here\n",
3131 __func__);
3132 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
3133 __func__, tx_port);
3134 return -EINVAL;
3135
3136 } else if (tx_port_reg_val == 0) {
3137 dev_dbg(codec->dev, "%s: no signal to SLIM TX%u\n",
3138 __func__, tx_port);
3139 } else {
3140 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
3141 __func__, tx_port);
3142 pr_err("%s: ERROR: wrong signal = %u\n",
3143 __func__, tx_port_reg_val);
3144 return -EINVAL;
3145 }
3146 }
3147 }
3148 return 0;
3149}
3150
3151static int tapan_hw_params(struct snd_pcm_substream *substream,
3152 struct snd_pcm_hw_params *params,
3153 struct snd_soc_dai *dai)
3154{
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003155 struct snd_soc_codec *codec = dai->codec;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003156 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(dai->codec);
3157 u8 tx_fs_rate, rx_fs_rate;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003158 u32 compander_fs;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003159 int ret;
3160
3161 dev_dbg(dai->codec->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
3162 __func__, dai->name, dai->id,
3163 params_rate(params), params_channels(params));
3164
3165 switch (params_rate(params)) {
3166 case 8000:
3167 tx_fs_rate = 0x00;
3168 rx_fs_rate = 0x00;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003169 compander_fs = COMPANDER_FS_8KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003170 break;
3171 case 16000:
3172 tx_fs_rate = 0x01;
3173 rx_fs_rate = 0x20;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003174 compander_fs = COMPANDER_FS_16KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003175 break;
3176 case 32000:
3177 tx_fs_rate = 0x02;
3178 rx_fs_rate = 0x40;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003179 compander_fs = COMPANDER_FS_32KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003180 break;
3181 case 48000:
3182 tx_fs_rate = 0x03;
3183 rx_fs_rate = 0x60;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003184 compander_fs = COMPANDER_FS_48KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003185 break;
3186 case 96000:
3187 tx_fs_rate = 0x04;
3188 rx_fs_rate = 0x80;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003189 compander_fs = COMPANDER_FS_96KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003190 break;
3191 case 192000:
3192 tx_fs_rate = 0x05;
3193 rx_fs_rate = 0xA0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003194 compander_fs = COMPANDER_FS_192KHZ;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003195 break;
3196 default:
3197 pr_err("%s: Invalid sampling rate %d\n", __func__,
3198 params_rate(params));
3199 return -EINVAL;
3200 }
3201
3202 switch (substream->stream) {
3203 case SNDRV_PCM_STREAM_CAPTURE:
3204 ret = tapan_set_decimator_rate(dai, tx_fs_rate,
3205 params_rate(params));
3206 if (ret < 0) {
3207 pr_err("%s: set decimator rate failed %d\n", __func__,
3208 ret);
3209 return ret;
3210 }
3211
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003212 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3213 switch (params_format(params)) {
3214 case SNDRV_PCM_FORMAT_S16_LE:
3215 snd_soc_update_bits(codec,
3216 TAPAN_A_CDC_CLK_I2S_CTL,
3217 0x20, 0x20);
3218 break;
3219 case SNDRV_PCM_FORMAT_S32_LE:
3220 snd_soc_update_bits(codec,
3221 TAPAN_A_CDC_CLK_I2S_CTL,
3222 0x20, 0x00);
3223 break;
3224 default:
3225 pr_err("invalid format\n");
3226 break;
3227 }
3228 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_I2S_CTL,
3229 0x07, tx_fs_rate);
3230 } else {
3231 tapan->dai[dai->id].rate = params_rate(params);
3232 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003233 break;
3234
3235 case SNDRV_PCM_STREAM_PLAYBACK:
3236 ret = tapan_set_interpolator_rate(dai, rx_fs_rate,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003237 compander_fs,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003238 params_rate(params));
3239 if (ret < 0) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003240 dev_err(codec->dev, "%s: set decimator rate failed %d\n",
3241 __func__, ret);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003242 return ret;
3243 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003244 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3245 switch (params_format(params)) {
3246 case SNDRV_PCM_FORMAT_S16_LE:
3247 snd_soc_update_bits(codec,
3248 TAPAN_A_CDC_CLK_I2S_CTL,
3249 0x20, 0x20);
3250 break;
3251 case SNDRV_PCM_FORMAT_S32_LE:
3252 snd_soc_update_bits(codec,
3253 TAPAN_A_CDC_CLK_I2S_CTL,
3254 0x20, 0x00);
3255 break;
3256 default:
3257 dev_err(codec->dev, "invalid format\n");
3258 break;
3259 }
3260 snd_soc_update_bits(codec, TAPAN_A_CDC_CLK_I2S_CTL,
3261 0x03, (rx_fs_rate >> 0x05));
3262 } else {
3263 switch (params_format(params)) {
3264 case SNDRV_PCM_FORMAT_S16_LE:
3265 snd_soc_update_bits(codec,
3266 TAPAN_A_CDC_CONN_RX_SB_B1_CTL,
3267 0xFF, 0xAA);
3268 snd_soc_update_bits(codec,
3269 TAPAN_A_CDC_CONN_RX_SB_B2_CTL,
3270 0xFF, 0x2A);
3271 tapan->dai[dai->id].bit_width = 16;
3272 break;
3273 case SNDRV_PCM_FORMAT_S24_LE:
3274 snd_soc_update_bits(codec,
3275 TAPAN_A_CDC_CONN_RX_SB_B1_CTL,
3276 0xFF, 0x00);
3277 snd_soc_update_bits(codec,
3278 TAPAN_A_CDC_CONN_RX_SB_B2_CTL,
3279 0xFF, 0x00);
3280 tapan->dai[dai->id].bit_width = 24;
3281 break;
3282 default:
3283 dev_err(codec->dev, "Invalid format\n");
3284 break;
3285 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003286 tapan->dai[dai->id].rate = params_rate(params);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003287 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003288 break;
3289 default:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003290 dev_err(codec->dev, "%s: Invalid stream type %d\n", __func__,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003291 substream->stream);
3292 return -EINVAL;
3293 }
3294
3295 return 0;
3296}
3297
3298static struct snd_soc_dai_ops tapan_dai_ops = {
3299 .startup = tapan_startup,
3300 .shutdown = tapan_shutdown,
3301 .hw_params = tapan_hw_params,
3302 .set_sysclk = tapan_set_dai_sysclk,
3303 .set_fmt = tapan_set_dai_fmt,
3304 .set_channel_map = tapan_set_channel_map,
3305 .get_channel_map = tapan_get_channel_map,
3306};
3307
3308static struct snd_soc_dai_driver tapan_dai[] = {
3309 {
3310 .name = "tapan_rx1",
3311 .id = AIF1_PB,
3312 .playback = {
3313 .stream_name = "AIF1 Playback",
3314 .rates = WCD9306_RATES,
3315 .formats = TAPAN_FORMATS,
3316 .rate_max = 192000,
3317 .rate_min = 8000,
3318 .channels_min = 1,
3319 .channels_max = 2,
3320 },
3321 .ops = &tapan_dai_ops,
3322 },
3323 {
3324 .name = "tapan_tx1",
3325 .id = AIF1_CAP,
3326 .capture = {
3327 .stream_name = "AIF1 Capture",
3328 .rates = WCD9306_RATES,
3329 .formats = TAPAN_FORMATS,
3330 .rate_max = 192000,
3331 .rate_min = 8000,
3332 .channels_min = 1,
3333 .channels_max = 4,
3334 },
3335 .ops = &tapan_dai_ops,
3336 },
3337 {
3338 .name = "tapan_rx2",
3339 .id = AIF2_PB,
3340 .playback = {
3341 .stream_name = "AIF2 Playback",
3342 .rates = WCD9306_RATES,
3343 .formats = TAPAN_FORMATS,
3344 .rate_min = 8000,
3345 .rate_max = 192000,
3346 .channels_min = 1,
3347 .channels_max = 2,
3348 },
3349 .ops = &tapan_dai_ops,
3350 },
3351 {
3352 .name = "tapan_tx2",
3353 .id = AIF2_CAP,
3354 .capture = {
3355 .stream_name = "AIF2 Capture",
3356 .rates = WCD9306_RATES,
3357 .formats = TAPAN_FORMATS,
3358 .rate_max = 192000,
3359 .rate_min = 8000,
3360 .channels_min = 1,
3361 .channels_max = 4,
3362 },
3363 .ops = &tapan_dai_ops,
3364 },
3365 {
3366 .name = "tapan_tx3",
3367 .id = AIF3_CAP,
3368 .capture = {
3369 .stream_name = "AIF3 Capture",
3370 .rates = WCD9306_RATES,
3371 .formats = TAPAN_FORMATS,
3372 .rate_max = 48000,
3373 .rate_min = 8000,
3374 .channels_min = 1,
3375 .channels_max = 2,
3376 },
3377 .ops = &tapan_dai_ops,
3378 },
3379 {
3380 .name = "tapan_rx3",
3381 .id = AIF3_PB,
3382 .playback = {
3383 .stream_name = "AIF3 Playback",
3384 .rates = WCD9306_RATES,
3385 .formats = TAPAN_FORMATS,
3386 .rate_min = 8000,
3387 .rate_max = 192000,
3388 .channels_min = 1,
3389 .channels_max = 2,
3390 },
3391 .ops = &tapan_dai_ops,
3392 },
3393};
3394
3395static struct snd_soc_dai_driver tapan_i2s_dai[] = {
3396 {
3397 .name = "tapan_i2s_rx1",
3398 .id = AIF1_PB,
3399 .playback = {
3400 .stream_name = "AIF1 Playback",
3401 .rates = WCD9306_RATES,
3402 .formats = TAPAN_FORMATS,
3403 .rate_max = 192000,
3404 .rate_min = 8000,
3405 .channels_min = 1,
3406 .channels_max = 4,
3407 },
3408 .ops = &tapan_dai_ops,
3409 },
3410 {
3411 .name = "tapan_i2s_tx1",
3412 .id = AIF1_CAP,
3413 .capture = {
3414 .stream_name = "AIF1 Capture",
3415 .rates = WCD9306_RATES,
3416 .formats = TAPAN_FORMATS,
3417 .rate_max = 192000,
3418 .rate_min = 8000,
3419 .channels_min = 1,
3420 .channels_max = 4,
3421 },
3422 .ops = &tapan_dai_ops,
3423 },
3424};
3425
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003426static int tapan_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
3427 bool up)
3428{
3429 int ret = 0;
3430 struct wcd9xxx_ch *ch;
3431
3432 if (up) {
3433 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
3434 ret = wcd9xxx_get_slave_port(ch->ch_num);
3435 if (ret < 0) {
3436 pr_debug("%s: Invalid slave port ID: %d\n",
3437 __func__, ret);
3438 ret = -EINVAL;
3439 } else {
3440 set_bit(ret, &dai->ch_mask);
3441 }
3442 }
3443 } else {
3444 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
3445 msecs_to_jiffies(
3446 TAPAN_SLIM_CLOSE_TIMEOUT));
3447 if (!ret) {
3448 pr_debug("%s: Slim close tx/rx wait timeout\n",
3449 __func__);
3450 ret = -ETIMEDOUT;
3451 } else {
3452 ret = 0;
3453 }
3454 }
3455 return ret;
3456}
3457
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003458static int tapan_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
3459 struct snd_kcontrol *kcontrol,
3460 int event)
3461{
3462 struct wcd9xxx *core;
3463 struct snd_soc_codec *codec = w->codec;
3464 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003465 int ret = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003466 struct wcd9xxx_codec_dai_data *dai;
3467
3468 core = dev_get_drvdata(codec->dev->parent);
3469
3470 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
3471 __func__, w->codec->name);
3472 dev_dbg(codec->dev, "%s: num_dai %d stream name %s event %d\n",
3473 __func__, w->codec->num_dai, w->sname, event);
3474
3475 /* Execute the callback only if interface type is slimbus */
3476 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3477 return 0;
3478
3479 dai = &tapan_p->dai[w->shift];
3480 dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
3481 __func__, w->name, w->shift, event);
3482
3483 switch (event) {
3484 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003485 (void) tapan_codec_enable_slim_chmask(dai, true);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003486 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
3487 dai->rate, dai->bit_width,
3488 &dai->grph);
3489 break;
3490 case SND_SOC_DAPM_POST_PMD:
3491 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
3492 dai->grph);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003493 ret = tapan_codec_enable_slim_chmask(dai, false);
3494 if (ret < 0) {
3495 ret = wcd9xxx_disconnect_port(core,
3496 &dai->wcd9xxx_ch_list,
3497 dai->grph);
3498 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
3499 __func__, ret);
3500 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003501 break;
3502 }
3503 return ret;
3504}
3505
3506static int tapan_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
3507 struct snd_kcontrol *kcontrol,
3508 int event)
3509{
3510 struct wcd9xxx *core;
3511 struct snd_soc_codec *codec = w->codec;
3512 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
3513 u32 ret = 0;
3514 struct wcd9xxx_codec_dai_data *dai;
3515
3516 core = dev_get_drvdata(codec->dev->parent);
3517
3518 dev_dbg(codec->dev, "%s: event called! codec name %s\n",
3519 __func__, w->codec->name);
3520 dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
3521 __func__, w->codec->num_dai, w->sname);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003522 /* Execute the callback only if interface type is slimbus */
3523 if (tapan_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3524 return 0;
3525
3526 dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
3527 __func__, w->name, event, w->shift);
3528
3529 dai = &tapan_p->dai[w->shift];
3530 switch (event) {
3531 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003532 (void) tapan_codec_enable_slim_chmask(dai, true);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003533 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3534 dai->rate, dai->bit_width,
3535 &dai->grph);
3536 break;
3537 case SND_SOC_DAPM_POST_PMD:
3538 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3539 dai->grph);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003540 ret = tapan_codec_enable_slim_chmask(dai, false);
3541 if (ret < 0) {
3542 ret = wcd9xxx_disconnect_port(core,
3543 &dai->wcd9xxx_ch_list,
3544 dai->grph);
3545 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
3546 __func__, ret);
3547 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003548 break;
3549 }
3550 return ret;
3551}
3552
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003553
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003554static int tapan_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
3555 struct snd_kcontrol *kcontrol, int event)
3556{
3557 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003558 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003559
3560 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
3561
3562 switch (event) {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003563 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003564 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
3565 WCD9XXX_CLSH_STATE_EAR,
3566 WCD9XXX_CLSH_REQ_ENABLE,
3567 WCD9XXX_CLSH_EVENT_POST_PA);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003568
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003569 usleep_range(5000, 5010);
3570 break;
3571 case SND_SOC_DAPM_POST_PMD:
3572 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
3573 WCD9XXX_CLSH_STATE_EAR,
3574 WCD9XXX_CLSH_REQ_DISABLE,
3575 WCD9XXX_CLSH_EVENT_POST_PA);
3576 usleep_range(5000, 5010);
3577 }
3578 return 0;
3579}
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003580
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003581static int tapan_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
3582 struct snd_kcontrol *kcontrol, int event)
3583{
3584 struct snd_soc_codec *codec = w->codec;
3585 struct tapan_priv *tapan_p = snd_soc_codec_get_drvdata(codec);
3586
3587 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
3588
3589 switch (event) {
3590 case SND_SOC_DAPM_PRE_PMU:
3591 wcd9xxx_clsh_fsm(codec, &tapan_p->clsh_d,
3592 WCD9XXX_CLSH_STATE_EAR,
3593 WCD9XXX_CLSH_REQ_ENABLE,
3594 WCD9XXX_CLSH_EVENT_PRE_DAC);
3595 break;
3596 }
3597
3598 return 0;
3599}
3600
3601static int tapan_codec_dsm_mux_event(struct snd_soc_dapm_widget *w,
3602 struct snd_kcontrol *kcontrol, int event)
3603{
3604 struct snd_soc_codec *codec = w->codec;
3605 u8 reg_val, zoh_mux_val = 0x00;
3606
3607 dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
3608
3609 switch (event) {
3610 case SND_SOC_DAPM_POST_PMU:
3611 reg_val = snd_soc_read(codec, TAPAN_A_CDC_CONN_CLSH_CTL);
3612
3613 if ((reg_val & 0x30) == 0x10)
3614 zoh_mux_val = 0x04;
3615 else if ((reg_val & 0x30) == 0x20)
3616 zoh_mux_val = 0x08;
3617
3618 if (zoh_mux_val != 0x00)
3619 snd_soc_update_bits(codec,
3620 TAPAN_A_CDC_CONN_CLSH_CTL,
3621 0x0C, zoh_mux_val);
3622 break;
3623
3624 case SND_SOC_DAPM_POST_PMD:
3625 snd_soc_update_bits(codec, TAPAN_A_CDC_CONN_CLSH_CTL,
3626 0x0C, 0x00);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003627 break;
3628 }
3629 return 0;
3630}
3631
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003632static int tapan_codec_enable_anc_ear(struct snd_soc_dapm_widget *w,
3633 struct snd_kcontrol *kcontrol, int event)
3634{
3635 struct snd_soc_codec *codec = w->codec;
3636 int ret = 0;
3637
3638 switch (event) {
3639 case SND_SOC_DAPM_PRE_PMU:
3640 ret = tapan_codec_enable_anc(w, kcontrol, event);
3641 msleep(50);
3642 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_EN, 0x10, 0x10);
3643 break;
3644 case SND_SOC_DAPM_POST_PMU:
3645 ret = tapan_codec_enable_ear_pa(w, kcontrol, event);
3646 break;
3647 case SND_SOC_DAPM_PRE_PMD:
3648 snd_soc_update_bits(codec, TAPAN_A_RX_EAR_EN, 0x10, 0x00);
3649 msleep(40);
3650 ret |= tapan_codec_enable_anc(w, kcontrol, event);
3651 break;
3652 case SND_SOC_DAPM_POST_PMD:
3653 ret = tapan_codec_enable_ear_pa(w, kcontrol, event);
3654 break;
3655 }
3656 return ret;
3657}
3658
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003659
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003660/* Todo: Have seperate dapm widgets for I2S and Slimbus.
3661 * Might Need to have callbacks registered only for slimbus
3662 */
3663static const struct snd_soc_dapm_widget tapan_dapm_widgets[] = {
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003664
3665 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
3666 AIF1_PB, 0, tapan_codec_enable_slimrx,
3667 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3668 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
3669 AIF2_PB, 0, tapan_codec_enable_slimrx,
3670 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3671 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
3672 AIF3_PB, 0, tapan_codec_enable_slimrx,
3673 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3674
3675 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAPAN_RX1, 0,
3676 &slim_rx_mux[TAPAN_RX1]),
3677 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAPAN_RX2, 0,
3678 &slim_rx_mux[TAPAN_RX2]),
3679 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAPAN_RX3, 0,
3680 &slim_rx_mux[TAPAN_RX3]),
3681 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAPAN_RX4, 0,
3682 &slim_rx_mux[TAPAN_RX4]),
3683 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAPAN_RX5, 0,
3684 &slim_rx_mux[TAPAN_RX5]),
3685
3686 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
3687 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
3688 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
3689 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
3690 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
3691
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003692
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003693 /* RX1 MIX1 mux inputs */
3694 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3695 &rx_mix1_inp1_mux),
3696 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3697 &rx_mix1_inp2_mux),
3698 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3699 &rx_mix1_inp3_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003700
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003701 /* RX2 MIX1 mux inputs */
3702 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3703 &rx2_mix1_inp1_mux),
3704 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3705 &rx2_mix1_inp2_mux),
3706 SND_SOC_DAPM_MUX("RX2 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3707 &rx2_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003708
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003709 /* RX3 MIX1 mux inputs */
3710 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3711 &rx3_mix1_inp1_mux),
3712 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3713 &rx3_mix1_inp2_mux),
3714 SND_SOC_DAPM_MUX("RX3 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3715 &rx3_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003716
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003717 /* RX4 MIX1 mux inputs */
3718 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3719 &rx4_mix1_inp1_mux),
3720 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3721 &rx4_mix1_inp2_mux),
3722 SND_SOC_DAPM_MUX("RX4 MIX1 INP3", SND_SOC_NOPM, 0, 0,
3723 &rx4_mix1_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003724
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003725 /* RX1 MIX2 mux inputs */
3726 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
3727 &rx1_mix2_inp1_mux),
3728 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
3729 &rx1_mix2_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003730
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003731 /* RX2 MIX2 mux inputs */
3732 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
3733 &rx2_mix2_inp1_mux),
3734 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
3735 &rx2_mix2_inp2_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003736
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003737 /* RX4 MIX2 mux inputs */
3738 SND_SOC_DAPM_MUX("RX4 MIX2 INP1", SND_SOC_NOPM, 0, 0,
3739 &rx4_mix2_inp1_mux),
3740 SND_SOC_DAPM_MUX("RX4 MIX2 INP2", SND_SOC_NOPM, 0, 0,
3741 &rx4_mix2_inp2_mux),
3742
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003743
3744 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
3745 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003746 SND_SOC_DAPM_MIXER("RX4 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003747
3748 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
3749 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3750 SND_SOC_DAPM_POST_PMU),
3751 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
3752 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3753 SND_SOC_DAPM_POST_PMU),
3754 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAPAN_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
3755 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3756 SND_SOC_DAPM_POST_PMU),
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003757 SND_SOC_DAPM_MIXER_E("RX4 MIX2", TAPAN_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003758 0, tapan_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
3759 SND_SOC_DAPM_POST_PMU),
3760
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003761 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAPAN_A_CDC_RX1_B6_CTL, 5, 0,
3762 NULL, 0),
3763 SND_SOC_DAPM_MIXER("RX2 CHAIN", TAPAN_A_CDC_RX2_B6_CTL, 5, 0,
3764 NULL, 0),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003765
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003766 SND_SOC_DAPM_MUX_E("CLASS_H_DSM MUX", SND_SOC_NOPM, 0, 0,
3767 &class_h_dsm_mux, tapan_codec_dsm_mux_event,
3768 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003769
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003770 /* RX Bias */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003771 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
3772 tapan_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
3773 SND_SOC_DAPM_POST_PMD),
3774
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003775 /*EAR */
3776 SND_SOC_DAPM_PGA_E("EAR PA", TAPAN_A_RX_EAR_EN, 4, 0, NULL, 0,
3777 tapan_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
3778 SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003779
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003780 SND_SOC_DAPM_MIXER_E("DAC1", TAPAN_A_RX_EAR_EN, 6, 0, dac1_switch,
3781 ARRAY_SIZE(dac1_switch), tapan_codec_ear_dac_event,
3782 SND_SOC_DAPM_PRE_PMU),
3783
3784 /* Headphone Left */
3785 SND_SOC_DAPM_PGA_E("HPHL", TAPAN_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
3786 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3787 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3788
3789 SND_SOC_DAPM_MIXER_E("HPHL DAC", TAPAN_A_RX_HPH_L_DAC_CTL, 7, 0,
3790 hphl_switch, ARRAY_SIZE(hphl_switch), tapan_hphl_dac_event,
3791 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3792
3793 /* Headphone Right */
3794 SND_SOC_DAPM_PGA_E("HPHR", TAPAN_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
3795 tapan_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3796 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3797
3798 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAPAN_A_RX_HPH_R_DAC_CTL, 7, 0,
3799 tapan_hphr_dac_event,
3800 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3801
3802 /* LINEOUT1*/
3803 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAPAN_A_RX_LINE_1_DAC_CTL, 7, 0
3804 , tapan_lineout_dac_event,
3805 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3806
3807 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAPAN_A_RX_LINE_CNP_EN, 0, 0, NULL,
3808 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3809 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3810
3811 /* LINEOUT2*/
3812 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
3813 &rx_dac5_mux),
3814
3815 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAPAN_A_RX_LINE_2_DAC_CTL, 7, 0
3816 , tapan_lineout_dac_event,
3817 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3818
3819 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAPAN_A_RX_LINE_CNP_EN, 1, 0, NULL,
3820 0, tapan_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3821 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3822
3823 /* CLASS-D SPK */
3824 SND_SOC_DAPM_MIXER_E("SPK DAC", SND_SOC_NOPM, 0, 0,
3825 spk_dac_switch, ARRAY_SIZE(spk_dac_switch), tapan_spk_dac_event,
3826 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3827
3828 SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM, 0, 0 , NULL,
3829 0, tapan_codec_enable_spk_pa,
3830 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3831
3832 SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
3833 tapan_codec_enable_vdd_spkr,
3834 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3835
3836 SND_SOC_DAPM_OUTPUT("EAR"),
3837 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
3838 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
3839 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
3840 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
3841
3842 /* TX Path*/
3843 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
3844 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3845
3846 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
3847 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3848
3849 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
3850 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
3851
3852 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAPAN_TX1, 0,
3853 &sb_tx1_mux),
3854 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAPAN_TX2, 0,
3855 &sb_tx2_mux),
3856 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAPAN_TX3, 0,
3857 &sb_tx3_mux),
3858 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAPAN_TX4, 0,
3859 &sb_tx4_mux),
3860 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TAPAN_TX5, 0,
3861 &sb_tx5_mux),
3862
3863 SND_SOC_DAPM_SUPPLY("CDC_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003864 0),
3865
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003866 /* Decimator MUX */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003867 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
3868 &dec1_mux, tapan_codec_enable_dec,
3869 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3870 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3871
3872 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
3873 &dec2_mux, tapan_codec_enable_dec,
3874 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3875 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3876
3877 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
3878 &dec3_mux, tapan_codec_enable_dec,
3879 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3880 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3881
3882 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAPAN_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
3883 &dec4_mux, tapan_codec_enable_dec,
3884 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
3885 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
3886
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003887 SND_SOC_DAPM_SUPPLY("LDO_H", TAPAN_A_LDO_H_MODE_1, 7, 0,
3888 tapan_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
3889
3890 SND_SOC_DAPM_SUPPLY("COMP0_CLK", SND_SOC_NOPM, 0, 0,
3891 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
3892 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
3893 SND_SOC_DAPM_SUPPLY("COMP1_CLK", SND_SOC_NOPM, 1, 0,
3894 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
3895 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
3896 SND_SOC_DAPM_SUPPLY("COMP2_CLK", SND_SOC_NOPM, 2, 0,
3897 tapan_config_compander, SND_SOC_DAPM_PRE_PMU |
3898 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
3899
3900 SND_SOC_DAPM_INPUT("AMIC1"),
3901 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", TAPAN_A_MICB_1_CTL, 7, 0,
3902 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3903 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3904 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", TAPAN_A_MICB_1_CTL, 7, 0,
3905 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3906 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3907 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", TAPAN_A_MICB_1_CTL, 7, 0,
3908 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3909 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3910
3911 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAPAN_A_TX_1_EN, 7, 0,
3912 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3913 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3914 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAPAN_A_TX_2_EN, 7, 0,
3915 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3916 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3917
3918 SND_SOC_DAPM_INPUT("AMIC3"),
3919 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAPAN_A_TX_3_EN, 7, 0,
3920 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3921 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3922
3923 SND_SOC_DAPM_INPUT("AMIC4"),
3924 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAPAN_A_TX_4_EN, 7, 0,
3925 tapan_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3926 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3927
3928 SND_SOC_DAPM_INPUT("AMIC5"),
3929 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAPAN_A_TX_5_EN, 7, 0,
3930 tapan_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
3931
3932 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
3933 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
3934
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07003935 SND_SOC_DAPM_OUTPUT("ANC HEADPHONE"),
3936 SND_SOC_DAPM_PGA_E("ANC HPHL", SND_SOC_NOPM, 5, 0, NULL, 0,
3937 tapan_codec_enable_anc_hph,
3938 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
3939 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
3940 SND_SOC_DAPM_PGA_E("ANC HPHR", SND_SOC_NOPM, 4, 0, NULL, 0,
3941 tapan_codec_enable_anc_hph, SND_SOC_DAPM_PRE_PMU |
3942 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD |
3943 SND_SOC_DAPM_POST_PMU),
3944 SND_SOC_DAPM_OUTPUT("ANC EAR"),
3945 SND_SOC_DAPM_PGA_E("ANC EAR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
3946 tapan_codec_enable_anc_ear,
3947 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
3948 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3949 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003950
3951 SND_SOC_DAPM_INPUT("AMIC2"),
3952 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", TAPAN_A_MICB_2_CTL, 7, 0,
3953 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3954 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3955 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", TAPAN_A_MICB_2_CTL, 7, 0,
3956 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3957 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3958 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", TAPAN_A_MICB_2_CTL, 7, 0,
3959 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3960 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3961 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", TAPAN_A_MICB_2_CTL, 7, 0,
3962 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3963 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3964 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", TAPAN_A_MICB_3_CTL, 7, 0,
3965 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3966 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3967 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", TAPAN_A_MICB_3_CTL, 7, 0,
3968 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3969 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3970 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", TAPAN_A_MICB_3_CTL, 7, 0,
3971 tapan_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3972 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3973
3974 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
3975 AIF1_CAP, 0, tapan_codec_enable_slimtx,
3976 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3977
3978 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
3979 AIF2_CAP, 0, tapan_codec_enable_slimtx,
3980 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3981
3982 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
3983 AIF3_CAP, 0, tapan_codec_enable_slimtx,
3984 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3985
Bhalchandra Gajareea898742013-03-05 18:15:53 -08003986 /* Digital Mic Inputs */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08003987 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
3988 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3989 SND_SOC_DAPM_POST_PMD),
3990
3991 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
3992 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3993 SND_SOC_DAPM_POST_PMD),
3994
3995 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
3996 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3997 SND_SOC_DAPM_POST_PMD),
3998
3999 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
4000 tapan_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4001 SND_SOC_DAPM_POST_PMD),
4002
4003 /* Sidetone */
4004 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
4005 SND_SOC_DAPM_PGA("IIR1", TAPAN_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
4006
4007 /* AUX PGA */
4008 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAPAN_A_RX_AUX_SW_CTL, 7, 0,
4009 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
4010 SND_SOC_DAPM_POST_PMD),
4011
4012 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAPAN_A_RX_AUX_SW_CTL, 6, 0,
4013 tapan_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
4014 SND_SOC_DAPM_POST_PMD),
4015
4016 /* Lineout, ear and HPH PA Mixers */
4017
4018 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
4019 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
4020
4021 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
4022 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
4023
4024 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
4025 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
4026
4027 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
4028 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
4029
4030 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
4031 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004032};
4033
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004034static irqreturn_t tapan_slimbus_irq(int irq, void *data)
4035{
4036 struct tapan_priv *priv = data;
4037 struct snd_soc_codec *codec = priv->codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004038 unsigned long status = 0;
4039 int i, j, port_id, k;
4040 u32 bit;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004041 u8 val;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004042 bool tx, cleared;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004043
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004044 for (i = TAPAN_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
4045 i <= TAPAN_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
4046 val = wcd9xxx_interface_reg_read(codec->control_data, i);
4047 status |= ((u32)val << (8 * j));
4048 }
4049
4050 for_each_set_bit(j, &status, 32) {
4051 tx = (j >= 16 ? true : false);
4052 port_id = (tx ? j - 16 : j);
4053 val = wcd9xxx_interface_reg_read(codec->control_data,
4054 TAPAN_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
4055 if (val & TAPAN_SLIM_IRQ_OVERFLOW)
4056 pr_err_ratelimited(
4057 "%s: overflow error on %s port %d, value %x\n",
4058 __func__, (tx ? "TX" : "RX"), port_id, val);
4059 if (val & TAPAN_SLIM_IRQ_UNDERFLOW)
4060 pr_err_ratelimited(
4061 "%s: underflow error on %s port %d, value %x\n",
4062 __func__, (tx ? "TX" : "RX"), port_id, val);
4063 if (val & TAPAN_SLIM_IRQ_PORT_CLOSED) {
4064 /*
4065 * INT SOURCE register starts from RX to TX
4066 * but port number in the ch_mask is in opposite way
4067 */
4068 bit = (tx ? j - 16 : j + 16);
4069 dev_dbg(codec->dev, "%s: %s port %d closed value %x, bit %u\n",
4070 __func__, (tx ? "TX" : "RX"), port_id, val,
4071 bit);
4072 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
4073 dev_dbg(codec->dev, "%s: priv->dai[%d].ch_mask = 0x%lx\n",
4074 __func__, k, priv->dai[k].ch_mask);
4075 if (test_and_clear_bit(bit,
4076 &priv->dai[k].ch_mask)) {
4077 cleared = true;
4078 if (!priv->dai[k].ch_mask)
4079 wake_up(&priv->dai[k].dai_wait);
4080 /*
4081 * There are cases when multiple DAIs
4082 * might be using the same slimbus
4083 * channel. Hence don't break here.
4084 */
4085 }
4086 }
4087 WARN(!cleared,
4088 "Couldn't find slimbus %s port %d for closing\n",
4089 (tx ? "TX" : "RX"), port_id);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004090 }
4091 wcd9xxx_interface_reg_write(codec->control_data,
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004092 TAPAN_SLIM_PGD_PORT_INT_CLR_RX_0 +
4093 (j / 8),
4094 1 << (j % 8));
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004095 }
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004096
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004097 return IRQ_HANDLED;
4098}
4099
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004100static int tapan_handle_pdata(struct tapan_priv *tapan)
4101{
4102 struct snd_soc_codec *codec = tapan->codec;
4103 struct wcd9xxx_pdata *pdata = tapan->resmgr.pdata;
4104 int k1, k2, k3, rc = 0;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004105 u8 txfe_bypass = pdata->amic_settings.txfe_enable;
4106 u8 txfe_buff = pdata->amic_settings.txfe_buff;
4107 u8 flag = pdata->amic_settings.use_pdata;
4108 u8 i = 0, j = 0;
4109 u8 val_txfe = 0, value = 0;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004110
4111 if (!pdata) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004112 dev_err(codec->dev, "%s: NULL pdata\n", __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004113 rc = -ENODEV;
4114 goto done;
4115 }
4116
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004117 /* Make sure settings are correct */
4118 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
4119 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
4120 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
4121 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004122 dev_err(codec->dev, "%s: Invalid ldoh voltage or bias cfilt\n",
4123 __func__);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004124 rc = -EINVAL;
4125 goto done;
4126 }
4127 /* figure out k value */
4128 k1 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt1_mv);
4129 k2 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt2_mv);
4130 k3 = wcd9xxx_resmgr_get_k_val(&tapan->resmgr, pdata->micbias.cfilt3_mv);
4131
4132 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004133 dev_err(codec->dev,
4134 "%s: could not get K value. k1 = %d k2 = %d k3 = %d\n",
4135 __func__, k1, k2, k3);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004136 rc = -EINVAL;
4137 goto done;
4138 }
4139 /* Set voltage level and always use LDO */
4140 snd_soc_update_bits(codec, TAPAN_A_LDO_H_MODE_1, 0x0C,
4141 (pdata->micbias.ldoh_v << 2));
4142
4143 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
4144 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
4145 snd_soc_update_bits(codec, TAPAN_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
4146
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004147 i = 0;
4148 while (i < 5) {
4149 if (flag & (0x01 << i)) {
4150 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
4151 val_txfe = val_txfe |
4152 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
4153 snd_soc_update_bits(codec,
4154 TAPAN_A_TX_1_2_TEST_EN + j * 10,
4155 0x30, val_txfe);
4156 }
4157 if (flag & (0x01 << (i + 1))) {
4158 val_txfe = (txfe_bypass &
4159 (0x01 << (i + 1))) ? 0x02 : 0x00;
4160 val_txfe |= (txfe_buff &
4161 (0x01 << (i + 1))) ? 0x01 : 0x00;
4162 snd_soc_update_bits(codec,
4163 TAPAN_A_TX_1_2_TEST_EN + j * 10,
4164 0x03, val_txfe);
4165 }
4166 /* Tapan only has TAPAN_A_TX_1_2_TEST_EN and
4167 TAPAN_A_TX_4_5_TEST_EN reg */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004168
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004169 if (i == 0) {
4170 i = 3;
4171 continue;
4172 } else if (i == 3) {
4173 break;
4174 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004175 }
4176
4177 if (pdata->ocp.use_pdata) {
4178 /* not defined in CODEC specification */
4179 if (pdata->ocp.hph_ocp_limit == 1 ||
4180 pdata->ocp.hph_ocp_limit == 5) {
4181 rc = -EINVAL;
4182 goto done;
4183 }
4184 snd_soc_update_bits(codec, TAPAN_A_RX_COM_OCP_CTL,
4185 0x0F, pdata->ocp.num_attempts);
4186 snd_soc_write(codec, TAPAN_A_RX_COM_OCP_COUNT,
4187 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
4188 snd_soc_update_bits(codec, TAPAN_A_RX_HPH_OCP_CTL,
4189 0xE0, (pdata->ocp.hph_ocp_limit << 5));
4190 }
4191
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004192 /* Set micbias capless mode with tail current */
4193 value = (pdata->micbias.bias1_cap_mode == MICBIAS_EXT_BYP_CAP ?
4194 0x00 : 0x10);
4195 snd_soc_update_bits(codec, TAPAN_A_MICB_1_CTL, 0x10, value);
4196 value = (pdata->micbias.bias2_cap_mode == MICBIAS_EXT_BYP_CAP ?
4197 0x00 : 0x10);
4198 snd_soc_update_bits(codec, TAPAN_A_MICB_2_CTL, 0x10, value);
4199 value = (pdata->micbias.bias3_cap_mode == MICBIAS_EXT_BYP_CAP ?
4200 0x00 : 0x10);
4201 snd_soc_update_bits(codec, TAPAN_A_MICB_3_CTL, 0x10, value);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004202
4203done:
4204 return rc;
4205}
4206
4207static const struct tapan_reg_mask_val tapan_reg_defaults[] = {
4208
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004209 /* enable QFUSE for wcd9306 */
4210 TAPAN_REG_VAL(TAPAN_A_QFUSE_CTL, 0x03),
4211
4212 /* PROGRAM_THE_0P85V_VBG_REFERENCE = V_0P858V */
4213 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x04),
4214
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004215 TAPAN_REG_VAL(TAPAN_A_CDC_CLK_POWER_CTL, 0x03),
4216
4217 /* EAR PA deafults */
4218 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CMBUFF, 0x05),
4219
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004220 /* RX1 and RX2 defaults */
4221 TAPAN_REG_VAL(TAPAN_A_CDC_RX1_B6_CTL, 0xA0),
4222 TAPAN_REG_VAL(TAPAN_A_CDC_RX2_B6_CTL, 0xA0),
4223
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004224 /* Heaset set Right from RX2 */
4225 TAPAN_REG_VAL(TAPAN_A_CDC_CONN_RX2_B2_CTL, 0x10),
4226
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004227
4228 /*
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004229 * The following only need to be written for Tapan 1.0 parts.
4230 * Tapan 2.0 will have appropriate defaults for these registers.
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004231 */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004232
4233 /* Required defaults for class H operation */
4234 /* borrowed from Taiko class-h */
4235 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CHOP_CTL, 0xF4),
4236 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x08),
4237 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_1, 0x5B),
4238 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_3, 0x60),
4239
4240 /* TODO: Check below reg writes conflict with above */
4241 /* PROGRAM_THE_0P85V_VBG_REFERENCE = V_0P858V */
4242 TAPAN_REG_VAL(TAPAN_A_BIAS_CURR_CTL_2, 0x04),
4243 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x54),
4244 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CHOP_CTL, 0x74),
4245 TAPAN_REG_VAL(TAPAN_A_RX_BUCK_BIAS1, 0x62),
4246
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004247 /* Choose max non-overlap time for NCP */
4248 TAPAN_REG_VAL(TAPAN_A_NCP_CLK, 0xFC),
4249 /* Use 25mV/50mV for deltap/m to reduce ripple */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004250 TAPAN_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x08),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004251 /*
4252 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
4253 * Note that the other bits of this register will be changed during
4254 * Rx PA bring up.
4255 */
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004256 TAPAN_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004257 /* Reduce HPH DAC bias to 70% */
4258 TAPAN_REG_VAL(TAPAN_A_RX_HPH_BIAS_PA, 0x7A),
4259 /*Reduce EAR DAC bias to 70% */
4260 TAPAN_REG_VAL(TAPAN_A_RX_EAR_BIAS_PA, 0x76),
4261 /* Reduce LINE DAC bias to 70% */
4262 TAPAN_REG_VAL(TAPAN_A_RX_LINE_BIAS_PA, 0x78),
4263
4264 /*
4265 * There is a diode to pull down the micbias while doing
4266 * insertion detection. This diode can cause leakage.
4267 * Set bit 0 to 1 to prevent leakage.
4268 * Setting this bit of micbias 2 prevents leakage for all other micbias.
4269 */
4270 TAPAN_REG_VAL(TAPAN_A_MICB_2_MBHC, 0x41),
4271
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004272};
4273
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004274static const struct tapan_reg_mask_val tapan_2_x_reg_reset_values[] = {
4275
4276 TAPAN_REG_VAL(TAPAN_A_TX_7_MBHC_EN, 0x6C),
4277 TAPAN_REG_VAL(TAPAN_A_BUCK_CTRL_CCL_4, 0x51),
4278 TAPAN_REG_VAL(TAPAN_A_RX_HPH_CNP_WG_CTL, 0xDA),
4279 TAPAN_REG_VAL(TAPAN_A_RX_EAR_CNP, 0xC0),
4280 TAPAN_REG_VAL(TAPAN_A_RX_LINE_1_TEST, 0x02),
4281 TAPAN_REG_VAL(TAPAN_A_RX_LINE_2_TEST, 0x02),
4282 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_OCP_CTL, 0x97),
4283 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_CLIP_DET, 0x01),
4284 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_IEC, 0x00),
4285 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B1_CTL, 0xE4),
4286 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B2_CTL, 0x00),
4287 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_B3_CTL, 0x00),
4288 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_BUCK_NCP_VARS, 0x00),
4289 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_EAR, 0x00),
4290 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_HD_HPH, 0x00),
4291 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_EAR, 0x00),
4292 TAPAN_REG_VAL(TAPAN_A_CDC_CLSH_V_PA_MIN_HPH, 0x00),
4293};
4294
4295static const struct tapan_reg_mask_val tapan_1_0_reg_defaults[] = {
4296 /* Close leakage on the spkdrv */
4297 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_DBG_PWRSTG, 0x24),
4298 TAPAN_REG_VAL(TAPAN_A_SPKR_DRV_DBG_DAC, 0xE5),
4299
4300};
4301
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004302static void tapan_update_reg_defaults(struct snd_soc_codec *codec)
4303{
4304 u32 i;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004305 struct wcd9xxx *tapan_core = dev_get_drvdata(codec->dev->parent);
4306
4307 if (!TAPAN_IS_1_0(tapan_core->version)) {
4308 for (i = 0; i < ARRAY_SIZE(tapan_2_x_reg_reset_values); i++)
4309 snd_soc_write(codec, tapan_2_x_reg_reset_values[i].reg,
4310 tapan_2_x_reg_reset_values[i].val);
4311 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004312
4313 for (i = 0; i < ARRAY_SIZE(tapan_reg_defaults); i++)
4314 snd_soc_write(codec, tapan_reg_defaults[i].reg,
4315 tapan_reg_defaults[i].val);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004316
4317 if (TAPAN_IS_1_0(tapan_core->version)) {
4318 for (i = 0; i < ARRAY_SIZE(tapan_1_0_reg_defaults); i++)
4319 snd_soc_write(codec, tapan_1_0_reg_defaults[i].reg,
4320 tapan_1_0_reg_defaults[i].val);
4321 }
4322
4323 if (!TAPAN_IS_1_0(tapan_core->version))
4324 spkr_drv_wrnd = -1;
4325 else if (spkr_drv_wrnd == 1)
4326 snd_soc_write(codec, TAPAN_A_SPKR_DRV_EN, 0xEF);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004327}
4328
4329static const struct tapan_reg_mask_val tapan_codec_reg_init_val[] = {
4330 /* Initialize current threshold to 350MA
4331 * number of wait and run cycles to 4096
4332 */
4333 {TAPAN_A_RX_HPH_OCP_CTL, 0xE1, 0x61},
4334 {TAPAN_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
4335
4336 /* Initialize gain registers to use register gain */
4337 {TAPAN_A_RX_HPH_L_GAIN, 0x20, 0x20},
4338 {TAPAN_A_RX_HPH_R_GAIN, 0x20, 0x20},
4339 {TAPAN_A_RX_LINE_1_GAIN, 0x20, 0x20},
4340 {TAPAN_A_RX_LINE_2_GAIN, 0x20, 0x20},
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004341 {TAPAN_A_SPKR_DRV_GAIN, 0x04, 0x04},
4342
4343 /* Set RDAC5 MUX to take input from DEM3_INV.
4344 * This sets LO2 DAC to get input from DEM3_INV
4345 * for LO1 and LO2 to work as differential outputs.
4346 */
4347 {TAPAN_A_CDC_CONN_MISC, 0x04, 0x04},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004348
4349 /* CLASS H config */
4350 {TAPAN_A_CDC_CONN_CLSH_CTL, 0x3C, 0x14},
4351
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004352 /* Use 16 bit sample size for TX1 to TX5 */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004353 {TAPAN_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
4354 {TAPAN_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
4355 {TAPAN_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
4356 {TAPAN_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
4357 {TAPAN_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
4358
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004359 /* Disable SPK SWITCH */
4360 {TAPAN_A_SPKR_DRV_DAC_CTL, 0x04, 0x00},
4361
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004362 /* Use 16 bit sample size for RX */
4363 {TAPAN_A_CDC_CONN_RX_SB_B1_CTL, 0xFF, 0xAA},
4364 {TAPAN_A_CDC_CONN_RX_SB_B2_CTL, 0xFF, 0x2A},
4365
4366 /*enable HPF filter for TX paths */
4367 {TAPAN_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
4368 {TAPAN_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
4369 {TAPAN_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
4370 {TAPAN_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
4371
4372 /* config Decimator for DMIC CLK_MODE_1(3.2Mhz@9.6Mhz mclk) */
4373 {TAPAN_A_CDC_TX1_DMIC_CTL, 0x7, 0x1},
4374 {TAPAN_A_CDC_TX2_DMIC_CTL, 0x7, 0x1},
4375 {TAPAN_A_CDC_TX3_DMIC_CTL, 0x7, 0x1},
4376 {TAPAN_A_CDC_TX4_DMIC_CTL, 0x7, 0x1},
4377
4378 /* config DMIC clk to CLK_MODE_1 (3.2Mhz@9.6Mhz mclk) */
4379 {TAPAN_A_CDC_CLK_DMIC_B1_CTL, 0xEE, 0x22},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004380
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004381 /* Compander zone selection */
4382 {TAPAN_A_CDC_COMP0_B4_CTL, 0x3F, 0x37},
4383 {TAPAN_A_CDC_COMP1_B4_CTL, 0x3F, 0x37},
4384 {TAPAN_A_CDC_COMP2_B4_CTL, 0x3F, 0x37},
4385 {TAPAN_A_CDC_COMP0_B5_CTL, 0x7F, 0x7F},
4386 {TAPAN_A_CDC_COMP1_B5_CTL, 0x7F, 0x7F},
4387 {TAPAN_A_CDC_COMP2_B5_CTL, 0x7F, 0x7F},
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004388};
4389
4390static void tapan_codec_init_reg(struct snd_soc_codec *codec)
4391{
4392 u32 i;
4393
4394 for (i = 0; i < ARRAY_SIZE(tapan_codec_reg_init_val); i++)
4395 snd_soc_update_bits(codec, tapan_codec_reg_init_val[i].reg,
4396 tapan_codec_reg_init_val[i].mask,
4397 tapan_codec_reg_init_val[i].val);
4398}
4399
4400static int tapan_setup_irqs(struct tapan_priv *tapan)
4401{
4402 int i;
4403 int ret = 0;
4404 struct snd_soc_codec *codec = tapan->codec;
4405
4406 ret = wcd9xxx_request_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS,
4407 tapan_slimbus_irq, "SLIMBUS Slave", tapan);
4408 if (ret) {
4409 pr_err("%s: Failed to request irq %d\n", __func__,
4410 WCD9XXX_IRQ_SLIMBUS);
4411 goto exit;
4412 }
4413
4414 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
4415 wcd9xxx_interface_reg_write(codec->control_data,
4416 TAPAN_SLIM_PGD_PORT_INT_EN0 + i,
4417 0xFF);
4418exit:
4419 return ret;
4420}
4421
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07004422static void tapan_cleanup_irqs(struct tapan_priv *tapan)
4423{
4424 struct snd_soc_codec *codec = tapan->codec;
4425 wcd9xxx_free_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS, tapan);
4426}
4427
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004428int tapan_hs_detect(struct snd_soc_codec *codec,
4429 struct wcd9xxx_mbhc_config *mbhc_cfg)
4430{
4431 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
4432 return wcd9xxx_mbhc_start(&tapan->mbhc, mbhc_cfg);
4433}
4434EXPORT_SYMBOL_GPL(tapan_hs_detect);
4435
4436static struct wcd9xxx_reg_address tapan_reg_address = {
4437};
4438
4439static int tapan_codec_probe(struct snd_soc_codec *codec)
4440{
4441 struct wcd9xxx *control;
4442 struct tapan_priv *tapan;
4443 struct wcd9xxx_pdata *pdata;
4444 struct wcd9xxx *wcd9xxx;
4445 struct snd_soc_dapm_context *dapm = &codec->dapm;
4446 int ret = 0;
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07004447 int i, rco_clk_rate;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004448 void *ptr = NULL;
4449
4450 codec->control_data = dev_get_drvdata(codec->dev->parent);
4451 control = codec->control_data;
4452
4453 dev_info(codec->dev, "%s()\n", __func__);
4454
4455 tapan = kzalloc(sizeof(struct tapan_priv), GFP_KERNEL);
4456 if (!tapan) {
4457 dev_err(codec->dev, "Failed to allocate private data\n");
4458 return -ENOMEM;
4459 }
4460 for (i = 0 ; i < NUM_DECIMATORS; i++) {
4461 tx_hpf_work[i].tapan = tapan;
4462 tx_hpf_work[i].decimator = i + 1;
4463 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
4464 tx_hpf_corner_freq_callback);
4465 }
4466
4467 snd_soc_codec_set_drvdata(codec, tapan);
4468
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004469 /* TODO: Read buck voltage from DT property */
4470 tapan->clsh_d.buck_mv = WCD9XXX_CDC_BUCK_MV_1P8;
4471 wcd9xxx_clsh_init(&tapan->clsh_d, &tapan->resmgr);
4472
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004473 /* codec resmgr module init */
4474 wcd9xxx = codec->control_data;
4475 pdata = dev_get_platdata(codec->dev->parent);
4476 ret = wcd9xxx_resmgr_init(&tapan->resmgr, codec, wcd9xxx, pdata,
4477 &tapan_reg_address);
4478 if (ret) {
4479 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004480 return ret;
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004481 }
4482
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07004483 if (TAPAN_IS_1_0(control->version))
4484 rco_clk_rate = TAPAN_MCLK_CLK_12P288MHZ;
4485 else
4486 rco_clk_rate = TAPAN_MCLK_CLK_9P6MHZ;
4487
Joonwoo Parkccccba72013-04-26 11:19:46 -07004488 ret = wcd9xxx_mbhc_init(&tapan->mbhc, &tapan->resmgr, codec, NULL,
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07004489 WCD9XXX_MBHC_VERSION_TAPAN,
4490 rco_clk_rate);
Simmi Pateriya0a44d842013-04-03 01:12:42 +05304491 if (ret) {
4492 pr_err("%s: mbhc init failed %d\n", __func__, ret);
4493 return ret;
4494 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004495
4496 tapan->codec = codec;
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004497 for (i = 0; i < COMPANDER_MAX; i++) {
4498 tapan->comp_enabled[i] = 0;
4499 tapan->comp_fs[i] = COMPANDER_FS_48KHZ;
4500 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004501 tapan->intf_type = wcd9xxx_get_intf_type();
4502 tapan->aux_pga_cnt = 0;
4503 tapan->aux_l_gain = 0x1F;
4504 tapan->aux_r_gain = 0x1F;
4505 tapan_update_reg_defaults(codec);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004506
4507 dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
4508 __func__, wcd9xxx->mclk_rate);
4509
4510 if (wcd9xxx->mclk_rate == TAPAN_MCLK_CLK_12P288MHZ) {
4511 snd_soc_update_bits(codec, TAPAN_A_CHIP_CTL, 0x06, 0x0);
4512 snd_soc_update_bits(codec, TAPAN_A_RX_COM_TIMER_DIV, 0x01,
4513 0x01);
Phani Kumar Uppalapati43bc4152013-05-24 00:44:20 -07004514 } else if (wcd9xxx->mclk_rate == TAPAN_MCLK_CLK_9P6MHZ) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004515 snd_soc_update_bits(codec, TAPAN_A_CHIP_CTL, 0x06, 0x2);
4516 }
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004517 tapan_codec_init_reg(codec);
4518 ret = tapan_handle_pdata(tapan);
4519 if (IS_ERR_VALUE(ret)) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004520 dev_err(codec->dev, "%s: bad pdata\n", __func__);
4521 goto err_pdata;
4522 }
4523
4524 if (spkr_drv_wrnd > 0) {
4525 WCD9XXX_BCL_LOCK(&tapan->resmgr);
4526 wcd9xxx_resmgr_get_bandgap(&tapan->resmgr,
4527 WCD9XXX_BANDGAP_AUDIO_MODE);
4528 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004529 }
4530
4531 ptr = kmalloc((sizeof(tapan_rx_chs) +
4532 sizeof(tapan_tx_chs)), GFP_KERNEL);
4533 if (!ptr) {
4534 pr_err("%s: no mem for slim chan ctl data\n", __func__);
4535 ret = -ENOMEM;
4536 goto err_nomem_slimch;
4537 }
4538
4539 if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004540 snd_soc_dapm_new_controls(dapm, tapan_dapm_i2s_widgets,
4541 ARRAY_SIZE(tapan_dapm_i2s_widgets));
4542 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
4543 ARRAY_SIZE(audio_i2s_map));
4544 for (i = 0; i < ARRAY_SIZE(tapan_i2s_dai); i++)
4545 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004546 } else if (tapan->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
4547 for (i = 0; i < NUM_CODEC_DAIS; i++) {
4548 INIT_LIST_HEAD(&tapan->dai[i].wcd9xxx_ch_list);
4549 init_waitqueue_head(&tapan->dai[i].dai_wait);
4550 }
4551 }
4552
4553 control->num_rx_port = TAPAN_RX_MAX;
4554 control->rx_chs = ptr;
4555 memcpy(control->rx_chs, tapan_rx_chs, sizeof(tapan_rx_chs));
4556 control->num_tx_port = TAPAN_TX_MAX;
4557 control->tx_chs = ptr + sizeof(tapan_rx_chs);
4558 memcpy(control->tx_chs, tapan_tx_chs, sizeof(tapan_tx_chs));
4559
4560 snd_soc_dapm_sync(dapm);
4561
4562 (void) tapan_setup_irqs(tapan);
4563
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004564 atomic_set(&kp_tapan_priv, (unsigned long)tapan);
Phani Kumar Uppalapati3a5f8cc2013-04-08 21:30:02 -07004565 mutex_lock(&dapm->codec->mutex);
4566 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
4567 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
4568 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
4569 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
4570 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
4571 snd_soc_dapm_sync(dapm);
4572 mutex_unlock(&dapm->codec->mutex);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004573
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004574 codec->ignore_pmdown_time = 1;
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07004575
4576 if (ret)
4577 tapan_cleanup_irqs(tapan);
4578
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004579 return ret;
4580
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004581err_pdata:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004582 kfree(ptr);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004583err_nomem_slimch:
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004584 kfree(tapan);
4585 return ret;
4586}
4587
4588static int tapan_codec_remove(struct snd_soc_codec *codec)
4589{
4590 struct tapan_priv *tapan = snd_soc_codec_get_drvdata(codec);
4591
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004592 WCD9XXX_BCL_LOCK(&tapan->resmgr);
4593 atomic_set(&kp_tapan_priv, 0);
4594
4595 if (spkr_drv_wrnd > 0)
4596 wcd9xxx_resmgr_put_bandgap(&tapan->resmgr,
4597 WCD9XXX_BANDGAP_AUDIO_MODE);
4598 WCD9XXX_BCL_UNLOCK(&tapan->resmgr);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07004599
4600 tapan_cleanup_irqs(tapan);
4601
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004602 /* cleanup MBHC */
4603 wcd9xxx_mbhc_deinit(&tapan->mbhc);
4604 /* cleanup resmgr */
4605 wcd9xxx_resmgr_deinit(&tapan->resmgr);
4606
4607 kfree(tapan);
4608 return 0;
4609}
4610
4611static struct snd_soc_codec_driver soc_codec_dev_tapan = {
4612 .probe = tapan_codec_probe,
4613 .remove = tapan_codec_remove,
4614
4615 .read = tapan_read,
4616 .write = tapan_write,
4617
4618 .readable_register = tapan_readable,
4619 .volatile_register = tapan_volatile,
4620
4621 .reg_cache_size = TAPAN_CACHE_SIZE,
4622 .reg_cache_default = tapan_reset_reg_defaults,
4623 .reg_word_size = 1,
4624
4625 .controls = tapan_snd_controls,
4626 .num_controls = ARRAY_SIZE(tapan_snd_controls),
4627 .dapm_widgets = tapan_dapm_widgets,
4628 .num_dapm_widgets = ARRAY_SIZE(tapan_dapm_widgets),
4629 .dapm_routes = audio_map,
4630 .num_dapm_routes = ARRAY_SIZE(audio_map),
4631};
4632
4633#ifdef CONFIG_PM
4634static int tapan_suspend(struct device *dev)
4635{
4636 dev_dbg(dev, "%s: system suspend\n", __func__);
4637 return 0;
4638}
4639
4640static int tapan_resume(struct device *dev)
4641{
4642 struct platform_device *pdev = to_platform_device(dev);
4643 struct tapan_priv *tapan = platform_get_drvdata(pdev);
4644 dev_dbg(dev, "%s: system resume\n", __func__);
Bhalchandra Gajareea898742013-03-05 18:15:53 -08004645 /* Notify */
Bhalchandra Gajaredcf09f82012-11-09 11:58:26 -08004646 wcd9xxx_resmgr_notifier_call(&tapan->resmgr, WCD9XXX_EVENT_POST_RESUME);
4647 return 0;
4648}
4649
4650static const struct dev_pm_ops tapan_pm_ops = {
4651 .suspend = tapan_suspend,
4652 .resume = tapan_resume,
4653};
4654#endif
4655
4656static int __devinit tapan_probe(struct platform_device *pdev)
4657{
4658 int ret = 0;
4659 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4660 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tapan,
4661 tapan_dai, ARRAY_SIZE(tapan_dai));
4662 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
4663 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tapan,
4664 tapan_i2s_dai, ARRAY_SIZE(tapan_i2s_dai));
4665 return ret;
4666}
4667static int __devexit tapan_remove(struct platform_device *pdev)
4668{
4669 snd_soc_unregister_codec(&pdev->dev);
4670 return 0;
4671}
4672static struct platform_driver tapan_codec_driver = {
4673 .probe = tapan_probe,
4674 .remove = tapan_remove,
4675 .driver = {
4676 .name = "tapan_codec",
4677 .owner = THIS_MODULE,
4678#ifdef CONFIG_PM
4679 .pm = &tapan_pm_ops,
4680#endif
4681 },
4682};
4683
4684static int __init tapan_codec_init(void)
4685{
4686 return platform_driver_register(&tapan_codec_driver);
4687}
4688
4689static void __exit tapan_codec_exit(void)
4690{
4691 platform_driver_unregister(&tapan_codec_driver);
4692}
4693
4694module_init(tapan_codec_init);
4695module_exit(tapan_codec_exit);
4696
4697MODULE_DESCRIPTION("Tapan codec driver");
4698MODULE_LICENSE("GPL v2");