blob: b5d95f8329f2b8b54df219a140c0a6dd81d81794 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
5 * All rights reserved.
6 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions, and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 * 3. The names of the above-listed copyright holders may not be used
20 * to endorse or promote products derived from this software without
21 * specific prior written permission.
22 *
23 * ALTERNATIVELY, this software may be distributed under the terms of the
24 * GNU General Public License ("GPL") version 2, as published by the Free
25 * Software Foundation.
26 *
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
28 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
29 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
31 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
32 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
33 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
34 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
35 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
36 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
37 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38 */
39
40#include <linux/kernel.h>
41#include <linux/delay.h>
42#include <linux/slab.h>
43#include <linux/spinlock.h>
44#include <linux/platform_device.h>
45#include <linux/pm_runtime.h>
46#include <linux/interrupt.h>
47#include <linux/io.h>
48#include <linux/list.h>
49#include <linux/dma-mapping.h>
50
51#include <linux/usb/ch9.h>
52#include <linux/usb/gadget.h>
53
54#include "core.h"
55#include "gadget.h"
56#include "io.h"
57
58#define DMA_ADDR_INVALID (~(dma_addr_t)0)
59
60void dwc3_map_buffer_to_dma(struct dwc3_request *req)
61{
62 struct dwc3 *dwc = req->dep->dwc;
63
64 if (req->request.dma == DMA_ADDR_INVALID) {
65 req->request.dma = dma_map_single(dwc->dev, req->request.buf,
66 req->request.length, req->direction
67 ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
68 req->mapped = true;
69 } else {
70 dma_sync_single_for_device(dwc->dev, req->request.dma,
71 req->request.length, req->direction
72 ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
73 req->mapped = false;
74 }
75}
76
77void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
78{
79 struct dwc3 *dwc = req->dep->dwc;
80
81 if (req->mapped) {
82 dma_unmap_single(dwc->dev, req->request.dma,
83 req->request.length, req->direction
84 ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
85 req->mapped = 0;
Felipe Balbif198ead2011-08-27 15:10:09 +030086 req->request.dma = DMA_ADDR_INVALID;
Felipe Balbi72246da2011-08-19 18:10:58 +030087 } else {
88 dma_sync_single_for_cpu(dwc->dev, req->request.dma,
89 req->request.length, req->direction
90 ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
91 }
92}
93
94void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
95 int status)
96{
97 struct dwc3 *dwc = dep->dwc;
98
99 if (req->queued) {
100 dep->busy_slot++;
101 /*
102 * Skip LINK TRB. We can't use req->trb and check for
103 * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
104 * completed (not the LINK TRB).
105 */
106 if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
107 usb_endpoint_xfer_isoc(dep->desc))
108 dep->busy_slot++;
109 }
110 list_del(&req->list);
111
112 if (req->request.status == -EINPROGRESS)
113 req->request.status = status;
114
115 dwc3_unmap_buffer_from_dma(req);
116
117 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
118 req, dep->name, req->request.actual,
119 req->request.length, status);
120
121 spin_unlock(&dwc->lock);
122 req->request.complete(&req->dep->endpoint, &req->request);
123 spin_lock(&dwc->lock);
124}
125
126static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
127{
128 switch (cmd) {
129 case DWC3_DEPCMD_DEPSTARTCFG:
130 return "Start New Configuration";
131 case DWC3_DEPCMD_ENDTRANSFER:
132 return "End Transfer";
133 case DWC3_DEPCMD_UPDATETRANSFER:
134 return "Update Transfer";
135 case DWC3_DEPCMD_STARTTRANSFER:
136 return "Start Transfer";
137 case DWC3_DEPCMD_CLEARSTALL:
138 return "Clear Stall";
139 case DWC3_DEPCMD_SETSTALL:
140 return "Set Stall";
141 case DWC3_DEPCMD_GETSEQNUMBER:
142 return "Get Data Sequence Number";
143 case DWC3_DEPCMD_SETTRANSFRESOURCE:
144 return "Set Endpoint Transfer Resource";
145 case DWC3_DEPCMD_SETEPCONFIG:
146 return "Set Endpoint Configuration";
147 default:
148 return "UNKNOWN command";
149 }
150}
151
152int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
153 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
154{
155 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200156 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300157 u32 reg;
158
159 dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
160 dep->name,
161 dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
162 params->param1.raw, params->param2.raw);
163
164 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
165 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
166 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
167
168 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
169 do {
170 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
171 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi164f6e12011-08-27 20:29:58 +0300172 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
173 DWC3_DEPCMD_STATUS(reg));
Felipe Balbi72246da2011-08-19 18:10:58 +0300174 return 0;
175 }
176
177 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300178 * We can't sleep here, because it is also called from
179 * interrupt context.
180 */
181 timeout--;
182 if (!timeout)
183 return -ETIMEDOUT;
184
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200185 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300186 } while (1);
187}
188
189static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
190 struct dwc3_trb_hw *trb)
191{
192 u32 offset = trb - dep->trb_pool;
193
194 return dep->trb_pool_dma + offset;
195}
196
197static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
198{
199 struct dwc3 *dwc = dep->dwc;
200
201 if (dep->trb_pool)
202 return 0;
203
204 if (dep->number == 0 || dep->number == 1)
205 return 0;
206
207 dep->trb_pool = dma_alloc_coherent(dwc->dev,
208 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
209 &dep->trb_pool_dma, GFP_KERNEL);
210 if (!dep->trb_pool) {
211 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
212 dep->name);
213 return -ENOMEM;
214 }
215
216 return 0;
217}
218
219static void dwc3_free_trb_pool(struct dwc3_ep *dep)
220{
221 struct dwc3 *dwc = dep->dwc;
222
223 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
224 dep->trb_pool, dep->trb_pool_dma);
225
226 dep->trb_pool = NULL;
227 dep->trb_pool_dma = 0;
228}
229
230static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
231{
232 struct dwc3_gadget_ep_cmd_params params;
233 u32 cmd;
234
235 memset(&params, 0x00, sizeof(params));
236
237 if (dep->number != 1) {
238 cmd = DWC3_DEPCMD_DEPSTARTCFG;
239 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
240 if (dep->number > 1)
241 cmd |= DWC3_DEPCMD_PARAM(2);
242
243 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
244 }
245
246 return 0;
247}
248
249static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
250 const struct usb_endpoint_descriptor *desc)
251{
252 struct dwc3_gadget_ep_cmd_params params;
253
254 memset(&params, 0x00, sizeof(params));
255
256 params.param0.depcfg.ep_type = usb_endpoint_type(desc);
Kuninori Morimoto29cc8892011-08-23 03:12:03 -0700257 params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300258
259 params.param1.depcfg.xfer_complete_enable = true;
260 params.param1.depcfg.xfer_not_ready_enable = true;
261
262 if (usb_endpoint_xfer_isoc(desc))
263 params.param1.depcfg.xfer_in_progress_enable = true;
264
265 /*
266 * We are doing 1:1 mapping for endpoints, meaning
267 * Physical Endpoints 2 maps to Logical Endpoint 2 and
268 * so on. We consider the direction bit as part of the physical
269 * endpoint number. So USB endpoint 0x81 is 0x03.
270 */
271 params.param1.depcfg.ep_number = dep->number;
272
273 /*
274 * We must use the lower 16 TX FIFOs even though
275 * HW might have more
276 */
277 if (dep->direction)
278 params.param0.depcfg.fifo_number = dep->number >> 1;
279
280 if (desc->bInterval) {
281 params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
282 dep->interval = 1 << (desc->bInterval - 1);
283 }
284
285 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
286 DWC3_DEPCMD_SETEPCONFIG, &params);
287}
288
289static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
290{
291 struct dwc3_gadget_ep_cmd_params params;
292
293 memset(&params, 0x00, sizeof(params));
294
295 params.param0.depxfercfg.number_xfer_resources = 1;
296
297 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
298 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
299}
300
301/**
302 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
303 * @dep: endpoint to be initialized
304 * @desc: USB Endpoint Descriptor
305 *
306 * Caller should take care of locking
307 */
308static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
309 const struct usb_endpoint_descriptor *desc)
310{
311 struct dwc3 *dwc = dep->dwc;
312 u32 reg;
313 int ret = -ENOMEM;
314
315 if (!(dep->flags & DWC3_EP_ENABLED)) {
316 ret = dwc3_gadget_start_config(dwc, dep);
317 if (ret)
318 return ret;
319 }
320
321 ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
322 if (ret)
323 return ret;
324
325 if (!(dep->flags & DWC3_EP_ENABLED)) {
326 struct dwc3_trb_hw *trb_st_hw;
327 struct dwc3_trb_hw *trb_link_hw;
328 struct dwc3_trb trb_link;
329
330 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
331 if (ret)
332 return ret;
333
334 dep->desc = desc;
335 dep->type = usb_endpoint_type(desc);
336 dep->flags |= DWC3_EP_ENABLED;
337
338 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
339 reg |= DWC3_DALEPENA_EP(dep->number);
340 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
341
342 if (!usb_endpoint_xfer_isoc(desc))
343 return 0;
344
345 memset(&trb_link, 0, sizeof(trb_link));
346
347 /* Link TRB for ISOC. The HWO but is never reset */
348 trb_st_hw = &dep->trb_pool[0];
349
350 trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
351 trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
352 trb_link.hwo = true;
353
354 trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
355 dwc3_trb_to_hw(&trb_link, trb_link_hw);
356 }
357
358 return 0;
359}
360
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200361static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
362static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300363{
364 struct dwc3_request *req;
365
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200366 if (!list_empty(&dep->req_queued))
367 dwc3_stop_active_transfer(dwc, dep->number);
368
Felipe Balbi72246da2011-08-19 18:10:58 +0300369 while (!list_empty(&dep->request_list)) {
370 req = next_request(&dep->request_list);
371
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200372 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300373 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300374}
375
376/**
377 * __dwc3_gadget_ep_disable - Disables a HW endpoint
378 * @dep: the endpoint to disable
379 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200380 * This function also removes requests which are currently processed ny the
381 * hardware and those which are not yet scheduled.
382 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300383 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300384static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
385{
386 struct dwc3 *dwc = dep->dwc;
387 u32 reg;
388
389 dep->flags &= ~DWC3_EP_ENABLED;
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200390 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300391
392 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
393 reg &= ~DWC3_DALEPENA_EP(dep->number);
394 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
395
396 dep->desc = NULL;
397 dep->type = 0;
398
399 return 0;
400}
401
402/* -------------------------------------------------------------------------- */
403
404static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
405 const struct usb_endpoint_descriptor *desc)
406{
407 return -EINVAL;
408}
409
410static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
411{
412 return -EINVAL;
413}
414
415/* -------------------------------------------------------------------------- */
416
417static int dwc3_gadget_ep_enable(struct usb_ep *ep,
418 const struct usb_endpoint_descriptor *desc)
419{
420 struct dwc3_ep *dep;
421 struct dwc3 *dwc;
422 unsigned long flags;
423 int ret;
424
425 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
426 pr_debug("dwc3: invalid parameters\n");
427 return -EINVAL;
428 }
429
430 if (!desc->wMaxPacketSize) {
431 pr_debug("dwc3: missing wMaxPacketSize\n");
432 return -EINVAL;
433 }
434
435 dep = to_dwc3_ep(ep);
436 dwc = dep->dwc;
437
438 switch (usb_endpoint_type(desc)) {
439 case USB_ENDPOINT_XFER_CONTROL:
440 strncat(dep->name, "-control", sizeof(dep->name));
441 break;
442 case USB_ENDPOINT_XFER_ISOC:
443 strncat(dep->name, "-isoc", sizeof(dep->name));
444 break;
445 case USB_ENDPOINT_XFER_BULK:
446 strncat(dep->name, "-bulk", sizeof(dep->name));
447 break;
448 case USB_ENDPOINT_XFER_INT:
449 strncat(dep->name, "-int", sizeof(dep->name));
450 break;
451 default:
452 dev_err(dwc->dev, "invalid endpoint transfer type\n");
453 }
454
455 if (dep->flags & DWC3_EP_ENABLED) {
456 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
457 dep->name);
458 return 0;
459 }
460
461 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
462
463 spin_lock_irqsave(&dwc->lock, flags);
464 ret = __dwc3_gadget_ep_enable(dep, desc);
465 spin_unlock_irqrestore(&dwc->lock, flags);
466
467 return ret;
468}
469
470static int dwc3_gadget_ep_disable(struct usb_ep *ep)
471{
472 struct dwc3_ep *dep;
473 struct dwc3 *dwc;
474 unsigned long flags;
475 int ret;
476
477 if (!ep) {
478 pr_debug("dwc3: invalid parameters\n");
479 return -EINVAL;
480 }
481
482 dep = to_dwc3_ep(ep);
483 dwc = dep->dwc;
484
485 if (!(dep->flags & DWC3_EP_ENABLED)) {
486 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
487 dep->name);
488 return 0;
489 }
490
491 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
492 dep->number >> 1,
493 (dep->number & 1) ? "in" : "out");
494
495 spin_lock_irqsave(&dwc->lock, flags);
496 ret = __dwc3_gadget_ep_disable(dep);
497 spin_unlock_irqrestore(&dwc->lock, flags);
498
499 return ret;
500}
501
502static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
503 gfp_t gfp_flags)
504{
505 struct dwc3_request *req;
506 struct dwc3_ep *dep = to_dwc3_ep(ep);
507 struct dwc3 *dwc = dep->dwc;
508
509 req = kzalloc(sizeof(*req), gfp_flags);
510 if (!req) {
511 dev_err(dwc->dev, "not enough memory\n");
512 return NULL;
513 }
514
515 req->epnum = dep->number;
516 req->dep = dep;
517 req->request.dma = DMA_ADDR_INVALID;
518
519 return &req->request;
520}
521
522static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
523 struct usb_request *request)
524{
525 struct dwc3_request *req = to_dwc3_request(request);
526
527 kfree(req);
528}
529
530/*
531 * dwc3_prepare_trbs - setup TRBs from requests
532 * @dep: endpoint for which requests are being prepared
533 * @starting: true if the endpoint is idle and no requests are queued.
534 *
535 * The functions goes through the requests list and setups TRBs for the
536 * transfers. The functions returns once there are not more TRBs available or
537 * it run out of requests.
538 */
539static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
540 bool starting)
541{
542 struct dwc3_request *req, *n, *ret = NULL;
543 struct dwc3_trb_hw *trb_hw;
544 struct dwc3_trb trb;
545 u32 trbs_left;
546
547 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
548
549 /* the first request must not be queued */
550 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
551 /*
552 * if busy & slot are equal than it is either full or empty. If we are
553 * starting to proceed requests then we are empty. Otherwise we ar
554 * full and don't do anything
555 */
556 if (!trbs_left) {
557 if (!starting)
558 return NULL;
559 trbs_left = DWC3_TRB_NUM;
560 /*
561 * In case we start from scratch, we queue the ISOC requests
562 * starting from slot 1. This is done because we use ring
563 * buffer and have no LST bit to stop us. Instead, we place
564 * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
565 * after the first request so we start at slot 1 and have
566 * 7 requests proceed before we hit the first IOC.
567 * Other transfer types don't use the ring buffer and are
568 * processed from the first TRB until the last one. Since we
569 * don't wrap around we have to start at the beginning.
570 */
571 if (usb_endpoint_xfer_isoc(dep->desc)) {
572 dep->busy_slot = 1;
573 dep->free_slot = 1;
574 } else {
575 dep->busy_slot = 0;
576 dep->free_slot = 0;
577 }
578 }
579
580 /* The last TRB is a link TRB, not used for xfer */
581 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
582 return NULL;
583
584 list_for_each_entry_safe(req, n, &dep->request_list, list) {
585 unsigned int last_one = 0;
586 unsigned int cur_slot;
587
588 trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
589 cur_slot = dep->free_slot;
590 dep->free_slot++;
591
592 /* Skip the LINK-TRB on ISOC */
593 if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
594 usb_endpoint_xfer_isoc(dep->desc))
595 continue;
596
597 dwc3_gadget_move_request_queued(req);
598 memset(&trb, 0, sizeof(trb));
599 trbs_left--;
600
601 /* Is our TRB pool empty? */
602 if (!trbs_left)
603 last_one = 1;
604 /* Is this the last request? */
605 if (list_empty(&dep->request_list))
606 last_one = 1;
607
608 /*
609 * FIXME we shouldn't need to set LST bit always but we are
610 * facing some weird problem with the Hardware where it doesn't
611 * complete even though it has been previously started.
612 *
613 * While we're debugging the problem, as a workaround to
614 * multiple TRBs handling, use only one TRB at a time.
615 */
616 last_one = 1;
617
618 req->trb = trb_hw;
619 if (!ret)
620 ret = req;
621
622 trb.bplh = req->request.dma;
623
624 if (usb_endpoint_xfer_isoc(dep->desc)) {
625 trb.isp_imi = true;
626 trb.csp = true;
627 } else {
628 trb.lst = last_one;
629 }
630
631 switch (usb_endpoint_type(dep->desc)) {
632 case USB_ENDPOINT_XFER_CONTROL:
633 trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
634 break;
635
636 case USB_ENDPOINT_XFER_ISOC:
Sebastian Andrzej Siewior5a189992011-08-22 17:42:19 +0200637 trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi72246da2011-08-19 18:10:58 +0300638
639 /* IOC every DWC3_TRB_NUM / 4 so we can refill */
640 if (!(cur_slot % (DWC3_TRB_NUM / 4)))
641 trb.ioc = last_one;
642 break;
643
644 case USB_ENDPOINT_XFER_BULK:
645 case USB_ENDPOINT_XFER_INT:
646 trb.trbctl = DWC3_TRBCTL_NORMAL;
647 break;
648 default:
649 /*
650 * This is only possible with faulty memory because we
651 * checked it already :)
652 */
653 BUG();
654 }
655
656 trb.length = req->request.length;
657 trb.hwo = true;
658
659 dwc3_trb_to_hw(&trb, trb_hw);
660 req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
661
662 if (last_one)
663 break;
664 }
665
666 return ret;
667}
668
669static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
670 int start_new)
671{
672 struct dwc3_gadget_ep_cmd_params params;
673 struct dwc3_request *req;
674 struct dwc3 *dwc = dep->dwc;
675 int ret;
676 u32 cmd;
677
678 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
679 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
680 return -EBUSY;
681 }
682 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
683
684 /*
685 * If we are getting here after a short-out-packet we don't enqueue any
686 * new requests as we try to set the IOC bit only on the last request.
687 */
688 if (start_new) {
689 if (list_empty(&dep->req_queued))
690 dwc3_prepare_trbs(dep, start_new);
691
692 /* req points to the first request which will be sent */
693 req = next_request(&dep->req_queued);
694 } else {
695 /*
696 * req points to the first request where HWO changed
697 * from 0 to 1
698 */
699 req = dwc3_prepare_trbs(dep, start_new);
700 }
701 if (!req) {
702 dep->flags |= DWC3_EP_PENDING_REQUEST;
703 return 0;
704 }
705
706 memset(&params, 0, sizeof(params));
707 params.param0.depstrtxfer.transfer_desc_addr_high =
708 upper_32_bits(req->trb_dma);
709 params.param1.depstrtxfer.transfer_desc_addr_low =
710 lower_32_bits(req->trb_dma);
711
712 if (start_new)
713 cmd = DWC3_DEPCMD_STARTTRANSFER;
714 else
715 cmd = DWC3_DEPCMD_UPDATETRANSFER;
716
717 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
718 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
719 if (ret < 0) {
720 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
721
722 /*
723 * FIXME we need to iterate over the list of requests
724 * here and stop, unmap, free and del each of the linked
725 * requests instead of we do now.
726 */
727 dwc3_unmap_buffer_from_dma(req);
728 list_del(&req->list);
729 return ret;
730 }
731
732 dep->flags |= DWC3_EP_BUSY;
733 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
734 dep->number);
735 if (!dep->res_trans_idx)
736 printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
737 return 0;
738}
739
740static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
741{
742 req->request.actual = 0;
743 req->request.status = -EINPROGRESS;
744 req->direction = dep->direction;
745 req->epnum = dep->number;
746
747 /*
748 * We only add to our list of requests now and
749 * start consuming the list once we get XferNotReady
750 * IRQ.
751 *
752 * That way, we avoid doing anything that we don't need
753 * to do now and defer it until the point we receive a
754 * particular token from the Host side.
755 *
756 * This will also avoid Host cancelling URBs due to too
757 * many NACKs.
758 */
759 dwc3_map_buffer_to_dma(req);
760 list_add_tail(&req->list, &dep->request_list);
761
762 /*
763 * There is one special case: XferNotReady with
764 * empty list of requests. We need to kick the
765 * transfer here in that situation, otherwise
766 * we will be NAKing forever.
767 *
768 * If we get XferNotReady before gadget driver
769 * has a chance to queue a request, we will ACK
770 * the IRQ but won't be able to receive the data
771 * until the next request is queued. The following
772 * code is handling exactly that.
773 */
774 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
775 int ret;
776 int start_trans;
777
778 start_trans = 1;
779 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
780 dep->flags & DWC3_EP_BUSY)
781 start_trans = 0;
782
783 ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
784 if (ret && ret != -EBUSY) {
785 struct dwc3 *dwc = dep->dwc;
786
787 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
788 dep->name);
789 }
790 };
791
792 return 0;
793}
794
795static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
796 gfp_t gfp_flags)
797{
798 struct dwc3_request *req = to_dwc3_request(request);
799 struct dwc3_ep *dep = to_dwc3_ep(ep);
800 struct dwc3 *dwc = dep->dwc;
801
802 unsigned long flags;
803
804 int ret;
805
806 if (!dep->desc) {
807 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
808 request, ep->name);
809 return -ESHUTDOWN;
810 }
811
812 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
813 request, ep->name, request->length);
814
815 spin_lock_irqsave(&dwc->lock, flags);
816 ret = __dwc3_gadget_ep_queue(dep, req);
817 spin_unlock_irqrestore(&dwc->lock, flags);
818
819 return ret;
820}
821
822static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
823 struct usb_request *request)
824{
825 struct dwc3_request *req = to_dwc3_request(request);
826 struct dwc3_request *r = NULL;
827
828 struct dwc3_ep *dep = to_dwc3_ep(ep);
829 struct dwc3 *dwc = dep->dwc;
830
831 unsigned long flags;
832 int ret = 0;
833
834 spin_lock_irqsave(&dwc->lock, flags);
835
836 list_for_each_entry(r, &dep->request_list, list) {
837 if (r == req)
838 break;
839 }
840
841 if (r != req) {
842 list_for_each_entry(r, &dep->req_queued, list) {
843 if (r == req)
844 break;
845 }
846 if (r == req) {
847 /* wait until it is processed */
848 dwc3_stop_active_transfer(dwc, dep->number);
849 goto out0;
850 }
851 dev_err(dwc->dev, "request %p was not queued to %s\n",
852 request, ep->name);
853 ret = -EINVAL;
854 goto out0;
855 }
856
857 /* giveback the request */
858 dwc3_gadget_giveback(dep, req, -ECONNRESET);
859
860out0:
861 spin_unlock_irqrestore(&dwc->lock, flags);
862
863 return ret;
864}
865
866int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
867{
868 struct dwc3_gadget_ep_cmd_params params;
869 struct dwc3 *dwc = dep->dwc;
870 int ret;
871
872 memset(&params, 0x00, sizeof(params));
873
874 if (value) {
875 if (dep->number == 0 || dep->number == 1)
876 dwc->ep0state = EP0_STALL;
877
878 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
879 DWC3_DEPCMD_SETSTALL, &params);
880 if (ret)
881 dev_err(dwc->dev, "failed to %s STALL on %s\n",
882 value ? "set" : "clear",
883 dep->name);
884 else
885 dep->flags |= DWC3_EP_STALL;
886 } else {
887 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
888 DWC3_DEPCMD_CLEARSTALL, &params);
889 if (ret)
890 dev_err(dwc->dev, "failed to %s STALL on %s\n",
891 value ? "set" : "clear",
892 dep->name);
893 else
894 dep->flags &= ~DWC3_EP_STALL;
895 }
896 return ret;
897}
898
899static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
900{
901 struct dwc3_ep *dep = to_dwc3_ep(ep);
902 struct dwc3 *dwc = dep->dwc;
903
904 unsigned long flags;
905
906 int ret;
907
908 spin_lock_irqsave(&dwc->lock, flags);
909
910 if (usb_endpoint_xfer_isoc(dep->desc)) {
911 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
912 ret = -EINVAL;
913 goto out;
914 }
915
916 ret = __dwc3_gadget_ep_set_halt(dep, value);
917out:
918 spin_unlock_irqrestore(&dwc->lock, flags);
919
920 return ret;
921}
922
923static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
924{
925 struct dwc3_ep *dep = to_dwc3_ep(ep);
926
927 dep->flags |= DWC3_EP_WEDGE;
928
929 return usb_ep_set_halt(ep);
930}
931
932/* -------------------------------------------------------------------------- */
933
934static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
935 .bLength = USB_DT_ENDPOINT_SIZE,
936 .bDescriptorType = USB_DT_ENDPOINT,
937 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
938};
939
940static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
941 .enable = dwc3_gadget_ep0_enable,
942 .disable = dwc3_gadget_ep0_disable,
943 .alloc_request = dwc3_gadget_ep_alloc_request,
944 .free_request = dwc3_gadget_ep_free_request,
945 .queue = dwc3_gadget_ep0_queue,
946 .dequeue = dwc3_gadget_ep_dequeue,
947 .set_halt = dwc3_gadget_ep_set_halt,
948 .set_wedge = dwc3_gadget_ep_set_wedge,
949};
950
951static const struct usb_ep_ops dwc3_gadget_ep_ops = {
952 .enable = dwc3_gadget_ep_enable,
953 .disable = dwc3_gadget_ep_disable,
954 .alloc_request = dwc3_gadget_ep_alloc_request,
955 .free_request = dwc3_gadget_ep_free_request,
956 .queue = dwc3_gadget_ep_queue,
957 .dequeue = dwc3_gadget_ep_dequeue,
958 .set_halt = dwc3_gadget_ep_set_halt,
959 .set_wedge = dwc3_gadget_ep_set_wedge,
960};
961
962/* -------------------------------------------------------------------------- */
963
964static int dwc3_gadget_get_frame(struct usb_gadget *g)
965{
966 struct dwc3 *dwc = gadget_to_dwc(g);
967 u32 reg;
968
969 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
970 return DWC3_DSTS_SOFFN(reg);
971}
972
973static int dwc3_gadget_wakeup(struct usb_gadget *g)
974{
975 struct dwc3 *dwc = gadget_to_dwc(g);
976
977 unsigned long timeout;
978 unsigned long flags;
979
980 u32 reg;
981
982 int ret = 0;
983
984 u8 link_state;
985 u8 speed;
986
987 spin_lock_irqsave(&dwc->lock, flags);
988
989 /*
990 * According to the Databook Remote wakeup request should
991 * be issued only when the device is in early suspend state.
992 *
993 * We can check that via USB Link State bits in DSTS register.
994 */
995 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
996
997 speed = reg & DWC3_DSTS_CONNECTSPD;
998 if (speed == DWC3_DSTS_SUPERSPEED) {
999 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1000 ret = -EINVAL;
1001 goto out;
1002 }
1003
1004 link_state = DWC3_DSTS_USBLNKST(reg);
1005
1006 switch (link_state) {
1007 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1008 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1009 break;
1010 default:
1011 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1012 link_state);
1013 ret = -EINVAL;
1014 goto out;
1015 }
1016
1017 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1018
1019 /*
1020 * Switch link state to Recovery. In HS/FS/LS this means
1021 * RemoteWakeup Request
1022 */
1023 reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
1024 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1025
1026 /* wait for at least 2000us */
1027 usleep_range(2000, 2500);
1028
1029 /* write zeroes to Link Change Request */
1030 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1031 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1032
1033 /* pool until Link State change to ON */
1034 timeout = jiffies + msecs_to_jiffies(100);
1035
1036 while (!(time_after(jiffies, timeout))) {
1037 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1038
1039 /* in HS, means ON */
1040 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1041 break;
1042 }
1043
1044 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1045 dev_err(dwc->dev, "failed to send remote wakeup\n");
1046 ret = -EINVAL;
1047 }
1048
1049out:
1050 spin_unlock_irqrestore(&dwc->lock, flags);
1051
1052 return ret;
1053}
1054
1055static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1056 int is_selfpowered)
1057{
1058 struct dwc3 *dwc = gadget_to_dwc(g);
1059
1060 dwc->is_selfpowered = !!is_selfpowered;
1061
1062 return 0;
1063}
1064
1065static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
1066{
1067 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001068 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001069
1070 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1071 if (is_on)
1072 reg |= DWC3_DCTL_RUN_STOP;
1073 else
1074 reg &= ~DWC3_DCTL_RUN_STOP;
1075
1076 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1077
1078 do {
1079 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1080 if (is_on) {
1081 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1082 break;
1083 } else {
1084 if (reg & DWC3_DSTS_DEVCTRLHLT)
1085 break;
1086 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001087 timeout--;
1088 if (!timeout)
1089 break;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001090 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001091 } while (1);
1092
1093 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1094 dwc->gadget_driver
1095 ? dwc->gadget_driver->function : "no-function",
1096 is_on ? "connect" : "disconnect");
1097}
1098
1099static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1100{
1101 struct dwc3 *dwc = gadget_to_dwc(g);
1102 unsigned long flags;
1103
1104 is_on = !!is_on;
1105
1106 spin_lock_irqsave(&dwc->lock, flags);
1107 dwc3_gadget_run_stop(dwc, is_on);
1108 spin_unlock_irqrestore(&dwc->lock, flags);
1109
1110 return 0;
1111}
1112
1113static int dwc3_gadget_start(struct usb_gadget *g,
1114 struct usb_gadget_driver *driver)
1115{
1116 struct dwc3 *dwc = gadget_to_dwc(g);
1117 struct dwc3_ep *dep;
1118 unsigned long flags;
1119 int ret = 0;
1120 u32 reg;
1121
1122 spin_lock_irqsave(&dwc->lock, flags);
1123
1124 if (dwc->gadget_driver) {
1125 dev_err(dwc->dev, "%s is already bound to %s\n",
1126 dwc->gadget.name,
1127 dwc->gadget_driver->driver.name);
1128 ret = -EBUSY;
1129 goto err0;
1130 }
1131
1132 dwc->gadget_driver = driver;
1133 dwc->gadget.dev.driver = &driver->driver;
1134
1135 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
1136
1137 /*
1138 * REVISIT: power down scale might be different
1139 * depending on PHY used, need to pass that via platform_data
1140 */
1141 reg |= DWC3_GCTL_PWRDNSCALE(0x61a)
1142 | DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
1143 reg &= ~DWC3_GCTL_DISSCRAMBLE;
1144
1145 /*
1146 * WORKAROUND: DWC3 revisions <1.90a have a bug
1147 * when The device fails to connect at SuperSpeed
1148 * and falls back to high-speed mode which causes
1149 * the device to enter in a Connect/Disconnect loop
1150 */
1151 if (dwc->revision < DWC3_REVISION_190A)
1152 reg |= DWC3_GCTL_U2RSTECN;
1153
1154 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
1155
1156 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1157 reg &= ~(DWC3_DCFG_SPEED_MASK);
1158 reg |= DWC3_DCFG_SUPERSPEED;
1159 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1160
1161 /* Start with SuperSpeed Default */
1162 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1163
1164 dep = dwc->eps[0];
1165 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1166 if (ret) {
1167 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1168 goto err0;
1169 }
1170
1171 dep = dwc->eps[1];
1172 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1173 if (ret) {
1174 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1175 goto err1;
1176 }
1177
1178 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001179 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001180 dwc3_ep0_out_start(dwc);
1181
1182 spin_unlock_irqrestore(&dwc->lock, flags);
1183
1184 return 0;
1185
1186err1:
1187 __dwc3_gadget_ep_disable(dwc->eps[0]);
1188
1189err0:
1190 spin_unlock_irqrestore(&dwc->lock, flags);
1191
1192 return ret;
1193}
1194
1195static int dwc3_gadget_stop(struct usb_gadget *g,
1196 struct usb_gadget_driver *driver)
1197{
1198 struct dwc3 *dwc = gadget_to_dwc(g);
1199 unsigned long flags;
1200
1201 spin_lock_irqsave(&dwc->lock, flags);
1202
1203 __dwc3_gadget_ep_disable(dwc->eps[0]);
1204 __dwc3_gadget_ep_disable(dwc->eps[1]);
1205
1206 dwc->gadget_driver = NULL;
1207 dwc->gadget.dev.driver = NULL;
1208
1209 spin_unlock_irqrestore(&dwc->lock, flags);
1210
1211 return 0;
1212}
1213static const struct usb_gadget_ops dwc3_gadget_ops = {
1214 .get_frame = dwc3_gadget_get_frame,
1215 .wakeup = dwc3_gadget_wakeup,
1216 .set_selfpowered = dwc3_gadget_set_selfpowered,
1217 .pullup = dwc3_gadget_pullup,
1218 .udc_start = dwc3_gadget_start,
1219 .udc_stop = dwc3_gadget_stop,
1220};
1221
1222/* -------------------------------------------------------------------------- */
1223
1224static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1225{
1226 struct dwc3_ep *dep;
1227 u8 epnum;
1228
1229 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1230
1231 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1232 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1233 if (!dep) {
1234 dev_err(dwc->dev, "can't allocate endpoint %d\n",
1235 epnum);
1236 return -ENOMEM;
1237 }
1238
1239 dep->dwc = dwc;
1240 dep->number = epnum;
1241 dwc->eps[epnum] = dep;
1242
1243 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1244 (epnum & 1) ? "in" : "out");
1245 dep->endpoint.name = dep->name;
1246 dep->direction = (epnum & 1);
1247
1248 if (epnum == 0 || epnum == 1) {
1249 dep->endpoint.maxpacket = 512;
1250 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1251 if (!epnum)
1252 dwc->gadget.ep0 = &dep->endpoint;
1253 } else {
1254 int ret;
1255
1256 dep->endpoint.maxpacket = 1024;
1257 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1258 list_add_tail(&dep->endpoint.ep_list,
1259 &dwc->gadget.ep_list);
1260
1261 ret = dwc3_alloc_trb_pool(dep);
1262 if (ret) {
1263 dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
1264 return ret;
1265 }
1266 }
1267 INIT_LIST_HEAD(&dep->request_list);
1268 INIT_LIST_HEAD(&dep->req_queued);
1269 }
1270
1271 return 0;
1272}
1273
1274static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1275{
1276 struct dwc3_ep *dep;
1277 u8 epnum;
1278
1279 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1280 dep = dwc->eps[epnum];
1281 dwc3_free_trb_pool(dep);
1282
1283 if (epnum != 0 && epnum != 1)
1284 list_del(&dep->endpoint.ep_list);
1285
1286 kfree(dep);
1287 }
1288}
1289
1290static void dwc3_gadget_release(struct device *dev)
1291{
1292 dev_dbg(dev, "%s\n", __func__);
1293}
1294
1295/* -------------------------------------------------------------------------- */
1296static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1297 const struct dwc3_event_depevt *event, int status)
1298{
1299 struct dwc3_request *req;
1300 struct dwc3_trb trb;
1301 unsigned int count;
1302 unsigned int s_pkt = 0;
1303
1304 do {
1305 req = next_request(&dep->req_queued);
1306 if (!req)
1307 break;
1308
1309 dwc3_trb_to_nat(req->trb, &trb);
1310
Sebastian Andrzej Siewior0d2f4752011-08-19 19:59:12 +02001311 if (trb.hwo && status != -ESHUTDOWN)
1312 /*
1313 * We continue despite the error. There is not much we
1314 * can do. If we don't clean in up we loop for ever. If
1315 * we skip the TRB than it gets overwritten reused after
1316 * a while since we use them in a ring buffer. a BUG()
1317 * would help. Lets hope that if this occures, someone
1318 * fixes the root cause instead of looking away :)
1319 */
Felipe Balbi72246da2011-08-19 18:10:58 +03001320 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1321 dep->name, req->trb);
Felipe Balbi72246da2011-08-19 18:10:58 +03001322 count = trb.length;
1323
1324 if (dep->direction) {
1325 if (count) {
1326 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1327 dep->name);
1328 status = -ECONNRESET;
1329 }
1330 } else {
1331 if (count && (event->status & DEPEVT_STATUS_SHORT))
1332 s_pkt = 1;
1333 }
1334
1335 /*
1336 * We assume here we will always receive the entire data block
1337 * which we should receive. Meaning, if we program RX to
1338 * receive 4K but we receive only 2K, we assume that's all we
1339 * should receive and we simply bounce the request back to the
1340 * gadget driver for further processing.
1341 */
1342 req->request.actual += req->request.length - count;
1343 dwc3_gadget_giveback(dep, req, status);
1344 if (s_pkt)
1345 break;
1346 if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
1347 break;
1348 if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
1349 break;
1350 } while (1);
1351
1352 if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
1353 return 0;
1354 return 1;
1355}
1356
1357static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1358 struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
1359 int start_new)
1360{
1361 unsigned status = 0;
1362 int clean_busy;
1363
1364 if (event->status & DEPEVT_STATUS_BUSERR)
1365 status = -ECONNRESET;
1366
1367 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001368 if (clean_busy) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001369 dep->flags &= ~DWC3_EP_BUSY;
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001370 dep->res_trans_idx = 0;
1371 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001372}
1373
1374static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1375 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1376{
1377 u32 uf;
1378
1379 if (list_empty(&dep->request_list)) {
1380 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1381 dep->name);
1382 return;
1383 }
1384
1385 if (event->parameters) {
1386 u32 mask;
1387
1388 mask = ~(dep->interval - 1);
1389 uf = event->parameters & mask;
1390 /* 4 micro frames in the future */
1391 uf += dep->interval * 4;
1392 } else {
1393 uf = 0;
1394 }
1395
1396 __dwc3_gadget_kick_transfer(dep, uf, 1);
1397}
1398
1399static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
1400 const struct dwc3_event_depevt *event)
1401{
1402 struct dwc3 *dwc = dep->dwc;
1403 struct dwc3_event_depevt mod_ev = *event;
1404
1405 /*
1406 * We were asked to remove one requests. It is possible that this
1407 * request and a few other were started together and have the same
1408 * transfer index. Since we stopped the complete endpoint we don't
1409 * know how many requests were already completed (and not yet)
1410 * reported and how could be done (later). We purge them all until
1411 * the end of the list.
1412 */
1413 mod_ev.status = DEPEVT_STATUS_LST;
1414 dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
1415 dep->flags &= ~DWC3_EP_BUSY;
1416 /* pending requets are ignored and are queued on XferNotReady */
Felipe Balbi72246da2011-08-19 18:10:58 +03001417}
1418
1419static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
1420 const struct dwc3_event_depevt *event)
1421{
1422 u32 param = event->parameters;
1423 u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
1424
1425 switch (cmd_type) {
1426 case DWC3_DEPCMD_ENDTRANSFER:
1427 dwc3_process_ep_cmd_complete(dep, event);
1428 break;
1429 case DWC3_DEPCMD_STARTTRANSFER:
1430 dep->res_trans_idx = param & 0x7f;
1431 break;
1432 default:
1433 printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
1434 __func__, cmd_type);
1435 break;
1436 };
1437}
1438
1439static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1440 const struct dwc3_event_depevt *event)
1441{
1442 struct dwc3_ep *dep;
1443 u8 epnum = event->endpoint_number;
1444
1445 dep = dwc->eps[epnum];
1446
1447 dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
1448 dwc3_ep_event_string(event->endpoint_event));
1449
1450 if (epnum == 0 || epnum == 1) {
1451 dwc3_ep0_interrupt(dwc, event);
1452 return;
1453 }
1454
1455 switch (event->endpoint_event) {
1456 case DWC3_DEPEVT_XFERCOMPLETE:
1457 if (usb_endpoint_xfer_isoc(dep->desc)) {
1458 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1459 dep->name);
1460 return;
1461 }
1462
1463 dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
1464 break;
1465 case DWC3_DEPEVT_XFERINPROGRESS:
1466 if (!usb_endpoint_xfer_isoc(dep->desc)) {
1467 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
1468 dep->name);
1469 return;
1470 }
1471
1472 dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
1473 break;
1474 case DWC3_DEPEVT_XFERNOTREADY:
1475 if (usb_endpoint_xfer_isoc(dep->desc)) {
1476 dwc3_gadget_start_isoc(dwc, dep, event);
1477 } else {
1478 int ret;
1479
1480 dev_vdbg(dwc->dev, "%s: reason %s\n",
1481 dep->name, event->status
1482 ? "Transfer Active"
1483 : "Transfer Not Active");
1484
1485 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1486 if (!ret || ret == -EBUSY)
1487 return;
1488
1489 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1490 dep->name);
1491 }
1492
1493 break;
1494 case DWC3_DEPEVT_RXTXFIFOEVT:
1495 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
1496 break;
1497 case DWC3_DEPEVT_STREAMEVT:
1498 dev_dbg(dwc->dev, "%s Stream Event\n", dep->name);
1499 break;
1500 case DWC3_DEPEVT_EPCMDCMPLT:
1501 dwc3_ep_cmd_compl(dep, event);
1502 break;
1503 }
1504}
1505
1506static void dwc3_disconnect_gadget(struct dwc3 *dwc)
1507{
1508 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
1509 spin_unlock(&dwc->lock);
1510 dwc->gadget_driver->disconnect(&dwc->gadget);
1511 spin_lock(&dwc->lock);
1512 }
1513}
1514
1515static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
1516{
1517 struct dwc3_ep *dep;
1518 struct dwc3_gadget_ep_cmd_params params;
1519 u32 cmd;
1520 int ret;
1521
1522 dep = dwc->eps[epnum];
1523
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02001524 WARN_ON(!dep->res_trans_idx);
Felipe Balbi72246da2011-08-19 18:10:58 +03001525 if (dep->res_trans_idx) {
1526 cmd = DWC3_DEPCMD_ENDTRANSFER;
1527 cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
1528 cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
1529 memset(&params, 0, sizeof(params));
1530 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
1531 WARN_ON_ONCE(ret);
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001532 dep->res_trans_idx = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001533 }
1534}
1535
1536static void dwc3_stop_active_transfers(struct dwc3 *dwc)
1537{
1538 u32 epnum;
1539
1540 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1541 struct dwc3_ep *dep;
1542
1543 dep = dwc->eps[epnum];
1544 if (!(dep->flags & DWC3_EP_ENABLED))
1545 continue;
1546
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02001547 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001548 }
1549}
1550
1551static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
1552{
1553 u32 epnum;
1554
1555 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1556 struct dwc3_ep *dep;
1557 struct dwc3_gadget_ep_cmd_params params;
1558 int ret;
1559
1560 dep = dwc->eps[epnum];
1561
1562 if (!(dep->flags & DWC3_EP_STALL))
1563 continue;
1564
1565 dep->flags &= ~DWC3_EP_STALL;
1566
1567 memset(&params, 0, sizeof(params));
1568 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1569 DWC3_DEPCMD_CLEARSTALL, &params);
1570 WARN_ON_ONCE(ret);
1571 }
1572}
1573
1574static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
1575{
1576 dev_vdbg(dwc->dev, "%s\n", __func__);
1577#if 0
1578 XXX
1579 U1/U2 is powersave optimization. Skip it for now. Anyway we need to
1580 enable it before we can disable it.
1581
1582 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1583 reg &= ~DWC3_DCTL_INITU1ENA;
1584 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1585
1586 reg &= ~DWC3_DCTL_INITU2ENA;
1587 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1588#endif
1589
1590 dwc3_stop_active_transfers(dwc);
1591 dwc3_disconnect_gadget(dwc);
1592
1593 dwc->gadget.speed = USB_SPEED_UNKNOWN;
1594}
1595
1596static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
1597{
1598 u32 reg;
1599
1600 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
1601
1602 if (on)
1603 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
1604 else
1605 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
1606
1607 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
1608}
1609
1610static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
1611{
1612 u32 reg;
1613
1614 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1615
1616 if (on)
1617 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
1618 else
1619 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
1620
1621 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1622}
1623
1624static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
1625{
1626 u32 reg;
1627
1628 dev_vdbg(dwc->dev, "%s\n", __func__);
1629
1630 /* Enable PHYs */
1631 dwc3_gadget_usb2_phy_power(dwc, true);
1632 dwc3_gadget_usb3_phy_power(dwc, true);
1633
1634 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
1635 dwc3_disconnect_gadget(dwc);
1636
1637 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1638 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
1639 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1640
1641 dwc3_stop_active_transfers(dwc);
1642 dwc3_clear_stall_all_ep(dwc);
1643
1644 /* Reset device address to zero */
1645 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1646 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
1647 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1648
1649 /*
1650 * Wait for RxFifo to drain
1651 *
1652 * REVISIT probably shouldn't wait forever.
1653 * In case Hardware ends up in a screwed up
1654 * case, we error out, notify the user and,
1655 * maybe, WARN() or BUG() but leave the rest
1656 * of the kernel working fine.
1657 *
1658 * REVISIT the below is rather CPU intensive,
1659 * maybe we should read and if it doesn't work
1660 * sleep (not busy wait) for a few useconds.
1661 *
1662 * REVISIT why wait until the RXFIFO is empty anyway?
1663 */
1664 while (!(dwc3_readl(dwc->regs, DWC3_DSTS)
1665 & DWC3_DSTS_RXFIFOEMPTY))
1666 cpu_relax();
1667}
1668
1669static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
1670{
1671 u32 reg;
1672 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
1673
1674 /*
1675 * We change the clock only at SS but I dunno why I would want to do
1676 * this. Maybe it becomes part of the power saving plan.
1677 */
1678
1679 if (speed != DWC3_DSTS_SUPERSPEED)
1680 return;
1681
1682 /*
1683 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
1684 * each time on Connect Done.
1685 */
1686 if (!usb30_clock)
1687 return;
1688
1689 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
1690 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
1691 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
1692}
1693
1694static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
1695{
1696 switch (speed) {
1697 case USB_SPEED_SUPER:
1698 dwc3_gadget_usb2_phy_power(dwc, false);
1699 break;
1700 case USB_SPEED_HIGH:
1701 case USB_SPEED_FULL:
1702 case USB_SPEED_LOW:
1703 dwc3_gadget_usb3_phy_power(dwc, false);
1704 break;
1705 }
1706}
1707
1708static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
1709{
1710 struct dwc3_gadget_ep_cmd_params params;
1711 struct dwc3_ep *dep;
1712 int ret;
1713 u32 reg;
1714 u8 speed;
1715
1716 dev_vdbg(dwc->dev, "%s\n", __func__);
1717
1718 memset(&params, 0x00, sizeof(params));
1719
Felipe Balbi72246da2011-08-19 18:10:58 +03001720 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1721 speed = reg & DWC3_DSTS_CONNECTSPD;
1722 dwc->speed = speed;
1723
1724 dwc3_update_ram_clk_sel(dwc, speed);
1725
1726 switch (speed) {
1727 case DWC3_DCFG_SUPERSPEED:
1728 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1729 dwc->gadget.ep0->maxpacket = 512;
1730 dwc->gadget.speed = USB_SPEED_SUPER;
1731 break;
1732 case DWC3_DCFG_HIGHSPEED:
1733 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
1734 dwc->gadget.ep0->maxpacket = 64;
1735 dwc->gadget.speed = USB_SPEED_HIGH;
1736 break;
1737 case DWC3_DCFG_FULLSPEED2:
1738 case DWC3_DCFG_FULLSPEED1:
1739 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
1740 dwc->gadget.ep0->maxpacket = 64;
1741 dwc->gadget.speed = USB_SPEED_FULL;
1742 break;
1743 case DWC3_DCFG_LOWSPEED:
1744 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
1745 dwc->gadget.ep0->maxpacket = 8;
1746 dwc->gadget.speed = USB_SPEED_LOW;
1747 break;
1748 }
1749
1750 /* Disable unneded PHY */
1751 dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
1752
1753 dep = dwc->eps[0];
1754 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1755 if (ret) {
1756 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1757 return;
1758 }
1759
1760 dep = dwc->eps[1];
1761 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1762 if (ret) {
1763 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1764 return;
1765 }
1766
1767 /*
1768 * Configure PHY via GUSB3PIPECTLn if required.
1769 *
1770 * Update GTXFIFOSIZn
1771 *
1772 * In both cases reset values should be sufficient.
1773 */
1774}
1775
1776static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
1777{
1778 dev_vdbg(dwc->dev, "%s\n", __func__);
1779
1780 /*
1781 * TODO take core out of low power mode when that's
1782 * implemented.
1783 */
1784
1785 dwc->gadget_driver->resume(&dwc->gadget);
1786}
1787
1788static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
1789 unsigned int evtinfo)
1790{
1791 dev_vdbg(dwc->dev, "%s\n", __func__);
1792
1793 /* The fith bit says SuperSpeed yes or no. */
1794 dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
1795}
1796
1797static void dwc3_gadget_interrupt(struct dwc3 *dwc,
1798 const struct dwc3_event_devt *event)
1799{
1800 switch (event->type) {
1801 case DWC3_DEVICE_EVENT_DISCONNECT:
1802 dwc3_gadget_disconnect_interrupt(dwc);
1803 break;
1804 case DWC3_DEVICE_EVENT_RESET:
1805 dwc3_gadget_reset_interrupt(dwc);
1806 break;
1807 case DWC3_DEVICE_EVENT_CONNECT_DONE:
1808 dwc3_gadget_conndone_interrupt(dwc);
1809 break;
1810 case DWC3_DEVICE_EVENT_WAKEUP:
1811 dwc3_gadget_wakeup_interrupt(dwc);
1812 break;
1813 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
1814 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
1815 break;
1816 case DWC3_DEVICE_EVENT_EOPF:
1817 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
1818 break;
1819 case DWC3_DEVICE_EVENT_SOF:
1820 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
1821 break;
1822 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
1823 dev_vdbg(dwc->dev, "Erratic Error\n");
1824 break;
1825 case DWC3_DEVICE_EVENT_CMD_CMPL:
1826 dev_vdbg(dwc->dev, "Command Complete\n");
1827 break;
1828 case DWC3_DEVICE_EVENT_OVERFLOW:
1829 dev_vdbg(dwc->dev, "Overflow\n");
1830 break;
1831 default:
1832 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
1833 }
1834}
1835
1836static void dwc3_process_event_entry(struct dwc3 *dwc,
1837 const union dwc3_event *event)
1838{
1839 /* Endpoint IRQ, handle it and return early */
1840 if (event->type.is_devspec == 0) {
1841 /* depevt */
1842 return dwc3_endpoint_interrupt(dwc, &event->depevt);
1843 }
1844
1845 switch (event->type.type) {
1846 case DWC3_EVENT_TYPE_DEV:
1847 dwc3_gadget_interrupt(dwc, &event->devt);
1848 break;
1849 /* REVISIT what to do with Carkit and I2C events ? */
1850 default:
1851 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
1852 }
1853}
1854
1855static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
1856{
1857 struct dwc3_event_buffer *evt;
1858 int left;
1859 u32 count;
1860
1861 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
1862 count &= DWC3_GEVNTCOUNT_MASK;
1863 if (!count)
1864 return IRQ_NONE;
1865
1866 evt = dwc->ev_buffs[buf];
1867 left = count;
1868
1869 while (left > 0) {
1870 union dwc3_event event;
1871
1872 memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
1873 dwc3_process_event_entry(dwc, &event);
1874 /*
1875 * XXX we wrap around correctly to the next entry as almost all
1876 * entries are 4 bytes in size. There is one entry which has 12
1877 * bytes which is a regular entry followed by 8 bytes data. ATM
1878 * I don't know how things are organized if were get next to the
1879 * a boundary so I worry about that once we try to handle that.
1880 */
1881 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
1882 left -= 4;
1883
1884 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
1885 }
1886
1887 return IRQ_HANDLED;
1888}
1889
1890static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
1891{
1892 struct dwc3 *dwc = _dwc;
1893 int i;
1894 irqreturn_t ret = IRQ_NONE;
1895
1896 spin_lock(&dwc->lock);
1897
1898 for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
1899 irqreturn_t status;
1900
1901 status = dwc3_process_event_buf(dwc, i);
1902 if (status == IRQ_HANDLED)
1903 ret = status;
1904 }
1905
1906 spin_unlock(&dwc->lock);
1907
1908 return ret;
1909}
1910
1911/**
1912 * dwc3_gadget_init - Initializes gadget related registers
1913 * @dwc: Pointer to out controller context structure
1914 *
1915 * Returns 0 on success otherwise negative errno.
1916 */
1917int __devinit dwc3_gadget_init(struct dwc3 *dwc)
1918{
1919 u32 reg;
1920 int ret;
1921 int irq;
1922
1923 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
1924 &dwc->ctrl_req_addr, GFP_KERNEL);
1925 if (!dwc->ctrl_req) {
1926 dev_err(dwc->dev, "failed to allocate ctrl request\n");
1927 ret = -ENOMEM;
1928 goto err0;
1929 }
1930
1931 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
1932 &dwc->ep0_trb_addr, GFP_KERNEL);
1933 if (!dwc->ep0_trb) {
1934 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
1935 ret = -ENOMEM;
1936 goto err1;
1937 }
1938
1939 dwc->setup_buf = dma_alloc_coherent(dwc->dev,
1940 sizeof(*dwc->setup_buf) * 2,
1941 &dwc->setup_buf_addr, GFP_KERNEL);
1942 if (!dwc->setup_buf) {
1943 dev_err(dwc->dev, "failed to allocate setup buffer\n");
1944 ret = -ENOMEM;
1945 goto err2;
1946 }
1947
Felipe Balbi5812b1c2011-08-27 22:07:53 +03001948 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
1949 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
1950 if (!dwc->ep0_bounce) {
1951 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
1952 ret = -ENOMEM;
1953 goto err3;
1954 }
1955
Felipe Balbi72246da2011-08-19 18:10:58 +03001956 dev_set_name(&dwc->gadget.dev, "gadget");
1957
1958 dwc->gadget.ops = &dwc3_gadget_ops;
1959 dwc->gadget.is_dualspeed = true;
1960 dwc->gadget.speed = USB_SPEED_UNKNOWN;
1961 dwc->gadget.dev.parent = dwc->dev;
1962
1963 dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
1964
1965 dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
1966 dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
1967 dwc->gadget.dev.release = dwc3_gadget_release;
1968 dwc->gadget.name = "dwc3-gadget";
1969
1970 /*
1971 * REVISIT: Here we should clear all pending IRQs to be
1972 * sure we're starting from a well known location.
1973 */
1974
1975 ret = dwc3_gadget_init_endpoints(dwc);
1976 if (ret)
Felipe Balbi5812b1c2011-08-27 22:07:53 +03001977 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001978
1979 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1980
1981 ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
1982 "dwc3", dwc);
1983 if (ret) {
1984 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1985 irq, ret);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03001986 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001987 }
1988
1989 /* Enable all but Start and End of Frame IRQs */
1990 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1991 DWC3_DEVTEN_EVNTOVERFLOWEN |
1992 DWC3_DEVTEN_CMDCMPLTEN |
1993 DWC3_DEVTEN_ERRTICERREN |
1994 DWC3_DEVTEN_WKUPEVTEN |
1995 DWC3_DEVTEN_ULSTCNGEN |
1996 DWC3_DEVTEN_CONNECTDONEEN |
1997 DWC3_DEVTEN_USBRSTEN |
1998 DWC3_DEVTEN_DISCONNEVTEN);
1999 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2000
2001 ret = device_register(&dwc->gadget.dev);
2002 if (ret) {
2003 dev_err(dwc->dev, "failed to register gadget device\n");
2004 put_device(&dwc->gadget.dev);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002005 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03002006 }
2007
2008 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2009 if (ret) {
2010 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002011 goto err7;
Felipe Balbi72246da2011-08-19 18:10:58 +03002012 }
2013
2014 return 0;
2015
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002016err7:
Felipe Balbi72246da2011-08-19 18:10:58 +03002017 device_unregister(&dwc->gadget.dev);
2018
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002019err6:
Felipe Balbi72246da2011-08-19 18:10:58 +03002020 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2021 free_irq(irq, dwc);
2022
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002023err5:
Felipe Balbi72246da2011-08-19 18:10:58 +03002024 dwc3_gadget_free_endpoints(dwc);
2025
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002026err4:
2027 dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
2028 dwc->ep0_bounce_addr);
2029
Felipe Balbi72246da2011-08-19 18:10:58 +03002030err3:
2031 dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
2032 dwc->setup_buf, dwc->setup_buf_addr);
2033
2034err2:
2035 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2036 dwc->ep0_trb, dwc->ep0_trb_addr);
2037
2038err1:
2039 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2040 dwc->ctrl_req, dwc->ctrl_req_addr);
2041
2042err0:
2043 return ret;
2044}
2045
2046void dwc3_gadget_exit(struct dwc3 *dwc)
2047{
2048 int irq;
2049 int i;
2050
2051 usb_del_gadget_udc(&dwc->gadget);
2052 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2053
2054 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2055 free_irq(irq, dwc);
2056
2057 for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
2058 __dwc3_gadget_ep_disable(dwc->eps[i]);
2059
2060 dwc3_gadget_free_endpoints(dwc);
2061
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002062 dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
2063 dwc->ep0_bounce_addr);
2064
Felipe Balbi72246da2011-08-19 18:10:58 +03002065 dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
2066 dwc->setup_buf, dwc->setup_buf_addr);
2067
2068 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2069 dwc->ep0_trb, dwc->ep0_trb_addr);
2070
2071 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2072 dwc->ctrl_req, dwc->ctrl_req_addr);
2073
2074 device_unregister(&dwc->gadget.dev);
2075}