blob: 29b708dda7b7a8c5cb4f3fa64d35ff339e4e85f7 [file] [log] [blame]
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -07001/*
2 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/err.h>
17#include <linux/interrupt.h>
18#include <linux/irq.h>
19#include <linux/kernel.h>
20#include <linux/mfd/pm8xxx/core.h>
21#include <linux/mfd/pm8xxx/irq.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
24
25/* PMIC8xxx IRQ */
26
27#define SSBI_REG_ADDR_IRQ_BASE 0x1BB
28
29#define SSBI_REG_ADDR_IRQ_ROOT (SSBI_REG_ADDR_IRQ_BASE + 0)
30#define SSBI_REG_ADDR_IRQ_M_STATUS1 (SSBI_REG_ADDR_IRQ_BASE + 1)
31#define SSBI_REG_ADDR_IRQ_M_STATUS2 (SSBI_REG_ADDR_IRQ_BASE + 2)
32#define SSBI_REG_ADDR_IRQ_M_STATUS3 (SSBI_REG_ADDR_IRQ_BASE + 3)
33#define SSBI_REG_ADDR_IRQ_M_STATUS4 (SSBI_REG_ADDR_IRQ_BASE + 4)
34#define SSBI_REG_ADDR_IRQ_BLK_SEL (SSBI_REG_ADDR_IRQ_BASE + 5)
35#define SSBI_REG_ADDR_IRQ_IT_STATUS (SSBI_REG_ADDR_IRQ_BASE + 6)
36#define SSBI_REG_ADDR_IRQ_CONFIG (SSBI_REG_ADDR_IRQ_BASE + 7)
37#define SSBI_REG_ADDR_IRQ_RT_STATUS (SSBI_REG_ADDR_IRQ_BASE + 8)
38
39#define PM_IRQF_LVL_SEL 0x01 /* level select */
40#define PM_IRQF_MASK_FE 0x02 /* mask falling edge */
41#define PM_IRQF_MASK_RE 0x04 /* mask rising edge */
42#define PM_IRQF_CLR 0x08 /* clear interrupt */
43#define PM_IRQF_BITS_MASK 0x70
44#define PM_IRQF_BITS_SHIFT 4
45#define PM_IRQF_WRITE 0x80
46
47#define PM_IRQF_MASK_ALL (PM_IRQF_MASK_FE | \
48 PM_IRQF_MASK_RE)
49
50struct pm_irq_chip {
51 struct device *dev;
52 spinlock_t pm_irq_lock;
53 unsigned int devirq;
54 unsigned int irq_base;
55 unsigned int num_irqs;
56 unsigned int num_blocks;
57 unsigned int num_masters;
58 u8 config[0];
59};
60
61static int pm8xxx_read_root_irq(const struct pm_irq_chip *chip, u8 *rp)
62{
63 return pm8xxx_readb(chip->dev, SSBI_REG_ADDR_IRQ_ROOT, rp);
64}
65
66static int pm8xxx_read_master_irq(const struct pm_irq_chip *chip, u8 m, u8 *bp)
67{
68 return pm8xxx_readb(chip->dev,
69 SSBI_REG_ADDR_IRQ_M_STATUS1 + m, bp);
70}
71
72static int pm8xxx_read_block_irq(struct pm_irq_chip *chip, u8 bp, u8 *ip)
73{
74 int rc;
75
76 spin_lock(&chip->pm_irq_lock);
77 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_BLK_SEL, bp);
78 if (rc) {
79 pr_err("Failed Selecting Block %d rc=%d\n", bp, rc);
80 goto bail;
81 }
82
83 rc = pm8xxx_readb(chip->dev, SSBI_REG_ADDR_IRQ_IT_STATUS, ip);
84 if (rc)
85 pr_err("Failed Reading Status rc=%d\n", rc);
86bail:
87 spin_unlock(&chip->pm_irq_lock);
88 return rc;
89}
90
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -070091static int pm8xxx_read_config_irq(struct pm_irq_chip *chip, u8 bp, u8 cp, u8 *r)
92{
93 int rc;
94
95 spin_lock(&chip->pm_irq_lock);
96 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_BLK_SEL, bp);
97 if (rc) {
98 pr_err("Failed Selecting Block %d rc=%d\n", bp, rc);
99 goto bail;
100 }
101
102 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_CONFIG, cp);
103 if (rc)
104 pr_err("Failed Configuring IRQ rc=%d\n", rc);
105
106 rc = pm8xxx_readb(chip->dev, SSBI_REG_ADDR_IRQ_CONFIG, r);
107 if (rc)
108 pr_err("Failed reading IRQ rc=%d\n", rc);
109bail:
110 spin_unlock(&chip->pm_irq_lock);
111 return rc;
112}
113
114static int pm8xxx_write_config_irq(struct pm_irq_chip *chip, u8 bp, u8 cp)
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700115{
116 int rc;
117
118 spin_lock(&chip->pm_irq_lock);
119 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_BLK_SEL, bp);
120 if (rc) {
121 pr_err("Failed Selecting Block %d rc=%d\n", bp, rc);
122 goto bail;
123 }
124
125 cp |= PM_IRQF_WRITE;
126 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_CONFIG, cp);
127 if (rc)
128 pr_err("Failed Configuring IRQ rc=%d\n", rc);
129bail:
130 spin_unlock(&chip->pm_irq_lock);
131 return rc;
132}
133
134static int pm8xxx_irq_block_handler(struct pm_irq_chip *chip, int block)
135{
136 int pmirq, irq, i, ret = 0;
137 u8 bits;
138
139 ret = pm8xxx_read_block_irq(chip, block, &bits);
140 if (ret) {
141 pr_err("Failed reading %d block ret=%d", block, ret);
142 return ret;
143 }
144 if (!bits) {
145 pr_err("block bit set in master but no irqs: %d", block);
146 return 0;
147 }
148
149 /* Check IRQ bits */
150 for (i = 0; i < 8; i++) {
151 if (bits & (1 << i)) {
152 pmirq = block * 8 + i;
153 irq = pmirq + chip->irq_base;
154 generic_handle_irq(irq);
155 }
156 }
157 return 0;
158}
159
160static int pm8xxx_irq_master_handler(struct pm_irq_chip *chip, int master)
161{
162 u8 blockbits;
163 int block_number, i, ret = 0;
164
165 ret = pm8xxx_read_master_irq(chip, master, &blockbits);
166 if (ret) {
167 pr_err("Failed to read master %d ret=%d\n", master, ret);
168 return ret;
169 }
170 if (!blockbits) {
171 pr_err("master bit set in root but no blocks: %d", master);
172 return 0;
173 }
174
175 for (i = 0; i < 8; i++)
176 if (blockbits & (1 << i)) {
177 block_number = master * 8 + i; /* block # */
178 ret |= pm8xxx_irq_block_handler(chip, block_number);
179 }
180 return ret;
181}
182
Abhijeet Dharmapurikar636585d2011-08-18 16:14:10 -0700183static irqreturn_t pm8xxx_irq_handler(int irq, void *data)
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700184{
Abhijeet Dharmapurikar636585d2011-08-18 16:14:10 -0700185 struct pm_irq_chip *chip = data;
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700186 u8 root;
187 int i, ret, masters = 0;
188
189 ret = pm8xxx_read_root_irq(chip, &root);
190 if (ret) {
191 pr_err("Can't read root status ret=%d\n", ret);
Abhijeet Dharmapurikar636585d2011-08-18 16:14:10 -0700192 return IRQ_HANDLED;
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700193 }
194
195 /* on pm8xxx series masters start from bit 1 of the root */
196 masters = root >> 1;
197
198 /* Read allowed masters for blocks. */
199 for (i = 0; i < chip->num_masters; i++)
200 if (masters & (1 << i))
201 pm8xxx_irq_master_handler(chip, i);
202
Abhijeet Dharmapurikar636585d2011-08-18 16:14:10 -0700203 return IRQ_HANDLED;
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700204}
205
206static void pm8xxx_irq_mask_ack(struct irq_data *d)
207{
208 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
209 unsigned int pmirq = d->irq - chip->irq_base;
210 int master, irq_bit;
211 u8 block, config;
212
213 block = pmirq / 8;
214 master = block / 8;
215 irq_bit = pmirq % 8;
216
217 config = chip->config[pmirq] | PM_IRQF_MASK_ALL | PM_IRQF_CLR;
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700218 pm8xxx_write_config_irq(chip, block, config);
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700219}
220
221static void pm8xxx_irq_unmask(struct irq_data *d)
222{
223 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
224 unsigned int pmirq = d->irq - chip->irq_base;
225 int master, irq_bit;
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700226 u8 block, config, hw_conf;
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700227
228 block = pmirq / 8;
229 master = block / 8;
230 irq_bit = pmirq % 8;
231
232 config = chip->config[pmirq];
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700233 pm8xxx_read_config_irq(chip, block, config, &hw_conf);
234 /* check if it is masked */
Abhijeet Dharmapurikar636585d2011-08-18 16:14:10 -0700235 if ((hw_conf & PM_IRQF_MASK_ALL) == PM_IRQF_MASK_ALL)
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700236 pm8xxx_write_config_irq(chip, block, config);
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700237}
238
239static int pm8xxx_irq_set_type(struct irq_data *d, unsigned int flow_type)
240{
241 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
242 unsigned int pmirq = d->irq - chip->irq_base;
243 int master, irq_bit;
244 u8 block, config;
245
246 block = pmirq / 8;
247 master = block / 8;
248 irq_bit = pmirq % 8;
249
250 chip->config[pmirq] = (irq_bit << PM_IRQF_BITS_SHIFT)
251 | PM_IRQF_MASK_ALL;
252 if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
253 if (flow_type & IRQF_TRIGGER_RISING)
254 chip->config[pmirq] &= ~PM_IRQF_MASK_RE;
255 if (flow_type & IRQF_TRIGGER_FALLING)
256 chip->config[pmirq] &= ~PM_IRQF_MASK_FE;
257 } else {
258 chip->config[pmirq] |= PM_IRQF_LVL_SEL;
259
260 if (flow_type & IRQF_TRIGGER_HIGH)
261 chip->config[pmirq] &= ~PM_IRQF_MASK_RE;
262 else
263 chip->config[pmirq] &= ~PM_IRQF_MASK_FE;
264 }
265
266 config = chip->config[pmirq] | PM_IRQF_CLR;
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700267 return pm8xxx_write_config_irq(chip, block, config);
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700268}
269
270static int pm8xxx_irq_set_wake(struct irq_data *d, unsigned int on)
271{
272 return 0;
273}
274
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275static int pm8xxx_irq_read_line(struct irq_data *d)
276{
277 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
278
279 return pm8xxx_get_irq_stat(chip, d->irq);
280}
281
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700282static struct irq_chip pm8xxx_irq_chip = {
283 .name = "pm8xxx",
284 .irq_mask_ack = pm8xxx_irq_mask_ack,
285 .irq_unmask = pm8xxx_irq_unmask,
286 .irq_set_type = pm8xxx_irq_set_type,
287 .irq_set_wake = pm8xxx_irq_set_wake,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700288 .irq_read_line = pm8xxx_irq_read_line,
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700289 .flags = IRQCHIP_MASK_ON_SUSPEND,
290};
291
292/**
293 * pm8xxx_get_irq_stat - get the status of the irq line
294 * @chip: pointer to identify a pmic irq controller
295 * @irq: the irq number
296 *
297 * The pm8xxx gpio and mpp rely on the interrupt block to read
298 * the values on their pins. This function is to facilitate reading
299 * the status of a gpio or an mpp line. The caller has to convert the
300 * gpio number to irq number.
301 *
302 * RETURNS:
303 * an int indicating the value read on that line
304 */
305int pm8xxx_get_irq_stat(struct pm_irq_chip *chip, int irq)
306{
307 int pmirq, rc;
308 u8 block, bits, bit;
309 unsigned long flags;
310
311 if (chip == NULL || irq < chip->irq_base ||
312 irq >= chip->irq_base + chip->num_irqs)
313 return -EINVAL;
314
315 pmirq = irq - chip->irq_base;
316
317 block = pmirq / 8;
318 bit = pmirq % 8;
319
320 spin_lock_irqsave(&chip->pm_irq_lock, flags);
321
322 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_BLK_SEL, block);
323 if (rc) {
324 pr_err("Failed Selecting block irq=%d pmirq=%d blk=%d rc=%d\n",
325 irq, pmirq, block, rc);
326 goto bail_out;
327 }
328
329 rc = pm8xxx_readb(chip->dev, SSBI_REG_ADDR_IRQ_RT_STATUS, &bits);
330 if (rc) {
331 pr_err("Failed Configuring irq=%d pmirq=%d blk=%d rc=%d\n",
332 irq, pmirq, block, rc);
333 goto bail_out;
334 }
335
336 rc = (bits & (1 << bit)) ? 1 : 0;
337
338bail_out:
339 spin_unlock_irqrestore(&chip->pm_irq_lock, flags);
340
341 return rc;
342}
343EXPORT_SYMBOL_GPL(pm8xxx_get_irq_stat);
344
345struct pm_irq_chip * __devinit pm8xxx_irq_init(struct device *dev,
346 const struct pm8xxx_irq_platform_data *pdata)
347{
348 struct pm_irq_chip *chip;
349 int devirq, rc;
350 unsigned int pmirq;
351
352 if (!pdata) {
353 pr_err("No platform data\n");
354 return ERR_PTR(-EINVAL);
355 }
356
357 devirq = pdata->devirq;
358 if (devirq < 0) {
359 pr_err("missing devirq\n");
360 rc = devirq;
361 return ERR_PTR(-EINVAL);
362 }
363
364 chip = kzalloc(sizeof(struct pm_irq_chip)
365 + sizeof(u8) * pdata->irq_cdata.nirqs, GFP_KERNEL);
366 if (!chip) {
367 pr_err("Cannot alloc pm_irq_chip struct\n");
368 return ERR_PTR(-EINVAL);
369 }
370
371 chip->dev = dev;
372 chip->devirq = devirq;
373 chip->irq_base = pdata->irq_base;
374 chip->num_irqs = pdata->irq_cdata.nirqs;
375 chip->num_blocks = DIV_ROUND_UP(chip->num_irqs, 8);
376 chip->num_masters = DIV_ROUND_UP(chip->num_blocks, 8);
377 spin_lock_init(&chip->pm_irq_lock);
378
379 for (pmirq = 0; pmirq < chip->num_irqs; pmirq++) {
380 irq_set_chip_and_handler(chip->irq_base + pmirq,
381 &pm8xxx_irq_chip,
382 handle_level_irq);
383 irq_set_chip_data(chip->irq_base + pmirq, chip);
384#ifdef CONFIG_ARM
385 set_irq_flags(chip->irq_base + pmirq, IRQF_VALID);
386#else
387 irq_set_noprobe(chip->irq_base + pmirq);
388#endif
389 }
390
Abhijeet Dharmapurikar636585d2011-08-18 16:14:10 -0700391 rc = request_irq(devirq, pm8xxx_irq_handler, pdata->irq_trigger_flag,
392 "pm8xxx_usr_irq", chip);
393 if (rc) {
394 pr_err("failed to request_irq for %d rc=%d\n", devirq, rc);
395 return ERR_PTR(rc);
396 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700397 irq_set_irq_wake(devirq, 1);
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700398
399 return chip;
400}
401
402int __devexit pm8xxx_irq_exit(struct pm_irq_chip *chip)
403{
404 irq_set_chained_handler(chip->devirq, NULL);
405 kfree(chip);
406 return 0;
407}