blob: df18989e78d4dc5edcb4f086d211036a48dac073 [file] [log] [blame]
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10001#ifndef _ASM_POWERPC_MPIC_H
2#define _ASM_POWERPC_MPIC_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10004
Paul Mackerras14cf11a2005-09-26 16:04:21 +10005#include <linux/irq.h>
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11006#include <asm/dcr.h>
Michael Ellerman25235f72008-08-06 09:10:03 +10007#include <asm/msi_bitmap.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +10008
9/*
10 * Global registers
11 */
12
13#define MPIC_GREG_BASE 0x01000
14
15#define MPIC_GREG_FEATURE_0 0x00000
16#define MPIC_GREG_FEATURE_LAST_SRC_MASK 0x07ff0000
17#define MPIC_GREG_FEATURE_LAST_SRC_SHIFT 16
18#define MPIC_GREG_FEATURE_LAST_CPU_MASK 0x00001f00
19#define MPIC_GREG_FEATURE_LAST_CPU_SHIFT 8
20#define MPIC_GREG_FEATURE_VERSION_MASK 0xff
21#define MPIC_GREG_FEATURE_1 0x00010
22#define MPIC_GREG_GLOBAL_CONF_0 0x00020
23#define MPIC_GREG_GCONF_RESET 0x80000000
Kumar Galad91e4ea2009-01-07 15:53:29 -060024/* On the FSL mpic implementations the Mode field is expand to be
25 * 2 bits wide:
26 * 0b00 = pass through (interrupts routed to IRQ0)
27 * 0b01 = Mixed mode
28 * 0b10 = reserved
29 * 0b11 = External proxy / coreint
30 */
31#define MPIC_GREG_GCONF_COREINT 0x60000000
Paul Mackerras14cf11a2005-09-26 16:04:21 +100032#define MPIC_GREG_GCONF_8259_PTHROU_DIS 0x20000000
Olof Johanssond87bf3b2007-12-27 22:16:29 -060033#define MPIC_GREG_GCONF_NO_BIAS 0x10000000
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#define MPIC_GREG_GCONF_BASE_MASK 0x000fffff
Olof Johanssonf3653552007-12-20 13:11:18 -060035#define MPIC_GREG_GCONF_MCK 0x08000000
Paul Mackerras14cf11a2005-09-26 16:04:21 +100036#define MPIC_GREG_GLOBAL_CONF_1 0x00030
Mark A. Greer868ea0c2006-06-20 14:15:36 -070037#define MPIC_GREG_GLOBAL_CONF_1_SIE 0x08000000
38#define MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK 0x70000000
39#define MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(r) \
40 (((r) << 28) & MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041#define MPIC_GREG_VENDOR_0 0x00040
42#define MPIC_GREG_VENDOR_1 0x00050
43#define MPIC_GREG_VENDOR_2 0x00060
44#define MPIC_GREG_VENDOR_3 0x00070
45#define MPIC_GREG_VENDOR_ID 0x00080
46#define MPIC_GREG_VENDOR_ID_STEPPING_MASK 0x00ff0000
47#define MPIC_GREG_VENDOR_ID_STEPPING_SHIFT 16
48#define MPIC_GREG_VENDOR_ID_DEVICE_ID_MASK 0x0000ff00
49#define MPIC_GREG_VENDOR_ID_DEVICE_ID_SHIFT 8
50#define MPIC_GREG_VENDOR_ID_VENDOR_ID_MASK 0x000000ff
51#define MPIC_GREG_PROCESSOR_INIT 0x00090
52#define MPIC_GREG_IPI_VECTOR_PRI_0 0x000a0
53#define MPIC_GREG_IPI_VECTOR_PRI_1 0x000b0
54#define MPIC_GREG_IPI_VECTOR_PRI_2 0x000c0
55#define MPIC_GREG_IPI_VECTOR_PRI_3 0x000d0
Zang Roy-r6191172335932006-08-25 14:16:30 +100056#define MPIC_GREG_IPI_STRIDE 0x10
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057#define MPIC_GREG_SPURIOUS 0x000e0
58#define MPIC_GREG_TIMER_FREQ 0x000f0
59
60/*
61 *
62 * Timer registers
63 */
64#define MPIC_TIMER_BASE 0x01100
65#define MPIC_TIMER_STRIDE 0x40
66
67#define MPIC_TIMER_CURRENT_CNT 0x00000
68#define MPIC_TIMER_BASE_CNT 0x00010
69#define MPIC_TIMER_VECTOR_PRI 0x00020
70#define MPIC_TIMER_DESTINATION 0x00030
71
72/*
73 * Per-Processor registers
74 */
75
76#define MPIC_CPU_THISBASE 0x00000
77#define MPIC_CPU_BASE 0x20000
78#define MPIC_CPU_STRIDE 0x01000
79
80#define MPIC_CPU_IPI_DISPATCH_0 0x00040
81#define MPIC_CPU_IPI_DISPATCH_1 0x00050
82#define MPIC_CPU_IPI_DISPATCH_2 0x00060
83#define MPIC_CPU_IPI_DISPATCH_3 0x00070
Zang Roy-r6191172335932006-08-25 14:16:30 +100084#define MPIC_CPU_IPI_DISPATCH_STRIDE 0x00010
Paul Mackerras14cf11a2005-09-26 16:04:21 +100085#define MPIC_CPU_CURRENT_TASK_PRI 0x00080
86#define MPIC_CPU_TASKPRI_MASK 0x0000000f
87#define MPIC_CPU_WHOAMI 0x00090
88#define MPIC_CPU_WHOAMI_MASK 0x0000001f
89#define MPIC_CPU_INTACK 0x000a0
90#define MPIC_CPU_EOI 0x000b0
Olof Johanssonf3653552007-12-20 13:11:18 -060091#define MPIC_CPU_MCACK 0x000c0
Paul Mackerras14cf11a2005-09-26 16:04:21 +100092
93/*
94 * Per-source registers
95 */
96
97#define MPIC_IRQ_BASE 0x10000
98#define MPIC_IRQ_STRIDE 0x00020
99#define MPIC_IRQ_VECTOR_PRI 0x00000
100#define MPIC_VECPRI_MASK 0x80000000
101#define MPIC_VECPRI_ACTIVITY 0x40000000 /* Read Only */
102#define MPIC_VECPRI_PRIORITY_MASK 0x000f0000
103#define MPIC_VECPRI_PRIORITY_SHIFT 16
104#define MPIC_VECPRI_VECTOR_MASK 0x000007ff
105#define MPIC_VECPRI_POLARITY_POSITIVE 0x00800000
106#define MPIC_VECPRI_POLARITY_NEGATIVE 0x00000000
107#define MPIC_VECPRI_POLARITY_MASK 0x00800000
108#define MPIC_VECPRI_SENSE_LEVEL 0x00400000
109#define MPIC_VECPRI_SENSE_EDGE 0x00000000
110#define MPIC_VECPRI_SENSE_MASK 0x00400000
111#define MPIC_IRQ_DESTINATION 0x00010
112
113#define MPIC_MAX_IRQ_SOURCES 2048
114#define MPIC_MAX_CPUS 32
115#define MPIC_MAX_ISU 32
116
117/*
Zang Roy-r6191172335932006-08-25 14:16:30 +1000118 * Tsi108 implementation of MPIC has many differences from the original one
119 */
120
121/*
122 * Global registers
123 */
124
125#define TSI108_GREG_BASE 0x00000
126#define TSI108_GREG_FEATURE_0 0x00000
127#define TSI108_GREG_GLOBAL_CONF_0 0x00004
128#define TSI108_GREG_VENDOR_ID 0x0000c
129#define TSI108_GREG_IPI_VECTOR_PRI_0 0x00204 /* Doorbell 0 */
130#define TSI108_GREG_IPI_STRIDE 0x0c
131#define TSI108_GREG_SPURIOUS 0x00010
132#define TSI108_GREG_TIMER_FREQ 0x00014
133
134/*
135 * Timer registers
136 */
137#define TSI108_TIMER_BASE 0x0030
138#define TSI108_TIMER_STRIDE 0x10
139#define TSI108_TIMER_CURRENT_CNT 0x00000
140#define TSI108_TIMER_BASE_CNT 0x00004
141#define TSI108_TIMER_VECTOR_PRI 0x00008
142#define TSI108_TIMER_DESTINATION 0x0000c
143
144/*
145 * Per-Processor registers
146 */
147#define TSI108_CPU_BASE 0x00300
148#define TSI108_CPU_STRIDE 0x00040
149#define TSI108_CPU_IPI_DISPATCH_0 0x00200
150#define TSI108_CPU_IPI_DISPATCH_STRIDE 0x00000
151#define TSI108_CPU_CURRENT_TASK_PRI 0x00000
152#define TSI108_CPU_WHOAMI 0xffffffff
153#define TSI108_CPU_INTACK 0x00004
154#define TSI108_CPU_EOI 0x00008
Olof Johanssonf3653552007-12-20 13:11:18 -0600155#define TSI108_CPU_MCACK 0x00004 /* Doesn't really exist here */
Zang Roy-r6191172335932006-08-25 14:16:30 +1000156
157/*
158 * Per-source registers
159 */
160#define TSI108_IRQ_BASE 0x00100
161#define TSI108_IRQ_STRIDE 0x00008
162#define TSI108_IRQ_VECTOR_PRI 0x00000
163#define TSI108_VECPRI_VECTOR_MASK 0x000000ff
164#define TSI108_VECPRI_POLARITY_POSITIVE 0x01000000
165#define TSI108_VECPRI_POLARITY_NEGATIVE 0x00000000
166#define TSI108_VECPRI_SENSE_LEVEL 0x02000000
167#define TSI108_VECPRI_SENSE_EDGE 0x00000000
168#define TSI108_VECPRI_POLARITY_MASK 0x01000000
169#define TSI108_VECPRI_SENSE_MASK 0x02000000
170#define TSI108_IRQ_DESTINATION 0x00004
171
172/* weird mpic register indices and mask bits in the HW info array */
173enum {
174 MPIC_IDX_GREG_BASE = 0,
175 MPIC_IDX_GREG_FEATURE_0,
176 MPIC_IDX_GREG_GLOBAL_CONF_0,
177 MPIC_IDX_GREG_VENDOR_ID,
178 MPIC_IDX_GREG_IPI_VECTOR_PRI_0,
179 MPIC_IDX_GREG_IPI_STRIDE,
180 MPIC_IDX_GREG_SPURIOUS,
181 MPIC_IDX_GREG_TIMER_FREQ,
182
183 MPIC_IDX_TIMER_BASE,
184 MPIC_IDX_TIMER_STRIDE,
185 MPIC_IDX_TIMER_CURRENT_CNT,
186 MPIC_IDX_TIMER_BASE_CNT,
187 MPIC_IDX_TIMER_VECTOR_PRI,
188 MPIC_IDX_TIMER_DESTINATION,
189
190 MPIC_IDX_CPU_BASE,
191 MPIC_IDX_CPU_STRIDE,
192 MPIC_IDX_CPU_IPI_DISPATCH_0,
193 MPIC_IDX_CPU_IPI_DISPATCH_STRIDE,
194 MPIC_IDX_CPU_CURRENT_TASK_PRI,
195 MPIC_IDX_CPU_WHOAMI,
196 MPIC_IDX_CPU_INTACK,
197 MPIC_IDX_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600198 MPIC_IDX_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000199
200 MPIC_IDX_IRQ_BASE,
201 MPIC_IDX_IRQ_STRIDE,
202 MPIC_IDX_IRQ_VECTOR_PRI,
203
204 MPIC_IDX_VECPRI_VECTOR_MASK,
205 MPIC_IDX_VECPRI_POLARITY_POSITIVE,
206 MPIC_IDX_VECPRI_POLARITY_NEGATIVE,
207 MPIC_IDX_VECPRI_SENSE_LEVEL,
208 MPIC_IDX_VECPRI_SENSE_EDGE,
209 MPIC_IDX_VECPRI_POLARITY_MASK,
210 MPIC_IDX_VECPRI_SENSE_MASK,
211 MPIC_IDX_IRQ_DESTINATION,
212 MPIC_IDX_END
213};
214
215
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000216#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217/* Fixup table entry */
218struct mpic_irq_fixup
219{
220 u8 __iomem *base;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100221 u8 __iomem *applebase;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100222 u32 data;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100223 unsigned int index;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000225#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000226
227
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100228enum mpic_reg_type {
229 mpic_access_mmio_le,
230 mpic_access_mmio_be,
231#ifdef CONFIG_PPC_DCR
232 mpic_access_dcr
233#endif
234};
235
236struct mpic_reg_bank {
237 u32 __iomem *base;
238#ifdef CONFIG_PPC_DCR
239 dcr_host_t dhost;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100240#endif /* CONFIG_PPC_DCR */
241};
242
Johannes Berg3669e932007-05-02 16:33:41 +1000243struct mpic_irq_save {
244 u32 vecprio,
245 dest;
246#ifdef CONFIG_MPIC_U3_HT_IRQS
247 u32 fixup_data;
248#endif
249};
250
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251/* The instance data of a given MPIC */
252struct mpic
253{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000254 /* The remapper for this MPIC */
255 struct irq_host *irqhost;
256
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000257 /* The "linux" controller struct */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000258 struct irq_chip hc_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000259#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000260 struct irq_chip hc_ht_irq;
261#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000262#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000263 struct irq_chip hc_ipi;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000264#endif
Scott Woodea941872011-03-24 16:43:55 -0500265 struct irq_chip hc_tm;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000266 const char *name;
267 /* Flags */
268 unsigned int flags;
269 /* How many irq sources in a given ISU */
270 unsigned int isu_size;
271 unsigned int isu_shift;
272 unsigned int isu_mask;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000273 unsigned int irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274 /* Number of sources */
275 unsigned int num_sources;
276 /* Number of CPUs */
277 unsigned int num_cpus;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000278 /* default senses array */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000279 unsigned char *senses;
280 unsigned int senses_count;
281
Olof Johansson7df24572007-01-28 23:33:18 -0600282 /* vector numbers used for internal sources (ipi/timers) */
283 unsigned int ipi_vecs[4];
Scott Woodea941872011-03-24 16:43:55 -0500284 unsigned int timer_vecs[8];
Olof Johansson7df24572007-01-28 23:33:18 -0600285
286 /* Spurious vector to program into unused sources */
287 unsigned int spurious_vec;
288
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000289#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000290 /* The fixup table */
291 struct mpic_irq_fixup *fixups;
Thomas Gleixner203041a2010-02-18 02:23:18 +0000292 raw_spinlock_t fixup_lock;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000293#endif
294
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100295 /* Register access method */
296 enum mpic_reg_type reg_type;
297
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298 /* The various ioremap'ed bases */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100299 struct mpic_reg_bank gregs;
300 struct mpic_reg_bank tmregs;
301 struct mpic_reg_bank cpuregs[MPIC_MAX_CPUS];
302 struct mpic_reg_bank isus[MPIC_MAX_ISU];
303
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000304 /* Protected sources */
305 unsigned long *protected;
306
Zang Roy-r6191172335932006-08-25 14:16:30 +1000307#ifdef CONFIG_MPIC_WEIRD
308 /* Pointer to HW info array */
309 u32 *hw_set;
310#endif
311
Michael Ellermana7de7c72007-05-08 12:58:36 +1000312#ifdef CONFIG_PCI_MSI
Michael Ellerman25235f72008-08-06 09:10:03 +1000313 struct msi_bitmap msi_bitmap;
Michael Ellermana7de7c72007-05-08 12:58:36 +1000314#endif
315
Olof Johansson0d72ba92007-09-08 05:13:19 +1000316#ifdef CONFIG_MPIC_BROKEN_REGREAD
317 u32 isu_reg0_shadow[MPIC_MAX_IRQ_SOURCES];
318#endif
319
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000320 /* link */
321 struct mpic *next;
Johannes Berg3669e932007-05-02 16:33:41 +1000322
Johannes Berg3669e932007-05-02 16:33:41 +1000323#ifdef CONFIG_PM
324 struct mpic_irq_save *save_data;
325#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000326};
327
Zang Roy-r6191172335932006-08-25 14:16:30 +1000328/*
329 * MPIC flags (passed to mpic_alloc)
330 *
331 * The top 4 bits contain an MPIC bhw id that is used to index the
332 * register offsets and some masks when CONFIG_MPIC_WEIRD is set.
333 * Note setting any ID (leaving those bits to 0) means standard MPIC
334 */
335
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000336/* This is the primary controller, only that one has IPIs and
337 * has afinity control. A non-primary MPIC always uses CPU0
338 * registers only
339 */
340#define MPIC_PRIMARY 0x00000001
Zang Roy-r6191172335932006-08-25 14:16:30 +1000341
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000342/* Set this for a big-endian MPIC */
343#define MPIC_BIG_ENDIAN 0x00000002
344/* Broken U3 MPIC */
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000345#define MPIC_U3_HT_IRQS 0x00000004
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000346/* Broken IPI registers (autodetected) */
347#define MPIC_BROKEN_IPI 0x00000008
348/* MPIC wants a reset */
349#define MPIC_WANTS_RESET 0x00000010
Zang Roy-r6191172335932006-08-25 14:16:30 +1000350/* Spurious vector requires EOI */
351#define MPIC_SPV_EOI 0x00000020
352/* No passthrough disable */
353#define MPIC_NO_PTHROU_DIS 0x00000040
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100354/* DCR based MPIC */
355#define MPIC_USES_DCR 0x00000080
Olof Johansson7df24572007-01-28 23:33:18 -0600356/* MPIC has 11-bit vector fields (or larger) */
357#define MPIC_LARGE_VECTORS 0x00000100
Olof Johanssonf3653552007-12-20 13:11:18 -0600358/* Enable delivery of prio 15 interrupts as MCK instead of EE */
359#define MPIC_ENABLE_MCK 0x00000200
Olof Johanssond87bf3b2007-12-27 22:16:29 -0600360/* Disable bias among target selection, spread interrupts evenly */
361#define MPIC_NO_BIAS 0x00000400
Kumar Gala475ca392008-05-22 06:59:23 +1000362/* Ignore NIRQS as reported by FRR */
363#define MPIC_BROKEN_FRR_NIRQS 0x00000800
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000364/* Destination only supports a single CPU at a time */
365#define MPIC_SINGLE_DEST_CPU 0x00001000
Kumar Galad91e4ea2009-01-07 15:53:29 -0600366/* Enable CoreInt delivery of interrupts */
367#define MPIC_ENABLE_COREINT 0x00002000
Meador Ingedfec2202011-03-14 10:01:06 +0000368/* Disable resetting of the MPIC.
369 * NOTE: This flag trumps MPIC_WANTS_RESET.
370 */
371#define MPIC_NO_RESET 0x00004000
Scott Wood22d168c2011-03-24 16:43:54 -0500372/* Freescale MPIC (compatible includes "fsl,mpic") */
373#define MPIC_FSL 0x00008000
Zang Roy-r6191172335932006-08-25 14:16:30 +1000374
375/* MPIC HW modification ID */
376#define MPIC_REGSET_MASK 0xf0000000
377#define MPIC_REGSET(val) (((val) & 0xf ) << 28)
378#define MPIC_GET_REGSET(flags) (((flags) >> 28) & 0xf)
379
380#define MPIC_REGSET_STANDARD MPIC_REGSET(0) /* Original MPIC */
381#define MPIC_REGSET_TSI108 MPIC_REGSET(1) /* Tsi108/109 PIC */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000382
383/* Allocate the controller structure and setup the linux irq descs
384 * for the range if interrupts passed in. No HW initialization is
385 * actually performed.
386 *
387 * @phys_addr: physial base address of the MPIC
388 * @flags: flags, see constants above
389 * @isu_size: number of interrupts in an ISU. Use 0 to use a
390 * standard ISU-less setup (aka powermac)
391 * @irq_offset: first irq number to assign to this mpic
392 * @irq_count: number of irqs to use with this mpic IRQ sources. Pass 0
393 * to match the number of sources
394 * @ipi_offset: first irq number to assign to this mpic IPI sources,
395 * used only on primary mpic
396 * @senses: array of sense values
397 * @senses_num: number of entries in the array
398 *
399 * Note about the sense array. If none is passed, all interrupts are
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000400 * setup to be level negative unless MPIC_U3_HT_IRQS is set in which
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000401 * case they are edge positive (and the array is ignored anyway).
402 * The values in the array start at the first source of the MPIC,
403 * that is senses[0] correspond to linux irq "irq_offset".
404 */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000405extern struct mpic *mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +1100406 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000407 unsigned int flags,
408 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000409 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000410 const char *name);
411
412/* Assign ISUs, to call before mpic_init()
413 *
414 * @mpic: controller structure as returned by mpic_alloc()
415 * @isu_num: ISU number
416 * @phys_addr: physical address of the ISU
417 */
418extern void mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +1100419 phys_addr_t phys_addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000420
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000421/* Set default sense codes
422 *
423 * @mpic: controller
424 * @senses: array of sense codes
425 * @count: size of above array
426 *
427 * Optionally provide an array (indexed on hardware interrupt numbers
428 * for this MPIC) of default sense codes for the chip. Those are linux
429 * sense codes IRQ_TYPE_*
430 *
431 * The driver gets ownership of the pointer, don't dispose of it or
432 * anything like that. __init only.
433 */
434extern void mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count);
435
436
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000437/* Initialize the controller. After this has been called, none of the above
438 * should be called again for this mpic
439 */
440extern void mpic_init(struct mpic *mpic);
441
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000442/*
443 * All of the following functions must only be used after the
444 * ISUs have been assigned and the controller fully initialized
445 * with mpic_init()
446 */
447
448
Stephen Rothwell06a901c2008-05-21 16:24:31 +1000449/* Change the priority of an interrupt. Default is 8 for irqs and
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000450 * 10 for IPIs. You can call this on both IPIs and IRQ numbers, but the
451 * IPI number is then the offset'ed (linux irq number mapped to the IPI)
452 */
453extern void mpic_irq_set_priority(unsigned int irq, unsigned int pri);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000454
455/* Setup a non-boot CPU */
456extern void mpic_setup_this_cpu(void);
457
458/* Clean up for kexec (or cpu offline or ...) */
459extern void mpic_teardown_this_cpu(int secondary);
460
461/* Get the current cpu priority for this cpu (0..15) */
462extern int mpic_cpu_get_priority(void);
463
464/* Set the current cpu priority for this cpu */
465extern void mpic_cpu_set_priority(int prio);
466
467/* Request IPIs on primary mpic */
468extern void mpic_request_ipis(void);
469
Paul Mackerrasa9c59262005-10-20 17:09:51 +1000470/* Send a message (IPI) to a given target (cpu number or MSG_*) */
471void smp_mpic_message_pass(int target, int msg);
472
Olof Johanssonf3653552007-12-20 13:11:18 -0600473/* Unmask a specific virq */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000474extern void mpic_unmask_irq(struct irq_data *d);
Olof Johanssonf3653552007-12-20 13:11:18 -0600475/* Mask a specific virq */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000476extern void mpic_mask_irq(struct irq_data *d);
Olof Johanssonf3653552007-12-20 13:11:18 -0600477/* EOI a specific virq */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000478extern void mpic_end_irq(struct irq_data *d);
Olof Johanssonf3653552007-12-20 13:11:18 -0600479
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000480/* Fetch interrupt from a given mpic */
Olaf Hering35a84c22006-10-07 22:08:26 +1000481extern unsigned int mpic_get_one_irq(struct mpic *mpic);
Olof Johanssonf3653552007-12-20 13:11:18 -0600482/* This one gets from the primary mpic */
Olaf Hering35a84c22006-10-07 22:08:26 +1000483extern unsigned int mpic_get_irq(void);
Kumar Galad91e4ea2009-01-07 15:53:29 -0600484/* This one gets from the primary mpic via CoreInt*/
485extern unsigned int mpic_get_coreint_irq(void);
Olof Johanssonf3653552007-12-20 13:11:18 -0600486/* Fetch Machine Check interrupt from primary mpic */
487extern unsigned int mpic_get_mcirq(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000488
Mark A. Greer868ea0c2006-06-20 14:15:36 -0700489/* Set the EPIC clock ratio */
490void mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio);
491
492/* Enable/Disable EPIC serial interrupt mode */
493void mpic_set_serial_int(struct mpic *mpic, int enable);
494
Arnd Bergmann88ced032005-12-16 22:43:46 +0100495#endif /* __KERNEL__ */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +1000496#endif /* _ASM_POWERPC_MPIC_H */