blob: fd0d11f1a81c9257450a65c334d57733db0e7d71 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/sh/mm/tlb-sh4.c
3 *
4 * SH-4 specific TLB operations
5 *
6 * Copyright (C) 1999 Niibe Yutaka
Paul Mundtd04a0f72007-09-21 11:55:03 +09007 * Copyright (C) 2002 - 2007 Paul Mundt
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Released under the terms of the GNU GPL v2.0.
10 */
Paul Mundt39e688a2007-03-05 19:46:47 +090011#include <linux/kernel.h>
Paul Mundt39e688a2007-03-05 19:46:47 +090012#include <linux/mm.h>
Paul Mundtd04a0f72007-09-21 11:55:03 +090013#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <asm/mmu_context.h>
Paul Mundt39e688a2007-03-05 19:46:47 +090016#include <asm/cacheflush.h>
17
18void update_mmu_cache(struct vm_area_struct * vma,
19 unsigned long address, pte_t pte)
20{
21 unsigned long flags;
22 unsigned long pteval;
23 unsigned long vpn;
Paul Mundt39e688a2007-03-05 19:46:47 +090024
25 /* Ptrace may call this routine. */
26 if (vma && current->active_mm != vma->vm_mm)
27 return;
28
Paul Mundte7bd34a2007-07-31 17:07:28 +090029#ifndef CONFIG_CACHE_OFF
30 {
31 unsigned long pfn = pte_pfn(pte);
32
33 if (pfn_valid(pfn)) {
34 struct page *page = pfn_to_page(pfn);
35
36 if (!test_bit(PG_mapped, &page->flags)) {
37 unsigned long phys = pte_val(pte) & PTE_PHYS_MASK;
38 __flush_wback_region((void *)P1SEGADDR(phys),
39 PAGE_SIZE);
40 __set_bit(PG_mapped, &page->flags);
41 }
Paul Mundt39e688a2007-03-05 19:46:47 +090042 }
43 }
Paul Mundte7bd34a2007-07-31 17:07:28 +090044#endif
Paul Mundt39e688a2007-03-05 19:46:47 +090045
46 local_irq_save(flags);
47
48 /* Set PTEH register */
49 vpn = (address & MMU_VPN_MASK) | get_asid();
50 ctrl_outl(vpn, MMU_PTEH);
51
Paul Mundtd04a0f72007-09-21 11:55:03 +090052 pteval = pte.pte_low;
Paul Mundt39e688a2007-03-05 19:46:47 +090053
54 /* Set PTEA register */
Paul Mundtd04a0f72007-09-21 11:55:03 +090055#ifdef CONFIG_X2TLB
56 /*
57 * For the extended mode TLB this is trivial, only the ESZ and
58 * EPR bits need to be written out to PTEA, with the remainder of
59 * the protection bits (with the exception of the compat-mode SZ
60 * and PR bits, which are cleared) being written out in PTEL.
61 */
62 ctrl_outl(pte.pte_high, MMU_PTEA);
63#else
Michael Trimarchi6503fe42009-08-20 13:27:44 +090064 if (cpu_data->flags & CPU_HAS_PTEA) {
65 /* The last 3 bits and the first one of pteval contains
66 * the PTEA timing control and space attribute bits
67 */
68 ctrl_outl(copy_ptea_attributes(pteval), MMU_PTEA);
69 }
Paul Mundtd04a0f72007-09-21 11:55:03 +090070#endif
Paul Mundt39e688a2007-03-05 19:46:47 +090071
72 /* Set PTEL register */
73 pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
Paul Mundte7bd34a2007-07-31 17:07:28 +090074#ifdef CONFIG_CACHE_WRITETHROUGH
Paul Mundt39e688a2007-03-05 19:46:47 +090075 pteval |= _PAGE_WT;
76#endif
77 /* conveniently, we want all the software flags to be 0 anyway */
78 ctrl_outl(pteval, MMU_PTEL);
79
80 /* Load the TLB */
81 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
82 local_irq_restore(flags);
83}
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Stuart Menefycbaa1182007-11-30 17:06:36 +090085void __uses_jump_to_uncached local_flush_tlb_one(unsigned long asid,
86 unsigned long page)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
88 unsigned long addr, data;
89
90 /*
91 * NOTE: PTEH.ASID should be set to this MM
92 * _AND_ we need to write ASID to the array.
93 *
94 * It would be simple if we didn't need to set PTEH.ASID...
95 */
96 addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
97 data = page | asid; /* VALID bit is off */
Stuart Menefycbaa1182007-11-30 17:06:36 +090098 jump_to_uncached();
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 ctrl_outl(data, addr);
Stuart Menefycbaa1182007-11-30 17:06:36 +0900100 back_to_cached();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}