blob: 84760336701f4f6c3ac1bc47aca4aabf749a2148 [file] [log] [blame]
Harini Jayaraman9fffe012012-01-23 17:01:14 -07001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13/*
14 * QUP driver for Qualcomm MSM platforms
15 *
16 */
17
18/* #define DEBUG */
19
20#include <linux/clk.h>
21#include <linux/err.h>
22#include <linux/init.h>
23#include <linux/i2c.h>
24#include <linux/interrupt.h>
25#include <linux/platform_device.h>
26#include <linux/delay.h>
27#include <linux/io.h>
28#include <linux/mutex.h>
29#include <linux/timer.h>
30#include <linux/slab.h>
31#include <mach/board.h>
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -070032#include <mach/gpiomux.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033#include <linux/slab.h>
34#include <linux/pm_runtime.h>
35#include <linux/gpio.h>
Sagar Dharia4c5bef32012-03-14 17:00:29 -060036#include <linux/of.h>
37#include <linux/of_i2c.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038
39MODULE_LICENSE("GPL v2");
40MODULE_VERSION("0.2");
41MODULE_ALIAS("platform:i2c_qup");
42
43/* QUP Registers */
44enum {
45 QUP_CONFIG = 0x0,
46 QUP_STATE = 0x4,
47 QUP_IO_MODE = 0x8,
48 QUP_SW_RESET = 0xC,
49 QUP_OPERATIONAL = 0x18,
50 QUP_ERROR_FLAGS = 0x1C,
51 QUP_ERROR_FLAGS_EN = 0x20,
52 QUP_MX_READ_CNT = 0x208,
53 QUP_MX_INPUT_CNT = 0x200,
54 QUP_MX_WR_CNT = 0x100,
55 QUP_OUT_DEBUG = 0x108,
56 QUP_OUT_FIFO_CNT = 0x10C,
57 QUP_OUT_FIFO_BASE = 0x110,
58 QUP_IN_READ_CUR = 0x20C,
59 QUP_IN_DEBUG = 0x210,
60 QUP_IN_FIFO_CNT = 0x214,
61 QUP_IN_FIFO_BASE = 0x218,
62 QUP_I2C_CLK_CTL = 0x400,
63 QUP_I2C_STATUS = 0x404,
64};
65
66/* QUP States and reset values */
67enum {
68 QUP_RESET_STATE = 0,
69 QUP_RUN_STATE = 1U,
70 QUP_STATE_MASK = 3U,
71 QUP_PAUSE_STATE = 3U,
72 QUP_STATE_VALID = 1U << 2,
73 QUP_I2C_MAST_GEN = 1U << 4,
74 QUP_OPERATIONAL_RESET = 0xFF0,
75 QUP_I2C_STATUS_RESET = 0xFFFFFC,
76};
77
78/* QUP OPERATIONAL FLAGS */
79enum {
80 QUP_OUT_SVC_FLAG = 1U << 8,
81 QUP_IN_SVC_FLAG = 1U << 9,
82 QUP_MX_INPUT_DONE = 1U << 11,
83};
84
85/* I2C mini core related values */
86enum {
87 I2C_MINI_CORE = 2U << 8,
88 I2C_N_VAL = 0xF,
89
90};
91
92/* Packing Unpacking words in FIFOs , and IO modes*/
93enum {
94 QUP_WR_BLK_MODE = 1U << 10,
95 QUP_RD_BLK_MODE = 1U << 12,
96 QUP_UNPACK_EN = 1U << 14,
97 QUP_PACK_EN = 1U << 15,
98};
99
100/* QUP tags */
101enum {
102 QUP_OUT_NOP = 0,
103 QUP_OUT_START = 1U << 8,
104 QUP_OUT_DATA = 2U << 8,
105 QUP_OUT_STOP = 3U << 8,
106 QUP_OUT_REC = 4U << 8,
107 QUP_IN_DATA = 5U << 8,
108 QUP_IN_STOP = 6U << 8,
109 QUP_IN_NACK = 7U << 8,
110};
111
112/* Status, Error flags */
113enum {
114 I2C_STATUS_WR_BUFFER_FULL = 1U << 0,
115 I2C_STATUS_BUS_ACTIVE = 1U << 8,
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700116 I2C_STATUS_BUS_MASTER = 1U << 9,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700117 I2C_STATUS_ERROR_MASK = 0x38000FC,
118 QUP_I2C_NACK_FLAG = 1U << 3,
119 QUP_IN_NOT_EMPTY = 1U << 5,
120 QUP_STATUS_ERROR_FLAGS = 0x7C,
121};
122
123/* Master status clock states */
124enum {
125 I2C_CLK_RESET_BUSIDLE_STATE = 0,
126 I2C_CLK_FORCED_LOW_STATE = 5,
127};
128
129#define QUP_MAX_CLK_STATE_RETRIES 300
130
131static char const * const i2c_rsrcs[] = {"i2c_clk", "i2c_sda"};
132
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700133static struct gpiomux_setting recovery_config = {
134 .func = GPIOMUX_FUNC_GPIO,
135 .drv = GPIOMUX_DRV_8MA,
136 .pull = GPIOMUX_PULL_NONE,
137};
138
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139struct qup_i2c_dev {
140 struct device *dev;
141 void __iomem *base; /* virtual */
142 void __iomem *gsbi; /* virtual */
143 int in_irq;
144 int out_irq;
145 int err_irq;
146 int num_irqs;
147 struct clk *clk;
148 struct clk *pclk;
149 struct i2c_adapter adapter;
150
151 struct i2c_msg *msg;
152 int pos;
153 int cnt;
154 int err;
155 int mode;
156 int clk_ctl;
157 int one_bit_t;
158 int out_fifo_sz;
159 int in_fifo_sz;
160 int out_blk_sz;
161 int in_blk_sz;
162 int wr_sz;
163 struct msm_i2c_platform_data *pdata;
164 int suspended;
165 int clk_state;
166 struct timer_list pwr_timer;
167 struct mutex mlock;
168 void *complete;
169 int i2c_gpios[ARRAY_SIZE(i2c_rsrcs)];
170};
171
172#ifdef DEBUG
173static void
174qup_print_status(struct qup_i2c_dev *dev)
175{
176 uint32_t val;
177 val = readl_relaxed(dev->base+QUP_CONFIG);
178 dev_dbg(dev->dev, "Qup config is :0x%x\n", val);
179 val = readl_relaxed(dev->base+QUP_STATE);
180 dev_dbg(dev->dev, "Qup state is :0x%x\n", val);
181 val = readl_relaxed(dev->base+QUP_IO_MODE);
182 dev_dbg(dev->dev, "Qup mode is :0x%x\n", val);
183}
184#else
185static inline void qup_print_status(struct qup_i2c_dev *dev)
186{
187}
188#endif
189
190static irqreturn_t
191qup_i2c_interrupt(int irq, void *devid)
192{
193 struct qup_i2c_dev *dev = devid;
194 uint32_t status = readl_relaxed(dev->base + QUP_I2C_STATUS);
195 uint32_t status1 = readl_relaxed(dev->base + QUP_ERROR_FLAGS);
196 uint32_t op_flgs = readl_relaxed(dev->base + QUP_OPERATIONAL);
197 int err = 0;
198
199 if (!dev->msg || !dev->complete) {
200 /* Clear Error interrupt if it's a level triggered interrupt*/
201 if (dev->num_irqs == 1) {
202 writel_relaxed(QUP_RESET_STATE, dev->base+QUP_STATE);
203 /* Ensure that state is written before ISR exits */
204 mb();
205 }
206 return IRQ_HANDLED;
207 }
208
209 if (status & I2C_STATUS_ERROR_MASK) {
210 dev_err(dev->dev, "QUP: I2C status flags :0x%x, irq:%d\n",
211 status, irq);
212 err = status;
213 /* Clear Error interrupt if it's a level triggered interrupt*/
214 if (dev->num_irqs == 1) {
215 writel_relaxed(QUP_RESET_STATE, dev->base+QUP_STATE);
216 /* Ensure that state is written before ISR exits */
217 mb();
218 }
219 goto intr_done;
220 }
221
222 if (status1 & 0x7F) {
223 dev_err(dev->dev, "QUP: QUP status flags :0x%x\n", status1);
224 err = -status1;
225 /* Clear Error interrupt if it's a level triggered interrupt*/
226 if (dev->num_irqs == 1) {
227 writel_relaxed((status1 & QUP_STATUS_ERROR_FLAGS),
228 dev->base + QUP_ERROR_FLAGS);
229 /* Ensure that error flags are cleared before ISR
230 * exits
231 */
232 mb();
233 }
234 goto intr_done;
235 }
236
237 if ((dev->num_irqs == 3) && (dev->msg->flags == I2C_M_RD)
238 && (irq == dev->out_irq))
239 return IRQ_HANDLED;
240 if (op_flgs & QUP_OUT_SVC_FLAG) {
241 writel_relaxed(QUP_OUT_SVC_FLAG, dev->base + QUP_OPERATIONAL);
242 /* Ensure that service flag is acknowledged before ISR exits */
243 mb();
244 }
245 if (dev->msg->flags == I2C_M_RD) {
246 if ((op_flgs & QUP_MX_INPUT_DONE) ||
247 (op_flgs & QUP_IN_SVC_FLAG)) {
248 writel_relaxed(QUP_IN_SVC_FLAG, dev->base
249 + QUP_OPERATIONAL);
250 /* Ensure that service flag is acknowledged before ISR
251 * exits
252 */
253 mb();
254 } else
255 return IRQ_HANDLED;
256 }
257
258intr_done:
259 dev_dbg(dev->dev, "QUP intr= %d, i2c status=0x%x, qup status = 0x%x\n",
260 irq, status, status1);
261 qup_print_status(dev);
262 dev->err = err;
263 complete(dev->complete);
264 return IRQ_HANDLED;
265}
266
Sagar Dharia57ac1ac2011-08-06 15:12:44 -0600267static int
268qup_i2c_poll_state(struct qup_i2c_dev *dev, uint32_t req_state, bool only_valid)
269{
270 uint32_t retries = 0;
271
272 dev_dbg(dev->dev, "Polling for state:0x%x, or valid-only:%d\n",
273 req_state, only_valid);
274
275 while (retries != 2000) {
276 uint32_t status = readl_relaxed(dev->base + QUP_STATE);
277
278 /*
279 * If only valid bit needs to be checked, requested state is
280 * 'don't care'
281 */
282 if (status & QUP_STATE_VALID) {
283 if (only_valid)
284 return 0;
285 else if ((req_state & QUP_I2C_MAST_GEN) &&
286 (status & QUP_I2C_MAST_GEN))
287 return 0;
288 else if ((status & QUP_STATE_MASK) == req_state)
289 return 0;
290 }
291 if (retries++ == 1000)
292 udelay(100);
293 }
294 return -ETIMEDOUT;
295}
296
297static int
298qup_update_state(struct qup_i2c_dev *dev, uint32_t state)
299{
300 if (qup_i2c_poll_state(dev, 0, true) != 0)
301 return -EIO;
302 writel_relaxed(state, dev->base + QUP_STATE);
303 if (qup_i2c_poll_state(dev, state, false) != 0)
304 return -EIO;
305 return 0;
306}
307
Trilok Sonif0274f12011-08-19 12:26:13 +0530308/*
309 * Before calling qup_config_core_on_en(), please make
310 * sure that QuPE core is in RESET state.
Trilok Sonif0274f12011-08-19 12:26:13 +0530311 */
312static void
313qup_config_core_on_en(struct qup_i2c_dev *dev)
314{
315 uint32_t status;
316
Trilok Sonif0274f12011-08-19 12:26:13 +0530317 status = readl_relaxed(dev->base + QUP_CONFIG);
318 status |= BIT(13);
319 writel_relaxed(status, dev->base + QUP_CONFIG);
320 /* making sure that write has really gone through */
321 mb();
322}
323
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700324static void
325qup_i2c_pwr_mgmt(struct qup_i2c_dev *dev, unsigned int state)
326{
327 dev->clk_state = state;
328 if (state != 0) {
Sagar Dharia75a57192012-02-12 20:47:32 -0700329 clk_enable(dev->clk);
330 clk_enable(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700331 } else {
Sagar Dharia57ac1ac2011-08-06 15:12:44 -0600332 qup_update_state(dev, QUP_RESET_STATE);
Sagar Dharia75a57192012-02-12 20:47:32 -0700333 clk_disable(dev->clk);
Trilok Sonif0274f12011-08-19 12:26:13 +0530334 qup_config_core_on_en(dev);
Sagar Dharia75a57192012-02-12 20:47:32 -0700335 clk_disable(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700336 }
337}
338
339static void
340qup_i2c_pwr_timer(unsigned long data)
341{
342 struct qup_i2c_dev *dev = (struct qup_i2c_dev *) data;
343 dev_dbg(dev->dev, "QUP_Power: Inactivity based power management\n");
344 if (dev->clk_state == 1)
345 qup_i2c_pwr_mgmt(dev, 0);
346}
347
348static int
349qup_i2c_poll_writeready(struct qup_i2c_dev *dev, int rem)
350{
351 uint32_t retries = 0;
352
353 while (retries != 2000) {
354 uint32_t status = readl_relaxed(dev->base + QUP_I2C_STATUS);
355
356 if (!(status & I2C_STATUS_WR_BUFFER_FULL)) {
357 if (((dev->msg->flags & I2C_M_RD) || (rem == 0)) &&
358 !(status & I2C_STATUS_BUS_ACTIVE))
359 return 0;
360 else if ((dev->msg->flags == 0) && (rem > 0))
361 return 0;
362 else /* 1-bit delay before we check for bus busy */
363 udelay(dev->one_bit_t);
364 }
Harini Jayaramand997b3b2011-10-11 14:25:29 -0600365 if (retries++ == 1000) {
366 /*
367 * Wait for FIFO number of bytes to be absolutely sure
368 * that I2C write state machine is not idle. Each byte
369 * takes 9 clock cycles. (8 bits + 1 ack)
370 */
371 usleep_range((dev->one_bit_t * (dev->out_fifo_sz * 9)),
372 (dev->one_bit_t * (dev->out_fifo_sz * 9)));
373 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700374 }
375 qup_print_status(dev);
376 return -ETIMEDOUT;
377}
378
379static int qup_i2c_poll_clock_ready(struct qup_i2c_dev *dev)
380{
381 uint32_t retries = 0;
382
383 /*
384 * Wait for the clock state to transition to either IDLE or FORCED
385 * LOW. This will usually happen within one cycle of the i2c clock.
386 */
387
388 while (retries++ < QUP_MAX_CLK_STATE_RETRIES) {
389 uint32_t status = readl_relaxed(dev->base + QUP_I2C_STATUS);
390 uint32_t clk_state = (status >> 13) & 0x7;
391
392 if (clk_state == I2C_CLK_RESET_BUSIDLE_STATE ||
393 clk_state == I2C_CLK_FORCED_LOW_STATE)
394 return 0;
395 /* 1-bit delay before we check again */
396 udelay(dev->one_bit_t);
397 }
398
399 dev_err(dev->dev, "Error waiting for clk ready\n");
400 return -ETIMEDOUT;
401}
402
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700403static inline int qup_i2c_request_gpios(struct qup_i2c_dev *dev)
404{
405 int i;
406 int result = 0;
407
408 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
409 if (dev->i2c_gpios[i] >= 0) {
410 result = gpio_request(dev->i2c_gpios[i], i2c_rsrcs[i]);
411 if (result) {
412 dev_err(dev->dev,
413 "gpio_request for pin %d failed\
414 with error %d\n", dev->i2c_gpios[i],
415 result);
416 goto error;
417 }
418 }
419 }
420 return 0;
421
422error:
423 for (; --i >= 0;) {
424 if (dev->i2c_gpios[i] >= 0)
425 gpio_free(dev->i2c_gpios[i]);
426 }
427 return result;
428}
429
430static inline void qup_i2c_free_gpios(struct qup_i2c_dev *dev)
431{
432 int i;
433
434 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
435 if (dev->i2c_gpios[i] >= 0)
436 gpio_free(dev->i2c_gpios[i]);
437 }
438}
439
440#ifdef DEBUG
441static void qup_verify_fifo(struct qup_i2c_dev *dev, uint32_t val,
442 uint32_t addr, int rdwr)
443{
444 if (rdwr)
445 dev_dbg(dev->dev, "RD:Wrote 0x%x to out_ff:0x%x\n", val, addr);
446 else
447 dev_dbg(dev->dev, "WR:Wrote 0x%x to out_ff:0x%x\n", val, addr);
448}
449#else
450static inline void qup_verify_fifo(struct qup_i2c_dev *dev, uint32_t val,
451 uint32_t addr, int rdwr)
452{
453}
454#endif
455
456static void
457qup_issue_read(struct qup_i2c_dev *dev, struct i2c_msg *msg, int *idx,
458 uint32_t carry_over)
459{
460 uint16_t addr = (msg->addr << 1) | 1;
461 /* QUP limit 256 bytes per read. By HW design, 0 in the 8-bit field
462 * is treated as 256 byte read.
463 */
464 uint16_t rd_len = ((dev->cnt == 256) ? 0 : dev->cnt);
465
466 if (*idx % 4) {
467 writel_relaxed(carry_over | ((QUP_OUT_START | addr) << 16),
468 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx-2)); */
469
470 qup_verify_fifo(dev, carry_over |
471 ((QUP_OUT_START | addr) << 16), (uint32_t)dev->base
472 + QUP_OUT_FIFO_BASE + (*idx - 2), 1);
473 writel_relaxed((QUP_OUT_REC | rd_len),
474 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx+2)); */
475
476 qup_verify_fifo(dev, (QUP_OUT_REC | rd_len),
477 (uint32_t)dev->base + QUP_OUT_FIFO_BASE + (*idx + 2), 1);
478 } else {
479 writel_relaxed(((QUP_OUT_REC | rd_len) << 16)
480 | QUP_OUT_START | addr,
481 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx)); */
482
483 qup_verify_fifo(dev, QUP_OUT_REC << 16 | rd_len << 16 |
484 QUP_OUT_START | addr,
485 (uint32_t)dev->base + QUP_OUT_FIFO_BASE + (*idx), 1);
486 }
487 *idx += 4;
488}
489
490static void
491qup_issue_write(struct qup_i2c_dev *dev, struct i2c_msg *msg, int rem,
492 int *idx, uint32_t *carry_over)
493{
494 int entries = dev->cnt;
495 int empty_sl = dev->wr_sz - ((*idx) >> 1);
496 int i = 0;
497 uint32_t val = 0;
498 uint32_t last_entry = 0;
499 uint16_t addr = msg->addr << 1;
500
501 if (dev->pos == 0) {
502 if (*idx % 4) {
503 writel_relaxed(*carry_over | ((QUP_OUT_START |
504 addr) << 16),
505 dev->base + QUP_OUT_FIFO_BASE);
506
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600507 qup_verify_fifo(dev, *carry_over | QUP_OUT_START << 16 |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700508 addr << 16, (uint32_t)dev->base +
509 QUP_OUT_FIFO_BASE + (*idx) - 2, 0);
510 } else
511 val = QUP_OUT_START | addr;
512 *idx += 2;
513 i++;
514 entries++;
515 } else {
516 /* Avoid setp time issue by adding 1 NOP when number of bytes
517 * are more than FIFO/BLOCK size. setup time issue can't appear
518 * otherwise since next byte to be written will always be ready
519 */
520 val = (QUP_OUT_NOP | 1);
521 *idx += 2;
522 i++;
523 entries++;
524 }
525 if (entries > empty_sl)
526 entries = empty_sl;
527
528 for (; i < (entries - 1); i++) {
529 if (*idx % 4) {
530 writel_relaxed(val | ((QUP_OUT_DATA |
531 msg->buf[dev->pos]) << 16),
532 dev->base + QUP_OUT_FIFO_BASE);
533
534 qup_verify_fifo(dev, val | QUP_OUT_DATA << 16 |
535 msg->buf[dev->pos] << 16, (uint32_t)dev->base +
536 QUP_OUT_FIFO_BASE + (*idx) - 2, 0);
537 } else
538 val = QUP_OUT_DATA | msg->buf[dev->pos];
539 (*idx) += 2;
540 dev->pos++;
541 }
542 if (dev->pos < (msg->len - 1))
543 last_entry = QUP_OUT_DATA;
544 else if (rem > 1) /* not last array entry */
545 last_entry = QUP_OUT_DATA;
546 else
547 last_entry = QUP_OUT_STOP;
548 if ((*idx % 4) == 0) {
549 /*
550 * If read-start and read-command end up in different fifos, it
551 * may result in extra-byte being read due to extra-read cycle.
552 * Avoid that by inserting NOP as the last entry of fifo only
553 * if write command(s) leave 1 space in fifo.
554 */
555 if (rem > 1) {
556 struct i2c_msg *next = msg + 1;
Harini Jayaraman24bea432011-10-11 16:06:28 -0600557 if (next->addr == msg->addr && (next->flags & I2C_M_RD)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558 && *idx == ((dev->wr_sz*2) - 4)) {
559 writel_relaxed(((last_entry |
560 msg->buf[dev->pos]) |
561 ((1 | QUP_OUT_NOP) << 16)), dev->base +
562 QUP_OUT_FIFO_BASE);/* + (*idx) - 2); */
563
564 qup_verify_fifo(dev,
565 ((last_entry | msg->buf[dev->pos]) |
566 ((1 | QUP_OUT_NOP) << 16)),
567 (uint32_t)dev->base +
568 QUP_OUT_FIFO_BASE + (*idx), 0);
569 *idx += 2;
570 } else if (next->flags == 0 && dev->pos == msg->len - 1
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600571 && *idx < (dev->wr_sz*2) &&
572 (next->addr != msg->addr)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700573 /* Last byte of an intermittent write */
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600574 writel_relaxed((QUP_OUT_STOP |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700575 msg->buf[dev->pos]),
576 dev->base + QUP_OUT_FIFO_BASE);
577
578 qup_verify_fifo(dev,
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600579 QUP_OUT_STOP | msg->buf[dev->pos],
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580 (uint32_t)dev->base +
581 QUP_OUT_FIFO_BASE + (*idx), 0);
582 *idx += 2;
583 } else
584 *carry_over = (last_entry | msg->buf[dev->pos]);
585 } else {
586 writel_relaxed((last_entry | msg->buf[dev->pos]),
587 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx) - 2); */
588
589 qup_verify_fifo(dev, last_entry | msg->buf[dev->pos],
590 (uint32_t)dev->base + QUP_OUT_FIFO_BASE +
591 (*idx), 0);
592 }
593 } else {
594 writel_relaxed(val | ((last_entry | msg->buf[dev->pos]) << 16),
595 dev->base + QUP_OUT_FIFO_BASE);/* + (*idx) - 2); */
596
597 qup_verify_fifo(dev, val | (last_entry << 16) |
598 (msg->buf[dev->pos] << 16), (uint32_t)dev->base +
599 QUP_OUT_FIFO_BASE + (*idx) - 2, 0);
600 }
601
602 *idx += 2;
603 dev->pos++;
604 dev->cnt = msg->len - dev->pos;
605}
606
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700607static void
608qup_set_read_mode(struct qup_i2c_dev *dev, int rd_len)
609{
610 uint32_t wr_mode = (dev->wr_sz < dev->out_fifo_sz) ?
611 QUP_WR_BLK_MODE : 0;
612 if (rd_len > 256) {
613 dev_dbg(dev->dev, "HW limit: Breaking reads in chunk of 256\n");
614 rd_len = 256;
615 }
616 if (rd_len <= dev->in_fifo_sz) {
617 writel_relaxed(wr_mode | QUP_PACK_EN | QUP_UNPACK_EN,
618 dev->base + QUP_IO_MODE);
619 writel_relaxed(rd_len, dev->base + QUP_MX_READ_CNT);
620 } else {
621 writel_relaxed(wr_mode | QUP_RD_BLK_MODE |
622 QUP_PACK_EN | QUP_UNPACK_EN, dev->base + QUP_IO_MODE);
623 writel_relaxed(rd_len, dev->base + QUP_MX_INPUT_CNT);
624 }
625}
626
627static int
628qup_set_wr_mode(struct qup_i2c_dev *dev, int rem)
629{
630 int total_len = 0;
631 int ret = 0;
Kenneth Heitke6a852e92011-10-20 17:56:03 -0600632 int len = dev->msg->len;
633 struct i2c_msg *next = NULL;
634 if (rem > 1)
635 next = dev->msg + 1;
Harini Jayaramanbe7e45d2011-11-02 12:12:03 -0600636 while (rem > 1 && next->flags == 0 && (next->addr == dev->msg->addr)) {
Kenneth Heitke6a852e92011-10-20 17:56:03 -0600637 len += next->len + 1;
638 next = next + 1;
639 rem--;
640 }
641 if (len >= (dev->out_fifo_sz - 1)) {
642 total_len = len + 1 + (len/(dev->out_blk_sz-1));
643
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700644 writel_relaxed(QUP_WR_BLK_MODE | QUP_PACK_EN | QUP_UNPACK_EN,
645 dev->base + QUP_IO_MODE);
646 dev->wr_sz = dev->out_blk_sz;
647 } else
648 writel_relaxed(QUP_PACK_EN | QUP_UNPACK_EN,
649 dev->base + QUP_IO_MODE);
650
651 if (rem > 1) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700652 if (next->addr == dev->msg->addr &&
653 next->flags == I2C_M_RD) {
654 qup_set_read_mode(dev, next->len);
655 /* make sure read start & read command are in 1 blk */
656 if ((total_len % dev->out_blk_sz) ==
657 (dev->out_blk_sz - 1))
658 total_len += 3;
659 else
660 total_len += 2;
661 }
662 }
663 /* WRITE COUNT register valid/used only in block mode */
664 if (dev->wr_sz == dev->out_blk_sz)
665 writel_relaxed(total_len, dev->base + QUP_MX_WR_CNT);
666 return ret;
667}
668
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700669
670static void qup_i2c_recover_bus_busy(struct qup_i2c_dev *dev)
671{
672 int i;
673 int gpio_clk;
674 int gpio_dat;
675 bool gpio_clk_status = false;
676 uint32_t status = readl_relaxed(dev->base + QUP_I2C_STATUS);
677 struct gpiomux_setting old_gpio_setting;
678
679 if (dev->pdata->msm_i2c_config_gpio)
680 return;
681
682 if (!(status & (I2C_STATUS_BUS_ACTIVE)) ||
683 (status & (I2C_STATUS_BUS_MASTER)))
684 return;
685
686 gpio_clk = dev->i2c_gpios[0];
687 gpio_dat = dev->i2c_gpios[1];
688
689 if ((gpio_clk == -1) && (gpio_dat == -1)) {
690 dev_err(dev->dev, "Recovery failed due to undefined GPIO's\n");
691 return;
692 }
693
694 disable_irq(dev->err_irq);
695 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
696 if (msm_gpiomux_write(dev->i2c_gpios[i], GPIOMUX_ACTIVE,
697 &recovery_config, &old_gpio_setting)) {
698 dev_err(dev->dev, "GPIO pins have no active setting\n");
699 goto recovery_end;
700 }
701 }
702
703 dev_warn(dev->dev, "i2c_scl: %d, i2c_sda: %d\n",
704 gpio_get_value(gpio_clk), gpio_get_value(gpio_dat));
705
706 for (i = 0; i < 9; i++) {
707 if (gpio_get_value(gpio_dat) && gpio_clk_status)
708 break;
709 gpio_direction_output(gpio_clk, 0);
710 udelay(5);
711 gpio_direction_output(gpio_dat, 0);
712 udelay(5);
713 gpio_direction_input(gpio_clk);
714 udelay(5);
715 if (!gpio_get_value(gpio_clk))
716 udelay(20);
717 if (!gpio_get_value(gpio_clk))
718 usleep_range(10000, 10000);
719 gpio_clk_status = gpio_get_value(gpio_clk);
720 gpio_direction_input(gpio_dat);
721 udelay(5);
722 }
723
724 /* Configure ALT funciton to QUP I2C*/
725 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
726 msm_gpiomux_write(dev->i2c_gpios[i], GPIOMUX_ACTIVE,
727 &old_gpio_setting, NULL);
728 }
729
730 udelay(10);
731
732 status = readl_relaxed(dev->base + QUP_I2C_STATUS);
733 if (!(status & I2C_STATUS_BUS_ACTIVE)) {
734 dev_info(dev->dev, "Bus busy cleared after %d clock cycles, "
735 "status %x\n",
736 i, status);
737 goto recovery_end;
738 }
739
740 dev_warn(dev->dev, "Bus still busy, status %x\n", status);
741
742recovery_end:
743 enable_irq(dev->err_irq);
744}
745
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746static int
747qup_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
748{
749 DECLARE_COMPLETION_ONSTACK(complete);
750 struct qup_i2c_dev *dev = i2c_get_adapdata(adap);
751 int ret;
752 int rem = num;
753 long timeout;
754 int err;
755
756 del_timer_sync(&dev->pwr_timer);
757 mutex_lock(&dev->mlock);
758
759 if (dev->suspended) {
760 mutex_unlock(&dev->mlock);
761 return -EIO;
762 }
763
764 if (dev->clk_state == 0) {
765 if (dev->clk_ctl == 0) {
766 if (dev->pdata->src_clk_rate > 0)
767 clk_set_rate(dev->clk,
768 dev->pdata->src_clk_rate);
769 else
770 dev->pdata->src_clk_rate = 19200000;
771 }
772 qup_i2c_pwr_mgmt(dev, 1);
773 }
774 /* Initialize QUP registers during first transfer */
775 if (dev->clk_ctl == 0) {
776 int fs_div;
777 int hs_div;
778 uint32_t fifo_reg;
779
780 if (dev->gsbi) {
781 writel_relaxed(0x2 << 4, dev->gsbi);
782 /* GSBI memory is not in the same 1K region as other
783 * QUP registers. mb() here ensures that the GSBI
784 * register is updated in correct order and that the
785 * write has gone through before programming QUP core
786 * registers
787 */
788 mb();
789 }
790
791 fs_div = ((dev->pdata->src_clk_rate
792 / dev->pdata->clk_freq) / 2) - 3;
793 hs_div = 3;
794 dev->clk_ctl = ((hs_div & 0x7) << 8) | (fs_div & 0xff);
795 fifo_reg = readl_relaxed(dev->base + QUP_IO_MODE);
796 if (fifo_reg & 0x3)
797 dev->out_blk_sz = (fifo_reg & 0x3) * 16;
798 else
799 dev->out_blk_sz = 16;
800 if (fifo_reg & 0x60)
801 dev->in_blk_sz = ((fifo_reg & 0x60) >> 5) * 16;
802 else
803 dev->in_blk_sz = 16;
804 /*
805 * The block/fifo size w.r.t. 'actual data' is 1/2 due to 'tag'
806 * associated with each byte written/received
807 */
808 dev->out_blk_sz /= 2;
809 dev->in_blk_sz /= 2;
810 dev->out_fifo_sz = dev->out_blk_sz *
811 (2 << ((fifo_reg & 0x1C) >> 2));
812 dev->in_fifo_sz = dev->in_blk_sz *
813 (2 << ((fifo_reg & 0x380) >> 7));
814 dev_dbg(dev->dev, "QUP IN:bl:%d, ff:%d, OUT:bl:%d, ff:%d\n",
815 dev->in_blk_sz, dev->in_fifo_sz,
816 dev->out_blk_sz, dev->out_fifo_sz);
817 }
818
819 writel_relaxed(1, dev->base + QUP_SW_RESET);
Sagar Dharia518e2302011-08-05 11:03:03 -0600820 ret = qup_i2c_poll_state(dev, QUP_RESET_STATE, false);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700821 if (ret) {
822 dev_err(dev->dev, "QUP Busy:Trying to recover\n");
823 goto out_err;
824 }
825
826 if (dev->num_irqs == 3) {
827 enable_irq(dev->in_irq);
828 enable_irq(dev->out_irq);
829 }
830 enable_irq(dev->err_irq);
831
832 /* Initialize QUP registers */
833 writel_relaxed(0, dev->base + QUP_CONFIG);
834 writel_relaxed(QUP_OPERATIONAL_RESET, dev->base + QUP_OPERATIONAL);
835 writel_relaxed(QUP_STATUS_ERROR_FLAGS, dev->base + QUP_ERROR_FLAGS_EN);
836
837 writel_relaxed(I2C_MINI_CORE | I2C_N_VAL, dev->base + QUP_CONFIG);
838
839 /* Initialize I2C mini core registers */
840 writel_relaxed(0, dev->base + QUP_I2C_CLK_CTL);
841 writel_relaxed(QUP_I2C_STATUS_RESET, dev->base + QUP_I2C_STATUS);
842
843 while (rem) {
844 bool filled = false;
845
846 dev->cnt = msgs->len - dev->pos;
847 dev->msg = msgs;
848
849 dev->wr_sz = dev->out_fifo_sz;
850 dev->err = 0;
851 dev->complete = &complete;
852
Sagar Dharia518e2302011-08-05 11:03:03 -0600853 if (qup_i2c_poll_state(dev, QUP_I2C_MAST_GEN, false) != 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700854 ret = -EIO;
855 goto out_err;
856 }
857
858 qup_print_status(dev);
859 /* HW limits Read upto 256 bytes in 1 read without stop */
860 if (dev->msg->flags & I2C_M_RD) {
861 qup_set_read_mode(dev, dev->cnt);
862 if (dev->cnt > 256)
863 dev->cnt = 256;
864 } else {
865 ret = qup_set_wr_mode(dev, rem);
866 if (ret != 0)
867 goto out_err;
868 /* Don't fill block till we get interrupt */
869 if (dev->wr_sz == dev->out_blk_sz)
870 filled = true;
871 }
872
873 err = qup_update_state(dev, QUP_RUN_STATE);
874 if (err < 0) {
875 ret = err;
876 goto out_err;
877 }
878
879 qup_print_status(dev);
880 writel_relaxed(dev->clk_ctl, dev->base + QUP_I2C_CLK_CTL);
881 /* CLK_CTL register is not in the same 1K region as other QUP
882 * registers. Ensure that clock control is written before
883 * programming other QUP registers
884 */
885 mb();
886
887 do {
888 int idx = 0;
889 uint32_t carry_over = 0;
890
891 /* Transition to PAUSE state only possible from RUN */
892 err = qup_update_state(dev, QUP_PAUSE_STATE);
893 if (err < 0) {
894 ret = err;
895 goto out_err;
896 }
897
898 qup_print_status(dev);
899 /* This operation is Write, check the next operation
900 * and decide mode
901 */
902 while (filled == false) {
903 if ((msgs->flags & I2C_M_RD))
904 qup_issue_read(dev, msgs, &idx,
905 carry_over);
906 else if (!(msgs->flags & I2C_M_RD))
907 qup_issue_write(dev, msgs, rem, &idx,
908 &carry_over);
909 if (idx >= (dev->wr_sz << 1))
910 filled = true;
911 /* Start new message */
912 if (filled == false) {
913 if (msgs->flags & I2C_M_RD)
914 filled = true;
915 else if (rem > 1) {
916 /* Only combine operations with
917 * same address
918 */
919 struct i2c_msg *next = msgs + 1;
920 if (next->addr != msgs->addr)
921 filled = true;
922 else {
923 rem--;
924 msgs++;
925 dev->msg = msgs;
926 dev->pos = 0;
927 dev->cnt = msgs->len;
928 if (msgs->len > 256)
929 dev->cnt = 256;
930 }
931 } else
932 filled = true;
933 }
934 }
935 err = qup_update_state(dev, QUP_RUN_STATE);
936 if (err < 0) {
937 ret = err;
938 goto out_err;
939 }
940 dev_dbg(dev->dev, "idx:%d, rem:%d, num:%d, mode:%d\n",
941 idx, rem, num, dev->mode);
942
943 qup_print_status(dev);
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700944 timeout = wait_for_completion_timeout(&complete,
945 msecs_to_jiffies(dev->out_fifo_sz));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700946 if (!timeout) {
947 uint32_t istatus = readl_relaxed(dev->base +
948 QUP_I2C_STATUS);
949 uint32_t qstatus = readl_relaxed(dev->base +
950 QUP_ERROR_FLAGS);
951 uint32_t op_flgs = readl_relaxed(dev->base +
952 QUP_OPERATIONAL);
953
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700954 /*
955 * Dont wait for 1 sec if i2c sees the bus
956 * active and controller is not master.
957 * A slave has pulled line low. Try to recover
958 */
959 if (!(istatus & I2C_STATUS_BUS_ACTIVE) ||
960 (istatus & I2C_STATUS_BUS_MASTER)) {
961 timeout =
962 wait_for_completion_timeout(&complete,
963 HZ);
964 if (timeout)
965 goto timeout_err;
966 }
967 qup_i2c_recover_bus_busy(dev);
968 dev_err(dev->dev,
969 "Transaction timed out, SL-AD = 0x%x\n",
970 dev->msg->addr);
971
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700972 dev_err(dev->dev, "I2C Status: %x\n", istatus);
973 dev_err(dev->dev, "QUP Status: %x\n", qstatus);
974 dev_err(dev->dev, "OP Flags: %x\n", op_flgs);
975 writel_relaxed(1, dev->base + QUP_SW_RESET);
976 /* Make sure that the write has gone through
977 * before returning from the function
978 */
979 mb();
980 ret = -ETIMEDOUT;
981 goto out_err;
982 }
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700983timeout_err:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700984 if (dev->err) {
985 if (dev->err > 0 &&
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700986 dev->err & QUP_I2C_NACK_FLAG) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700987 dev_err(dev->dev,
988 "I2C slave addr:0x%x not connected\n",
989 dev->msg->addr);
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700990 dev->err = ENOTCONN;
991 } else if (dev->err < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700992 dev_err(dev->dev,
993 "QUP data xfer error %d\n", dev->err);
994 ret = dev->err;
995 goto out_err;
Harini Jayaraman17f8e0e2011-12-01 18:01:43 -0700996 } else if (dev->err > 0) {
997 /*
998 * ISR returns +ve error if error code
999 * is I2C related, e.g. unexpected start
1000 * So you may call recover-bus-busy when
1001 * this error happens
1002 */
1003 qup_i2c_recover_bus_busy(dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001004 }
1005 ret = -dev->err;
1006 goto out_err;
1007 }
1008 if (dev->msg->flags & I2C_M_RD) {
1009 int i;
1010 uint32_t dval = 0;
1011 for (i = 0; dev->pos < dev->msg->len; i++,
1012 dev->pos++) {
1013 uint32_t rd_status =
1014 readl_relaxed(dev->base
1015 + QUP_OPERATIONAL);
1016 if (i % 2 == 0) {
1017 if ((rd_status &
1018 QUP_IN_NOT_EMPTY) == 0)
1019 break;
1020 dval = readl_relaxed(dev->base +
1021 QUP_IN_FIFO_BASE);
1022 dev->msg->buf[dev->pos] =
1023 dval & 0xFF;
1024 } else
1025 dev->msg->buf[dev->pos] =
1026 ((dval & 0xFF0000) >>
1027 16);
1028 }
1029 dev->cnt -= i;
1030 } else
1031 filled = false; /* refill output FIFO */
1032 dev_dbg(dev->dev, "pos:%d, len:%d, cnt:%d\n",
1033 dev->pos, msgs->len, dev->cnt);
1034 } while (dev->cnt > 0);
1035 if (dev->cnt == 0) {
1036 if (msgs->len == dev->pos) {
1037 rem--;
1038 msgs++;
1039 dev->pos = 0;
1040 }
1041 if (rem) {
1042 err = qup_i2c_poll_clock_ready(dev);
1043 if (err < 0) {
1044 ret = err;
1045 goto out_err;
1046 }
1047 err = qup_update_state(dev, QUP_RESET_STATE);
1048 if (err < 0) {
1049 ret = err;
1050 goto out_err;
1051 }
1052 }
1053 }
1054 /* Wait for I2C bus to be idle */
1055 ret = qup_i2c_poll_writeready(dev, rem);
1056 if (ret) {
1057 dev_err(dev->dev,
1058 "Error waiting for write ready\n");
1059 goto out_err;
1060 }
1061 }
1062
1063 ret = num;
1064 out_err:
1065 disable_irq(dev->err_irq);
1066 if (dev->num_irqs == 3) {
1067 disable_irq(dev->in_irq);
1068 disable_irq(dev->out_irq);
1069 }
1070 dev->complete = NULL;
1071 dev->msg = NULL;
1072 dev->pos = 0;
1073 dev->err = 0;
1074 dev->cnt = 0;
1075 dev->pwr_timer.expires = jiffies + 3*HZ;
1076 add_timer(&dev->pwr_timer);
1077 mutex_unlock(&dev->mlock);
1078 return ret;
1079}
1080
1081static u32
1082qup_i2c_func(struct i2c_adapter *adap)
1083{
1084 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
1085}
1086
1087static const struct i2c_algorithm qup_i2c_algo = {
1088 .master_xfer = qup_i2c_xfer,
1089 .functionality = qup_i2c_func,
1090};
1091
1092static int __devinit
1093qup_i2c_probe(struct platform_device *pdev)
1094{
1095 struct qup_i2c_dev *dev;
1096 struct resource *qup_mem, *gsbi_mem, *qup_io, *gsbi_io, *res;
1097 struct resource *in_irq, *out_irq, *err_irq;
1098 struct clk *clk, *pclk;
1099 int ret = 0;
1100 int i;
1101 struct msm_i2c_platform_data *pdata;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001102
1103 gsbi_mem = NULL;
1104 dev_dbg(&pdev->dev, "qup_i2c_probe\n");
1105
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001106 if (pdev->dev.of_node) {
1107 struct device_node *node = pdev->dev.of_node;
1108 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
1109 if (!pdata)
1110 return -ENOMEM;
1111 ret = of_property_read_u32(node, "qcom,i2c-bus-freq",
1112 &pdata->clk_freq);
1113 if (ret)
1114 goto get_res_failed;
1115 ret = of_property_read_u32(node, "cell-index", &pdev->id);
1116 if (ret)
1117 goto get_res_failed;
1118 /* Optional property */
1119 of_property_read_u32(node, "qcom,i2c-src-freq",
1120 &pdata->src_clk_rate);
1121 } else
1122 pdata = pdev->dev.platform_data;
1123
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001124 if (!pdata) {
1125 dev_err(&pdev->dev, "platform data not initialized\n");
1126 return -ENOSYS;
1127 }
1128 qup_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1129 "qup_phys_addr");
1130 if (!qup_mem) {
1131 dev_err(&pdev->dev, "no qup mem resource?\n");
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001132 ret = -ENODEV;
1133 goto get_res_failed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001134 }
1135
1136 /*
1137 * We only have 1 interrupt for new hardware targets and in_irq,
1138 * out_irq will be NULL for those platforms
1139 */
1140 in_irq = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1141 "qup_in_intr");
1142
1143 out_irq = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1144 "qup_out_intr");
1145
1146 err_irq = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1147 "qup_err_intr");
1148 if (!err_irq) {
1149 dev_err(&pdev->dev, "no error irq resource?\n");
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001150 ret = -ENODEV;
1151 goto get_res_failed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001152 }
1153
1154 qup_io = request_mem_region(qup_mem->start, resource_size(qup_mem),
1155 pdev->name);
1156 if (!qup_io) {
1157 dev_err(&pdev->dev, "QUP region already claimed\n");
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001158 ret = -EBUSY;
1159 goto get_res_failed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001160 }
1161 if (!pdata->use_gsbi_shared_mode) {
1162 gsbi_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1163 "gsbi_qup_i2c_addr");
1164 if (!gsbi_mem) {
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001165 dev_dbg(&pdev->dev, "Assume BLSP\n");
1166 /*
1167 * BLSP core does not need protocol programming so this
1168 * resource is not expected
1169 */
1170 goto blsp_core_init;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001171 }
1172 gsbi_io = request_mem_region(gsbi_mem->start,
1173 resource_size(gsbi_mem),
1174 pdev->name);
1175 if (!gsbi_io) {
1176 dev_err(&pdev->dev, "GSBI region already claimed\n");
Harini Jayaramanee31ae92011-09-20 18:32:34 -06001177 ret = -EBUSY;
1178 goto err_res_failed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001179 }
1180 }
1181
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001182blsp_core_init:
Matt Wagantallac294852011-08-17 15:44:58 -07001183 clk = clk_get(&pdev->dev, "core_clk");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001184 if (IS_ERR(clk)) {
Matt Wagantallac294852011-08-17 15:44:58 -07001185 dev_err(&pdev->dev, "Could not get core_clk\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001186 ret = PTR_ERR(clk);
1187 goto err_clk_get_failed;
1188 }
1189
Matt Wagantallac294852011-08-17 15:44:58 -07001190 pclk = clk_get(&pdev->dev, "iface_clk");
1191 if (IS_ERR(pclk)) {
1192 dev_err(&pdev->dev, "Could not get iface_clk\n");
1193 ret = PTR_ERR(pclk);
1194 clk_put(clk);
1195 goto err_clk_get_failed;
1196 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001197
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001198 /* We support frequencies upto FAST Mode(400KHz) */
1199 if (pdata->clk_freq <= 0 ||
1200 pdata->clk_freq > 400000) {
1201 dev_err(&pdev->dev, "clock frequency not supported\n");
1202 ret = -EIO;
1203 goto err_config_failed;
1204 }
1205
1206 dev = kzalloc(sizeof(struct qup_i2c_dev), GFP_KERNEL);
1207 if (!dev) {
1208 ret = -ENOMEM;
1209 goto err_alloc_dev_failed;
1210 }
1211
1212 dev->dev = &pdev->dev;
1213 if (in_irq)
1214 dev->in_irq = in_irq->start;
1215 if (out_irq)
1216 dev->out_irq = out_irq->start;
1217 dev->err_irq = err_irq->start;
1218 if (in_irq && out_irq)
1219 dev->num_irqs = 3;
1220 else
1221 dev->num_irqs = 1;
1222 dev->clk = clk;
1223 dev->pclk = pclk;
1224 dev->base = ioremap(qup_mem->start, resource_size(qup_mem));
1225 if (!dev->base) {
1226 ret = -ENOMEM;
1227 goto err_ioremap_failed;
1228 }
1229
1230 /* Configure GSBI block to use I2C functionality */
1231 if (gsbi_mem) {
1232 dev->gsbi = ioremap(gsbi_mem->start, resource_size(gsbi_mem));
1233 if (!dev->gsbi) {
1234 ret = -ENOMEM;
1235 goto err_gsbi_failed;
1236 }
1237 }
1238
1239 for (i = 0; i < ARRAY_SIZE(i2c_rsrcs); ++i) {
1240 res = platform_get_resource_byname(pdev, IORESOURCE_IO,
1241 i2c_rsrcs[i]);
1242 dev->i2c_gpios[i] = res ? res->start : -1;
1243 }
1244
1245 ret = qup_i2c_request_gpios(dev);
1246 if (ret)
1247 goto err_request_gpio_failed;
1248
1249 platform_set_drvdata(pdev, dev);
1250
Harini Jayaramand997b3b2011-10-11 14:25:29 -06001251 dev->one_bit_t = (USEC_PER_SEC/pdata->clk_freq) + 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001252 dev->pdata = pdata;
1253 dev->clk_ctl = 0;
1254 dev->pos = 0;
1255
1256 /*
Harini Jayaraman65c6cbe2012-03-27 17:06:32 -06001257 * If bootloaders leave a pending interrupt on certain GSBI's,
1258 * then we reset the core before registering for interrupts.
1259 */
1260 clk_prepare_enable(dev->clk);
1261 clk_prepare_enable(dev->pclk);
1262 writel_relaxed(1, dev->base + QUP_SW_RESET);
1263 if (qup_i2c_poll_state(dev, 0, true) != 0)
1264 goto err_reset_failed;
1265 clk_disable_unprepare(dev->clk);
1266 clk_disable_unprepare(dev->pclk);
1267
1268 /*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001269 * We use num_irqs to also indicate if we got 3 interrupts or just 1.
1270 * If we have just 1, we use err_irq as the general purpose irq
1271 * and handle the changes in ISR accordingly
1272 * Per Hardware guidelines, if we have 3 interrupts, they are always
1273 * edge triggering, and if we have 1, it's always level-triggering
1274 */
1275 if (dev->num_irqs == 3) {
1276 ret = request_irq(dev->in_irq, qup_i2c_interrupt,
1277 IRQF_TRIGGER_RISING, "qup_in_intr", dev);
1278 if (ret) {
1279 dev_err(&pdev->dev, "request_in_irq failed\n");
1280 goto err_request_irq_failed;
1281 }
1282 /*
1283 * We assume out_irq exists if in_irq does since platform
1284 * configuration either has 3 interrupts assigned to QUP or 1
1285 */
1286 ret = request_irq(dev->out_irq, qup_i2c_interrupt,
1287 IRQF_TRIGGER_RISING, "qup_out_intr", dev);
1288 if (ret) {
1289 dev_err(&pdev->dev, "request_out_irq failed\n");
1290 free_irq(dev->in_irq, dev);
1291 goto err_request_irq_failed;
1292 }
1293 ret = request_irq(dev->err_irq, qup_i2c_interrupt,
1294 IRQF_TRIGGER_RISING, "qup_err_intr", dev);
1295 if (ret) {
1296 dev_err(&pdev->dev, "request_err_irq failed\n");
1297 free_irq(dev->out_irq, dev);
1298 free_irq(dev->in_irq, dev);
1299 goto err_request_irq_failed;
1300 }
1301 } else {
1302 ret = request_irq(dev->err_irq, qup_i2c_interrupt,
1303 IRQF_TRIGGER_HIGH, "qup_err_intr", dev);
1304 if (ret) {
1305 dev_err(&pdev->dev, "request_err_irq failed\n");
1306 goto err_request_irq_failed;
1307 }
1308 }
1309 disable_irq(dev->err_irq);
1310 if (dev->num_irqs == 3) {
1311 disable_irq(dev->in_irq);
1312 disable_irq(dev->out_irq);
1313 }
1314 i2c_set_adapdata(&dev->adapter, dev);
1315 dev->adapter.algo = &qup_i2c_algo;
1316 strlcpy(dev->adapter.name,
1317 "QUP I2C adapter",
1318 sizeof(dev->adapter.name));
1319 dev->adapter.nr = pdev->id;
Harini Jayaramance67cf82011-08-05 09:26:06 -06001320 if (pdata->msm_i2c_config_gpio)
1321 pdata->msm_i2c_config_gpio(dev->adapter.nr, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001322
1323 dev->suspended = 0;
1324 mutex_init(&dev->mlock);
1325 dev->clk_state = 0;
Sagar Dharia75a57192012-02-12 20:47:32 -07001326 clk_prepare(dev->clk);
1327 clk_prepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001328 setup_timer(&dev->pwr_timer, qup_i2c_pwr_timer, (unsigned long) dev);
1329
1330 pm_runtime_set_active(&pdev->dev);
1331 pm_runtime_enable(&pdev->dev);
1332
1333 ret = i2c_add_numbered_adapter(&dev->adapter);
1334 if (ret) {
1335 dev_err(&pdev->dev, "i2c_add_adapter failed\n");
1336 if (dev->num_irqs == 3) {
1337 free_irq(dev->out_irq, dev);
1338 free_irq(dev->in_irq, dev);
1339 }
1340 free_irq(dev->err_irq, dev);
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001341 } else {
1342 if (dev->dev->of_node)
1343 of_i2c_register_devices(&dev->adapter);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001344 return 0;
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001345 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001346
1347
1348err_request_irq_failed:
1349 qup_i2c_free_gpios(dev);
1350 if (dev->gsbi)
1351 iounmap(dev->gsbi);
Harini Jayaraman65c6cbe2012-03-27 17:06:32 -06001352err_reset_failed:
1353 clk_disable_unprepare(dev->clk);
1354 clk_disable_unprepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001355err_request_gpio_failed:
1356err_gsbi_failed:
1357 iounmap(dev->base);
1358err_ioremap_failed:
1359 kfree(dev);
1360err_alloc_dev_failed:
1361err_config_failed:
1362 clk_put(clk);
Matt Wagantallac294852011-08-17 15:44:58 -07001363 clk_put(pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001364err_clk_get_failed:
1365 if (gsbi_mem)
1366 release_mem_region(gsbi_mem->start, resource_size(gsbi_mem));
Harini Jayaramanee31ae92011-09-20 18:32:34 -06001367err_res_failed:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001368 release_mem_region(qup_mem->start, resource_size(qup_mem));
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001369get_res_failed:
1370 if (pdev->dev.of_node)
1371 kfree(pdata);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001372 return ret;
1373}
1374
1375static int __devexit
1376qup_i2c_remove(struct platform_device *pdev)
1377{
1378 struct qup_i2c_dev *dev = platform_get_drvdata(pdev);
1379 struct resource *qup_mem, *gsbi_mem;
1380
1381 /* Grab mutex to ensure ongoing transaction is over */
1382 mutex_lock(&dev->mlock);
1383 dev->suspended = 1;
1384 mutex_unlock(&dev->mlock);
1385 mutex_destroy(&dev->mlock);
1386 del_timer_sync(&dev->pwr_timer);
1387 if (dev->clk_state != 0)
1388 qup_i2c_pwr_mgmt(dev, 0);
1389 platform_set_drvdata(pdev, NULL);
1390 if (dev->num_irqs == 3) {
1391 free_irq(dev->out_irq, dev);
1392 free_irq(dev->in_irq, dev);
1393 }
1394 free_irq(dev->err_irq, dev);
1395 i2c_del_adapter(&dev->adapter);
Sagar Dharia75a57192012-02-12 20:47:32 -07001396 clk_unprepare(dev->clk);
1397 clk_unprepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001398 clk_put(dev->clk);
Matt Wagantallac294852011-08-17 15:44:58 -07001399 clk_put(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001400 qup_i2c_free_gpios(dev);
1401 if (dev->gsbi)
1402 iounmap(dev->gsbi);
1403 iounmap(dev->base);
1404
1405 pm_runtime_disable(&pdev->dev);
1406
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001407 if (!(dev->pdata->use_gsbi_shared_mode)) {
1408 gsbi_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1409 "gsbi_qup_i2c_addr");
1410 release_mem_region(gsbi_mem->start, resource_size(gsbi_mem));
1411 }
1412 qup_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1413 "qup_phys_addr");
1414 release_mem_region(qup_mem->start, resource_size(qup_mem));
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001415 if (dev->dev->of_node)
1416 kfree(dev->pdata);
Harini Jayaramanee31ae92011-09-20 18:32:34 -06001417 kfree(dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001418 return 0;
1419}
1420
1421#ifdef CONFIG_PM
1422static int qup_i2c_suspend(struct device *device)
1423{
1424 struct platform_device *pdev = to_platform_device(device);
1425 struct qup_i2c_dev *dev = platform_get_drvdata(pdev);
1426
1427 /* Grab mutex to ensure ongoing transaction is over */
1428 mutex_lock(&dev->mlock);
1429 dev->suspended = 1;
1430 mutex_unlock(&dev->mlock);
1431 del_timer_sync(&dev->pwr_timer);
1432 if (dev->clk_state != 0)
1433 qup_i2c_pwr_mgmt(dev, 0);
Sagar Dharia75a57192012-02-12 20:47:32 -07001434 clk_unprepare(dev->clk);
1435 clk_unprepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001436 qup_i2c_free_gpios(dev);
1437 return 0;
1438}
1439
1440static int qup_i2c_resume(struct device *device)
1441{
1442 struct platform_device *pdev = to_platform_device(device);
1443 struct qup_i2c_dev *dev = platform_get_drvdata(pdev);
1444 BUG_ON(qup_i2c_request_gpios(dev) != 0);
Sagar Dharia75a57192012-02-12 20:47:32 -07001445 clk_prepare(dev->clk);
1446 clk_prepare(dev->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001447 dev->suspended = 0;
1448 return 0;
1449}
1450#endif /* CONFIG_PM */
1451
1452#ifdef CONFIG_PM_RUNTIME
1453static int i2c_qup_runtime_idle(struct device *dev)
1454{
1455 dev_dbg(dev, "pm_runtime: idle...\n");
1456 return 0;
1457}
1458
1459static int i2c_qup_runtime_suspend(struct device *dev)
1460{
1461 dev_dbg(dev, "pm_runtime: suspending...\n");
1462 return 0;
1463}
1464
1465static int i2c_qup_runtime_resume(struct device *dev)
1466{
1467 dev_dbg(dev, "pm_runtime: resuming...\n");
1468 return 0;
1469}
1470#endif
1471
1472static const struct dev_pm_ops i2c_qup_dev_pm_ops = {
1473 SET_SYSTEM_SLEEP_PM_OPS(
1474 qup_i2c_suspend,
1475 qup_i2c_resume
1476 )
1477 SET_RUNTIME_PM_OPS(
1478 i2c_qup_runtime_suspend,
1479 i2c_qup_runtime_resume,
1480 i2c_qup_runtime_idle
1481 )
1482};
1483
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001484static struct of_device_id i2c_qup_dt_match[] = {
1485 {
1486 .compatible = "qcom,i2c-qup",
1487 },
1488 {}
1489};
1490
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001491static struct platform_driver qup_i2c_driver = {
1492 .probe = qup_i2c_probe,
1493 .remove = __devexit_p(qup_i2c_remove),
1494 .driver = {
1495 .name = "qup_i2c",
1496 .owner = THIS_MODULE,
1497 .pm = &i2c_qup_dev_pm_ops,
Sagar Dharia4c5bef32012-03-14 17:00:29 -06001498 .of_match_table = i2c_qup_dt_match,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 },
1500};
1501
1502/* QUP may be needed to bring up other drivers */
1503static int __init
1504qup_i2c_init_driver(void)
1505{
1506 return platform_driver_register(&qup_i2c_driver);
1507}
1508arch_initcall(qup_i2c_init_driver);
1509
1510static void __exit qup_i2c_exit_driver(void)
1511{
1512 platform_driver_unregister(&qup_i2c_driver);
1513}
1514module_exit(qup_i2c_exit_driver);
1515