blob: ebd90ce58ca246240804f686098d1af93b173be1 [file] [log] [blame]
David Brownella603a7f2008-10-15 12:15:39 +02001/*
2 * twl4030.h - header for TWL4030 PM and audio CODEC device
3 *
4 * Copyright (C) 2005-2006 Texas Instruments, Inc.
5 *
6 * Based on tlv320aic23.c:
7 * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Balaji T Kfc7b92f2009-12-13 21:23:33 +010025#ifndef __TWL_H_
26#define __TWL_H_
David Brownella603a7f2008-10-15 12:15:39 +020027
David Brownell9d834062009-08-25 19:24:14 -070028#include <linux/types.h>
29#include <linux/input/matrix_keypad.h>
30
David Brownella603a7f2008-10-15 12:15:39 +020031/*
32 * Using the twl4030 core we address registers using a pair
33 * { module id, relative register offset }
34 * which that core then maps to the relevant
35 * { i2c slave, absolute register address }
36 *
37 * The module IDs are meaningful only to the twl4030 core code,
38 * which uses them as array indices to look up the first register
39 * address each module uses within a given i2c slave.
40 */
41
42/* Slave 0 (i2c address 0x48) */
43#define TWL4030_MODULE_USB 0x00
44
45/* Slave 1 (i2c address 0x49) */
46#define TWL4030_MODULE_AUDIO_VOICE 0x01
47#define TWL4030_MODULE_GPIO 0x02
48#define TWL4030_MODULE_INTBR 0x03
49#define TWL4030_MODULE_PIH 0x04
50#define TWL4030_MODULE_TEST 0x05
51
52/* Slave 2 (i2c address 0x4a) */
53#define TWL4030_MODULE_KEYPAD 0x06
54#define TWL4030_MODULE_MADC 0x07
55#define TWL4030_MODULE_INTERRUPTS 0x08
56#define TWL4030_MODULE_LED 0x09
57#define TWL4030_MODULE_MAIN_CHARGE 0x0A
58#define TWL4030_MODULE_PRECHARGE 0x0B
59#define TWL4030_MODULE_PWM0 0x0C
60#define TWL4030_MODULE_PWM1 0x0D
61#define TWL4030_MODULE_PWMA 0x0E
62#define TWL4030_MODULE_PWMB 0x0F
63
Ilkka Koskinen1920a612009-11-10 17:26:15 +020064#define TWL5031_MODULE_ACCESSORY 0x10
65#define TWL5031_MODULE_INTERRUPTS 0x11
66
David Brownella603a7f2008-10-15 12:15:39 +020067/* Slave 3 (i2c address 0x4b) */
Ilkka Koskinen1920a612009-11-10 17:26:15 +020068#define TWL4030_MODULE_BACKUP 0x12
69#define TWL4030_MODULE_INT 0x13
70#define TWL4030_MODULE_PM_MASTER 0x14
71#define TWL4030_MODULE_PM_RECEIVER 0x15
72#define TWL4030_MODULE_RTC 0x16
73#define TWL4030_MODULE_SECURED_REG 0x17
David Brownella603a7f2008-10-15 12:15:39 +020074
Balaji T Kfc7b92f2009-12-13 21:23:33 +010075#define TWL_MODULE_USB TWL4030_MODULE_USB
76#define TWL_MODULE_AUDIO_VOICE TWL4030_MODULE_AUDIO_VOICE
77#define TWL_MODULE_PIH TWL4030_MODULE_PIH
78#define TWL_MODULE_MADC TWL4030_MODULE_MADC
79#define TWL_MODULE_MAIN_CHARGE TWL4030_MODULE_MAIN_CHARGE
80#define TWL_MODULE_PM_MASTER TWL4030_MODULE_PM_MASTER
81#define TWL_MODULE_PM_RECEIVER TWL4030_MODULE_PM_RECEIVER
82#define TWL_MODULE_RTC TWL4030_MODULE_RTC
Balaji T Kfa0d9762010-02-19 12:39:38 +010083#define TWL_MODULE_PWM TWL4030_MODULE_PWM0
84
85#define TWL6030_MODULE_ID0 0x0D
86#define TWL6030_MODULE_ID1 0x0E
87#define TWL6030_MODULE_ID2 0x0F
Balaji T Kfc7b92f2009-12-13 21:23:33 +010088
89#define GPIO_INTR_OFFSET 0
90#define KEYPAD_INTR_OFFSET 1
91#define BCI_INTR_OFFSET 2
92#define MADC_INTR_OFFSET 3
93#define USB_INTR_OFFSET 4
94#define BCI_PRES_INTR_OFFSET 9
95#define USB_PRES_INTR_OFFSET 10
96#define RTC_INTR_OFFSET 11
Balaji T Ke8deb282009-12-14 00:25:31 +010097
98/*
99 * Offset from TWL6030_IRQ_BASE / pdata->irq_base
100 */
101#define PWR_INTR_OFFSET 0
102#define HOTDIE_INTR_OFFSET 12
103#define SMPSLDO_INTR_OFFSET 13
104#define BATDETECT_INTR_OFFSET 14
105#define SIMDETECT_INTR_OFFSET 15
106#define MMCDETECT_INTR_OFFSET 16
107#define GASGAUGE_INTR_OFFSET 17
108#define USBOTG_INTR_OFFSET 4
109#define CHARGER_INTR_OFFSET 2
110#define RSV_INTR_OFFSET 0
111
112/* INT register offsets */
113#define REG_INT_STS_A 0x00
114#define REG_INT_STS_B 0x01
115#define REG_INT_STS_C 0x02
116
117#define REG_INT_MSK_LINE_A 0x03
118#define REG_INT_MSK_LINE_B 0x04
119#define REG_INT_MSK_LINE_C 0x05
120
121#define REG_INT_MSK_STS_A 0x06
122#define REG_INT_MSK_STS_B 0x07
123#define REG_INT_MSK_STS_C 0x08
124
125/* MASK INT REG GROUP A */
126#define TWL6030_PWR_INT_MASK 0x07
127#define TWL6030_RTC_INT_MASK 0x18
128#define TWL6030_HOTDIE_INT_MASK 0x20
129#define TWL6030_SMPSLDOA_INT_MASK 0xC0
130
131/* MASK INT REG GROUP B */
132#define TWL6030_SMPSLDOB_INT_MASK 0x01
133#define TWL6030_BATDETECT_INT_MASK 0x02
134#define TWL6030_SIMDETECT_INT_MASK 0x04
135#define TWL6030_MMCDETECT_INT_MASK 0x08
136#define TWL6030_GPADC_INT_MASK 0x60
137#define TWL6030_GASGAUGE_INT_MASK 0x80
138
139/* MASK INT REG GROUP C */
140#define TWL6030_USBOTG_INT_MASK 0x0F
141#define TWL6030_CHARGER_CTRL_INT_MASK 0x10
142#define TWL6030_CHARGER_FAULT_INT_MASK 0x60
143
144
145#define TWL4030_CLASS_ID 0x4030
146#define TWL6030_CLASS_ID 0x6030
147unsigned int twl_rev(void);
148#define GET_TWL_REV (twl_rev())
149#define TWL_CLASS_IS(class, id) \
150static inline int twl_class_is_ ##class(void) \
151{ \
152 return ((id) == (GET_TWL_REV)) ? 1 : 0; \
153}
154
155TWL_CLASS_IS(4030, TWL4030_CLASS_ID)
156TWL_CLASS_IS(6030, TWL6030_CLASS_ID)
157
David Brownella603a7f2008-10-15 12:15:39 +0200158/*
159 * Read and write single 8-bit registers
160 */
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100161int twl_i2c_write_u8(u8 mod_no, u8 val, u8 reg);
162int twl_i2c_read_u8(u8 mod_no, u8 *val, u8 reg);
David Brownella603a7f2008-10-15 12:15:39 +0200163
164/*
165 * Read and write several 8-bit registers at once.
166 *
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100167 * IMPORTANT: For twl_i2c_write(), allocate num_bytes + 1
David Brownella603a7f2008-10-15 12:15:39 +0200168 * for the value, and populate your data starting at offset 1.
169 */
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100170int twl_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
171int twl_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
David Brownella603a7f2008-10-15 12:15:39 +0200172
Balaji T Ke8deb282009-12-14 00:25:31 +0100173int twl6030_interrupt_unmask(u8 bit_mask, u8 offset);
174int twl6030_interrupt_mask(u8 bit_mask, u8 offset);
175
David Brownella603a7f2008-10-15 12:15:39 +0200176/*----------------------------------------------------------------------*/
177
178/*
179 * NOTE: at up to 1024 registers, this is a big chip.
180 *
181 * Avoid putting register declarations in this file, instead of into
182 * a driver-private file, unless some of the registers in a block
183 * need to be shared with other drivers. One example is blocks that
184 * have Secondary IRQ Handler (SIH) registers.
185 */
186
187#define TWL4030_SIH_CTRL_EXCLEN_MASK BIT(0)
188#define TWL4030_SIH_CTRL_PENDDIS_MASK BIT(1)
189#define TWL4030_SIH_CTRL_COR_MASK BIT(2)
190
191/*----------------------------------------------------------------------*/
192
193/*
194 * GPIO Block Register offsets (use TWL4030_MODULE_GPIO)
195 */
196
197#define REG_GPIODATAIN1 0x0
198#define REG_GPIODATAIN2 0x1
199#define REG_GPIODATAIN3 0x2
200#define REG_GPIODATADIR1 0x3
201#define REG_GPIODATADIR2 0x4
202#define REG_GPIODATADIR3 0x5
203#define REG_GPIODATAOUT1 0x6
204#define REG_GPIODATAOUT2 0x7
205#define REG_GPIODATAOUT3 0x8
206#define REG_CLEARGPIODATAOUT1 0x9
207#define REG_CLEARGPIODATAOUT2 0xA
208#define REG_CLEARGPIODATAOUT3 0xB
209#define REG_SETGPIODATAOUT1 0xC
210#define REG_SETGPIODATAOUT2 0xD
211#define REG_SETGPIODATAOUT3 0xE
212#define REG_GPIO_DEBEN1 0xF
213#define REG_GPIO_DEBEN2 0x10
214#define REG_GPIO_DEBEN3 0x11
215#define REG_GPIO_CTRL 0x12
216#define REG_GPIOPUPDCTR1 0x13
217#define REG_GPIOPUPDCTR2 0x14
218#define REG_GPIOPUPDCTR3 0x15
219#define REG_GPIOPUPDCTR4 0x16
220#define REG_GPIOPUPDCTR5 0x17
221#define REG_GPIO_ISR1A 0x19
222#define REG_GPIO_ISR2A 0x1A
223#define REG_GPIO_ISR3A 0x1B
224#define REG_GPIO_IMR1A 0x1C
225#define REG_GPIO_IMR2A 0x1D
226#define REG_GPIO_IMR3A 0x1E
227#define REG_GPIO_ISR1B 0x1F
228#define REG_GPIO_ISR2B 0x20
229#define REG_GPIO_ISR3B 0x21
230#define REG_GPIO_IMR1B 0x22
231#define REG_GPIO_IMR2B 0x23
232#define REG_GPIO_IMR3B 0x24
233#define REG_GPIO_EDR1 0x28
234#define REG_GPIO_EDR2 0x29
235#define REG_GPIO_EDR3 0x2A
236#define REG_GPIO_EDR4 0x2B
237#define REG_GPIO_EDR5 0x2C
238#define REG_GPIO_SIH_CTRL 0x2D
239
240/* Up to 18 signals are available as GPIOs, when their
241 * pins are not assigned to another use (such as ULPI/USB).
242 */
243#define TWL4030_GPIO_MAX 18
244
245/*----------------------------------------------------------------------*/
246
Moiz Sonasatha29aaf52010-02-16 18:57:21 -0600247/*Interface Bit Register (INTBR) offsets
248 *(Use TWL_4030_MODULE_INTBR)
249 */
250
251#define REG_GPPUPDCTR1 0x0F
252
253/*I2C1 and I2C4(SR) SDA/SCL pull-up control bits */
254
255#define I2C_SCL_CTRL_PU BIT(0)
256#define I2C_SDA_CTRL_PU BIT(2)
257#define SR_I2C_SCL_CTRL_PU BIT(4)
258#define SR_I2C_SDA_CTRL_PU BIT(6)
259
260/*----------------------------------------------------------------------*/
261
David Brownella603a7f2008-10-15 12:15:39 +0200262/*
263 * Keypad register offsets (use TWL4030_MODULE_KEYPAD)
264 * ... SIH/interrupt only
265 */
266
267#define TWL4030_KEYPAD_KEYP_ISR1 0x11
268#define TWL4030_KEYPAD_KEYP_IMR1 0x12
269#define TWL4030_KEYPAD_KEYP_ISR2 0x13
270#define TWL4030_KEYPAD_KEYP_IMR2 0x14
271#define TWL4030_KEYPAD_KEYP_SIR 0x15 /* test register */
272#define TWL4030_KEYPAD_KEYP_EDR 0x16
273#define TWL4030_KEYPAD_KEYP_SIH_CTRL 0x17
274
275/*----------------------------------------------------------------------*/
276
277/*
278 * Multichannel ADC register offsets (use TWL4030_MODULE_MADC)
279 * ... SIH/interrupt only
280 */
281
282#define TWL4030_MADC_ISR1 0x61
283#define TWL4030_MADC_IMR1 0x62
284#define TWL4030_MADC_ISR2 0x63
285#define TWL4030_MADC_IMR2 0x64
286#define TWL4030_MADC_SIR 0x65 /* test register */
287#define TWL4030_MADC_EDR 0x66
288#define TWL4030_MADC_SIH_CTRL 0x67
289
290/*----------------------------------------------------------------------*/
291
292/*
293 * Battery charger register offsets (use TWL4030_MODULE_INTERRUPTS)
294 */
295
296#define TWL4030_INTERRUPTS_BCIISR1A 0x0
297#define TWL4030_INTERRUPTS_BCIISR2A 0x1
298#define TWL4030_INTERRUPTS_BCIIMR1A 0x2
299#define TWL4030_INTERRUPTS_BCIIMR2A 0x3
300#define TWL4030_INTERRUPTS_BCIISR1B 0x4
301#define TWL4030_INTERRUPTS_BCIISR2B 0x5
302#define TWL4030_INTERRUPTS_BCIIMR1B 0x6
303#define TWL4030_INTERRUPTS_BCIIMR2B 0x7
304#define TWL4030_INTERRUPTS_BCISIR1 0x8 /* test register */
305#define TWL4030_INTERRUPTS_BCISIR2 0x9 /* test register */
306#define TWL4030_INTERRUPTS_BCIEDR1 0xa
307#define TWL4030_INTERRUPTS_BCIEDR2 0xb
308#define TWL4030_INTERRUPTS_BCIEDR3 0xc
309#define TWL4030_INTERRUPTS_BCISIHCTRL 0xd
310
311/*----------------------------------------------------------------------*/
312
313/*
314 * Power Interrupt block register offsets (use TWL4030_MODULE_INT)
315 */
316
317#define TWL4030_INT_PWR_ISR1 0x0
318#define TWL4030_INT_PWR_IMR1 0x1
319#define TWL4030_INT_PWR_ISR2 0x2
320#define TWL4030_INT_PWR_IMR2 0x3
321#define TWL4030_INT_PWR_SIR 0x4 /* test register */
322#define TWL4030_INT_PWR_EDR1 0x5
323#define TWL4030_INT_PWR_EDR2 0x6
324#define TWL4030_INT_PWR_SIH_CTRL 0x7
325
326/*----------------------------------------------------------------------*/
327
Ilkka Koskinen1920a612009-11-10 17:26:15 +0200328/*
329 * Accessory Interrupts
330 */
331#define TWL5031_ACIIMR_LSB 0x05
332#define TWL5031_ACIIMR_MSB 0x06
333#define TWL5031_ACIIDR_LSB 0x07
334#define TWL5031_ACIIDR_MSB 0x08
335#define TWL5031_ACCISR1 0x0F
336#define TWL5031_ACCIMR1 0x10
337#define TWL5031_ACCISR2 0x11
338#define TWL5031_ACCIMR2 0x12
339#define TWL5031_ACCSIR 0x13
340#define TWL5031_ACCEDR1 0x14
341#define TWL5031_ACCSIHCTRL 0x15
342
343/*----------------------------------------------------------------------*/
344
345/*
346 * Battery Charger Controller
347 */
348
349#define TWL5031_INTERRUPTS_BCIISR1 0x0
350#define TWL5031_INTERRUPTS_BCIIMR1 0x1
351#define TWL5031_INTERRUPTS_BCIISR2 0x2
352#define TWL5031_INTERRUPTS_BCIIMR2 0x3
353#define TWL5031_INTERRUPTS_BCISIR 0x4
354#define TWL5031_INTERRUPTS_BCIEDR1 0x5
355#define TWL5031_INTERRUPTS_BCIEDR2 0x6
356#define TWL5031_INTERRUPTS_BCISIHCTRL 0x7
357
358/*----------------------------------------------------------------------*/
359
David Brownellfa16a5c2009-02-08 10:37:06 -0800360/* Power bus message definitions */
361
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200362/* The TWL4030/5030 splits its power-management resources (the various
363 * regulators, clock and reset lines) into 3 processor groups - P1, P2 and
364 * P3. These groups can then be configured to transition between sleep, wait-on
365 * and active states by sending messages to the power bus. See Section 5.4.2
366 * Power Resources of TWL4030 TRM
367 */
David Brownellfa16a5c2009-02-08 10:37:06 -0800368
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200369/* Processor groups */
370#define DEV_GRP_NULL 0x0
371#define DEV_GRP_P1 0x1 /* P1: all OMAP devices */
372#define DEV_GRP_P2 0x2 /* P2: all Modem devices */
373#define DEV_GRP_P3 0x4 /* P3: all peripheral devices */
374
375/* Resource groups */
376#define RES_GRP_RES 0x0 /* Reserved */
377#define RES_GRP_PP 0x1 /* Power providers */
378#define RES_GRP_RC 0x2 /* Reset and control */
David Brownellfa16a5c2009-02-08 10:37:06 -0800379#define RES_GRP_PP_RC 0x3
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200380#define RES_GRP_PR 0x4 /* Power references */
David Brownellfa16a5c2009-02-08 10:37:06 -0800381#define RES_GRP_PP_PR 0x5
382#define RES_GRP_RC_PR 0x6
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200383#define RES_GRP_ALL 0x7 /* All resource groups */
David Brownellfa16a5c2009-02-08 10:37:06 -0800384
385#define RES_TYPE2_R0 0x0
386
387#define RES_TYPE_ALL 0x7
388
Amit Kucheriab4ead612009-10-19 15:11:00 +0300389/* Resource states */
David Brownellfa16a5c2009-02-08 10:37:06 -0800390#define RES_STATE_WRST 0xF
391#define RES_STATE_ACTIVE 0xE
392#define RES_STATE_SLEEP 0x8
393#define RES_STATE_OFF 0x0
394
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200395/* Power resources */
396
397/* Power providers */
398#define RES_VAUX1 1
399#define RES_VAUX2 2
400#define RES_VAUX3 3
401#define RES_VAUX4 4
402#define RES_VMMC1 5
403#define RES_VMMC2 6
404#define RES_VPLL1 7
405#define RES_VPLL2 8
406#define RES_VSIM 9
407#define RES_VDAC 10
408#define RES_VINTANA1 11
409#define RES_VINTANA2 12
410#define RES_VINTDIG 13
411#define RES_VIO 14
412#define RES_VDD1 15
413#define RES_VDD2 16
414#define RES_VUSB_1V5 17
415#define RES_VUSB_1V8 18
416#define RES_VUSB_3V1 19
417#define RES_VUSBCP 20
418#define RES_REGEN 21
419/* Reset and control */
420#define RES_NRES_PWRON 22
421#define RES_CLKEN 23
422#define RES_SYSEN 24
423#define RES_HFCLKOUT 25
424#define RES_32KCLKOUT 26
425#define RES_RESET 27
426/* Power Reference */
427#define RES_Main_Ref 28
428
429#define TOTAL_RESOURCES 28
David Brownellfa16a5c2009-02-08 10:37:06 -0800430/*
431 * Power Bus Message Format ... these can be sent individually by Linux,
432 * but are usually part of downloaded scripts that are run when various
433 * power events are triggered.
434 *
435 * Broadcast Message (16 Bits):
436 * DEV_GRP[15:13] MT[12] RES_GRP[11:9] RES_TYPE2[8:7] RES_TYPE[6:4]
437 * RES_STATE[3:0]
438 *
439 * Singular Message (16 Bits):
440 * DEV_GRP[15:13] MT[12] RES_ID[11:4] RES_STATE[3:0]
441 */
442
443#define MSG_BROADCAST(devgrp, grp, type, type2, state) \
444 ( (devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \
445 | (type) << 4 | (state))
446
447#define MSG_SINGULAR(devgrp, id, state) \
448 ((devgrp) << 13 | 0 << 12 | (id) << 4 | (state))
449
Rajendra Nayak441a4502009-12-13 22:19:23 +0100450#define MSG_BROADCAST_ALL(devgrp, state) \
451 ((devgrp) << 5 | (state))
452
453#define MSG_BROADCAST_REF MSG_BROADCAST_ALL
454#define MSG_BROADCAST_PROV MSG_BROADCAST_ALL
455#define MSG_BROADCAST__CLK_RST MSG_BROADCAST_ALL
David Brownellfa16a5c2009-02-08 10:37:06 -0800456/*----------------------------------------------------------------------*/
457
Ilkka Koskinen38a68492009-10-22 14:14:09 +0300458struct twl4030_clock_init_data {
459 bool ck32k_lowpwr_enable;
460};
461
David Brownella603a7f2008-10-15 12:15:39 +0200462struct twl4030_bci_platform_data {
463 int *battery_tmp_tbl;
464 unsigned int tblsize;
465};
466
467/* TWL4030_GPIO_MAX (18) GPIOs, with interrupts */
468struct twl4030_gpio_platform_data {
469 int gpio_base;
470 unsigned irq_base, irq_end;
471
David Brownella30d46c2008-10-20 23:46:28 +0200472 /* package the two LED signals as output-only GPIOs? */
473 bool use_leds;
474
475 /* gpio-n should control VMMC(n+1) if BIT(n) in mmc_cd is set */
476 u8 mmc_cd;
477
David Brownellcabb3fc2009-01-06 14:42:26 -0800478 /* if BIT(N) is set, or VMMC(n+1) is linked, debounce GPIO-N */
479 u32 debounce;
480
David Brownella603a7f2008-10-15 12:15:39 +0200481 /* For gpio-N, bit (1 << N) in "pullups" is set if that pullup
482 * should be enabled. Else, if that bit is set in "pulldowns",
483 * that pulldown is enabled. Don't waste power by letting any
484 * digital inputs float...
485 */
486 u32 pullups;
487 u32 pulldowns;
488
489 int (*setup)(struct device *dev,
490 unsigned gpio, unsigned ngpio);
491 int (*teardown)(struct device *dev,
492 unsigned gpio, unsigned ngpio);
493};
494
495struct twl4030_madc_platform_data {
496 int irq_line;
497};
498
Amit Kucheriaacf442d2009-10-05 21:43:44 -0700499/* Boards have uniqe mappings of {row, col} --> keycode.
500 * Column and row are 8 bits each, but range only from 0..7.
David Brownell9d834062009-08-25 19:24:14 -0700501 * a PERSISTENT_KEY is "always on" and never reported.
502 */
Amit Kucheriaacf442d2009-10-05 21:43:44 -0700503#define PERSISTENT_KEY(r, c) KEY((r), (c), KEY_RESERVED)
David Brownell9d834062009-08-25 19:24:14 -0700504
David Brownella603a7f2008-10-15 12:15:39 +0200505struct twl4030_keypad_data {
David Brownell9d834062009-08-25 19:24:14 -0700506 const struct matrix_keymap_data *keymap_data;
507 unsigned rows;
508 unsigned cols;
509 bool rep;
David Brownella603a7f2008-10-15 12:15:39 +0200510};
511
512enum twl4030_usb_mode {
513 T2_USB_MODE_ULPI = 1,
514 T2_USB_MODE_CEA2011_3PIN = 2,
515};
516
517struct twl4030_usb_data {
518 enum twl4030_usb_mode usb_mode;
519};
520
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200521struct twl4030_ins {
522 u16 pmb_message;
523 u8 delay;
524};
525
526struct twl4030_script {
527 struct twl4030_ins *script;
528 unsigned size;
529 u8 flags;
530#define TWL4030_WRST_SCRIPT (1<<0)
531#define TWL4030_WAKEUP12_SCRIPT (1<<1)
532#define TWL4030_WAKEUP3_SCRIPT (1<<2)
533#define TWL4030_SLEEP_SCRIPT (1<<3)
534};
535
536struct twl4030_resconfig {
537 u8 resource;
538 u8 devgroup; /* Processor group that Power resource belongs to */
539 u8 type; /* Power resource addressed, 6 / broadcast message */
540 u8 type2; /* Power resource addressed, 3 / broadcast message */
Amit Kucheriab4ead612009-10-19 15:11:00 +0300541 u8 remap_off; /* off state remapping */
542 u8 remap_sleep; /* sleep state remapping */
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200543};
544
545struct twl4030_power_data {
546 struct twl4030_script **scripts;
547 unsigned num;
548 struct twl4030_resconfig *resource_config;
Aaro Koskinen56baa662009-10-19 21:24:02 +0200549#define TWL4030_RESCONFIG_UNDEF ((u8)-1)
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200550};
551
552extern void twl4030_power_init(struct twl4030_power_data *triton2_scripts);
Mike Turquette11a441c2010-02-22 11:16:30 -0600553extern int twl4030_remove_script(u8 flags);
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200554
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300555struct twl4030_codec_audio_data {
556 unsigned int audio_mclk;
557 unsigned int ramp_delay_value;
558 unsigned int hs_extmute:1;
559 void (*set_hs_extmute)(int mute);
560};
561
562struct twl4030_codec_vibra_data {
563 unsigned int audio_mclk;
564 unsigned int coexist;
565};
566
567struct twl4030_codec_data {
Peter Ujfalusicfd53242009-11-04 09:58:17 +0200568 unsigned int audio_mclk;
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300569 struct twl4030_codec_audio_data *audio;
570 struct twl4030_codec_vibra_data *vibra;
Misael Lopez Cruzd62abe52010-02-23 18:10:19 -0600571
Olaya, Margarita6a1c7b72010-03-17 17:42:29 -0500572 /* twl6040 */
573 int audpwron_gpio; /* audio power-on gpio */
574 int naudint_irq; /* audio interrupt */
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300575};
576
David Brownella603a7f2008-10-15 12:15:39 +0200577struct twl4030_platform_data {
578 unsigned irq_base, irq_end;
Ilkka Koskinen38a68492009-10-22 14:14:09 +0300579 struct twl4030_clock_init_data *clock;
David Brownella603a7f2008-10-15 12:15:39 +0200580 struct twl4030_bci_platform_data *bci;
581 struct twl4030_gpio_platform_data *gpio;
582 struct twl4030_madc_platform_data *madc;
583 struct twl4030_keypad_data *keypad;
584 struct twl4030_usb_data *usb;
Amit Kucheriaebf0bd32009-08-31 18:32:18 +0200585 struct twl4030_power_data *power;
Peter Ujfalusi0b83dde2009-10-22 13:26:45 +0300586 struct twl4030_codec_data *codec;
David Brownella603a7f2008-10-15 12:15:39 +0200587
Rajendra Nayak9da66532009-12-13 22:29:47 +0100588 /* Common LDO regulators for TWL4030/TWL6030 */
David Brownelldad759f2008-12-01 00:43:58 +0100589 struct regulator_init_data *vdac;
Rajendra Nayak9da66532009-12-13 22:29:47 +0100590 struct regulator_init_data *vaux1;
591 struct regulator_init_data *vaux2;
592 struct regulator_init_data *vaux3;
593 /* TWL4030 LDO regulators */
David Brownelldad759f2008-12-01 00:43:58 +0100594 struct regulator_init_data *vpll1;
595 struct regulator_init_data *vpll2;
596 struct regulator_init_data *vmmc1;
597 struct regulator_init_data *vmmc2;
598 struct regulator_init_data *vsim;
David Brownelldad759f2008-12-01 00:43:58 +0100599 struct regulator_init_data *vaux4;
Juha Keski-Saariab4abe052009-12-11 11:12:15 +0100600 struct regulator_init_data *vio;
601 struct regulator_init_data *vdd1;
602 struct regulator_init_data *vdd2;
603 struct regulator_init_data *vintana1;
604 struct regulator_init_data *vintana2;
605 struct regulator_init_data *vintdig;
Rajendra Nayak9da66532009-12-13 22:29:47 +0100606 /* TWL6030 LDO regulators */
607 struct regulator_init_data *vmmc;
608 struct regulator_init_data *vpp;
609 struct regulator_init_data *vusim;
610 struct regulator_init_data *vana;
611 struct regulator_init_data *vcxio;
612 struct regulator_init_data *vusb;
David Brownella603a7f2008-10-15 12:15:39 +0200613};
614
615/*----------------------------------------------------------------------*/
616
David Brownella30d46c2008-10-20 23:46:28 +0200617int twl4030_sih_setup(int module);
618
David Brownella603a7f2008-10-15 12:15:39 +0200619/* Offsets to Power Registers */
620#define TWL4030_VDAC_DEV_GRP 0x3B
621#define TWL4030_VDAC_DEDICATED 0x3E
622#define TWL4030_VAUX1_DEV_GRP 0x17
623#define TWL4030_VAUX1_DEDICATED 0x1A
624#define TWL4030_VAUX2_DEV_GRP 0x1B
625#define TWL4030_VAUX2_DEDICATED 0x1E
626#define TWL4030_VAUX3_DEV_GRP 0x1F
627#define TWL4030_VAUX3_DEDICATED 0x22
628
Christoph Eggerf7ea2dc2010-01-15 15:33:46 +0100629static inline int twl4030charger_usb_en(int enable) { return 0; }
David Brownella603a7f2008-10-15 12:15:39 +0200630
David Brownelldad759f2008-12-01 00:43:58 +0100631/*----------------------------------------------------------------------*/
632
633/* Linux-specific regulator identifiers ... for now, we only support
634 * the LDOs, and leave the three buck converters alone. VDD1 and VDD2
635 * need to tie into hardware based voltage scaling (cpufreq etc), while
636 * VIO is generally fixed.
637 */
638
Rajendra Nayak441a4502009-12-13 22:19:23 +0100639/* TWL4030 SMPS/LDO's */
David Brownelldad759f2008-12-01 00:43:58 +0100640/* EXTERNAL dc-to-dc buck converters */
641#define TWL4030_REG_VDD1 0
642#define TWL4030_REG_VDD2 1
643#define TWL4030_REG_VIO 2
644
645/* EXTERNAL LDOs */
646#define TWL4030_REG_VDAC 3
647#define TWL4030_REG_VPLL1 4
648#define TWL4030_REG_VPLL2 5 /* not on all chips */
649#define TWL4030_REG_VMMC1 6
650#define TWL4030_REG_VMMC2 7 /* not on all chips */
651#define TWL4030_REG_VSIM 8 /* not on all chips */
652#define TWL4030_REG_VAUX1 9 /* not on all chips */
653#define TWL4030_REG_VAUX2_4030 10 /* (twl4030-specific) */
654#define TWL4030_REG_VAUX2 11 /* (twl5030 and newer) */
655#define TWL4030_REG_VAUX3 12 /* not on all chips */
656#define TWL4030_REG_VAUX4 13 /* not on all chips */
657
658/* INTERNAL LDOs */
659#define TWL4030_REG_VINTANA1 14
660#define TWL4030_REG_VINTANA2 15
661#define TWL4030_REG_VINTDIG 16
662#define TWL4030_REG_VUSB1V5 17
663#define TWL4030_REG_VUSB1V8 18
664#define TWL4030_REG_VUSB3V1 19
David Brownelldad759f2008-12-01 00:43:58 +0100665
Rajendra Nayak441a4502009-12-13 22:19:23 +0100666/* TWL6030 SMPS/LDO's */
667/* EXTERNAL dc-to-dc buck convertor contollable via SR */
668#define TWL6030_REG_VDD1 30
669#define TWL6030_REG_VDD2 31
670#define TWL6030_REG_VDD3 32
671
672/* Non SR compliant dc-to-dc buck convertors */
673#define TWL6030_REG_VMEM 33
674#define TWL6030_REG_V2V1 34
675#define TWL6030_REG_V1V29 35
676#define TWL6030_REG_V1V8 36
677
678/* EXTERNAL LDOs */
679#define TWL6030_REG_VAUX1_6030 37
680#define TWL6030_REG_VAUX2_6030 38
681#define TWL6030_REG_VAUX3_6030 39
682#define TWL6030_REG_VMMC 40
683#define TWL6030_REG_VPP 41
684#define TWL6030_REG_VUSIM 42
685#define TWL6030_REG_VANA 43
686#define TWL6030_REG_VCXIO 44
687#define TWL6030_REG_VDAC 45
688#define TWL6030_REG_VUSB 46
689
690/* INTERNAL LDOs */
691#define TWL6030_REG_VRTC 47
692
David Brownella603a7f2008-10-15 12:15:39 +0200693#endif /* End of __TWL4030_H */