blob: 2a8194eadb4ca5ae6bce9951b908aa74fe9a7c9b [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Robin Getz96f10502009-09-24 14:11:24 +00002 * Copyright 2005-2008 Analog Devices Inc.
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Robin Getz96f10502009-09-24 14:11:24 +00004 * Licensed under the GPL-2 or later
Bryan Wu1394f032007-05-06 14:50:22 -07005 */
6
7#ifndef _BF537_IRQ_H_
8#define _BF537_IRQ_H_
9
Mike Frysinger6adc5212011-03-30 02:54:33 -040010#include <mach-common/irq.h>
Bryan Wu1394f032007-05-06 14:50:22 -070011
Michael Hennerich56f87712008-05-10 00:11:59 +080012#define SYS_IRQS 39
Bryan Wu1394f032007-05-06 14:50:22 -070013#define NR_PERI_INTS 32
14
Bryan Wu1394f032007-05-06 14:50:22 -070015#define IRQ_PLL_WAKEUP 7 /*PLL Wakeup Interrupt */
16#define IRQ_DMA_ERROR 8 /*DMA Error (general) */
17#define IRQ_GENERIC_ERROR 9 /*GENERIC Error Interrupt */
18#define IRQ_RTC 10 /*RTC Interrupt */
19#define IRQ_PPI 11 /*DMA0 Interrupt (PPI) */
20#define IRQ_SPORT0_RX 12 /*DMA3 Interrupt (SPORT0 RX) */
21#define IRQ_SPORT0_TX 13 /*DMA4 Interrupt (SPORT0 TX) */
22#define IRQ_SPORT1_RX 14 /*DMA5 Interrupt (SPORT1 RX) */
23#define IRQ_SPORT1_TX 15 /*DMA6 Interrupt (SPORT1 TX) */
24#define IRQ_TWI 16 /*TWI Interrupt */
25#define IRQ_SPI 17 /*DMA7 Interrupt (SPI) */
26#define IRQ_UART0_RX 18 /*DMA8 Interrupt (UART0 RX) */
27#define IRQ_UART0_TX 19 /*DMA9 Interrupt (UART0 TX) */
28#define IRQ_UART1_RX 20 /*DMA10 Interrupt (UART1 RX) */
29#define IRQ_UART1_TX 21 /*DMA11 Interrupt (UART1 TX) */
30#define IRQ_CAN_RX 22 /*CAN Receive Interrupt */
31#define IRQ_CAN_TX 23 /*CAN Transmit Interrupt */
32#define IRQ_MAC_RX 24 /*DMA1 (Ethernet RX) Interrupt */
33#define IRQ_MAC_TX 25 /*DMA2 (Ethernet TX) Interrupt */
Yi Li6a01f232009-01-07 23:14:39 +080034#define IRQ_TIMER0 26 /*Timer 0 */
35#define IRQ_TIMER1 27 /*Timer 1 */
36#define IRQ_TIMER2 28 /*Timer 2 */
37#define IRQ_TIMER3 29 /*Timer 3 */
38#define IRQ_TIMER4 30 /*Timer 4 */
39#define IRQ_TIMER5 31 /*Timer 5 */
40#define IRQ_TIMER6 32 /*Timer 6 */
41#define IRQ_TIMER7 33 /*Timer 7 */
Bryan Wu1394f032007-05-06 14:50:22 -070042#define IRQ_PROG_INTA 34 /* PF Ports F&G (PF15:0) Interrupt A */
43#define IRQ_PORTG_INTB 35 /* PF Port G (PF15:0) Interrupt B */
44#define IRQ_MEM_DMA0 36 /*(Memory DMA Stream 0) */
45#define IRQ_MEM_DMA1 37 /*(Memory DMA Stream 1) */
Michael Hennerich56f87712008-05-10 00:11:59 +080046#define IRQ_PROG_INTB 38 /* PF Ports F (PF15:0) Interrupt B */
Bryan Wu1394f032007-05-06 14:50:22 -070047#define IRQ_WATCH 38 /*Watch Dog Timer */
Bryan Wu1394f032007-05-06 14:50:22 -070048
49#define IRQ_PPI_ERROR 42 /*PPI Error Interrupt */
50#define IRQ_CAN_ERROR 43 /*CAN Error Interrupt */
Michael Hennerichd016a212010-05-21 09:36:51 +000051#define IRQ_MAC_ERROR 44 /*MAC Status/Error Interrupt */
Bryan Wu1394f032007-05-06 14:50:22 -070052#define IRQ_SPORT0_ERROR 45 /*SPORT0 Error Interrupt */
53#define IRQ_SPORT1_ERROR 46 /*SPORT1 Error Interrupt */
54#define IRQ_SPI_ERROR 47 /*SPI Error Interrupt */
55#define IRQ_UART0_ERROR 48 /*UART Error Interrupt */
56#define IRQ_UART1_ERROR 49 /*UART Error Interrupt */
57
58#define IRQ_PF0 50
59#define IRQ_PF1 51
60#define IRQ_PF2 52
61#define IRQ_PF3 53
62#define IRQ_PF4 54
63#define IRQ_PF5 55
64#define IRQ_PF6 56
65#define IRQ_PF7 57
66#define IRQ_PF8 58
67#define IRQ_PF9 59
68#define IRQ_PF10 60
69#define IRQ_PF11 61
70#define IRQ_PF12 62
71#define IRQ_PF13 63
72#define IRQ_PF14 64
73#define IRQ_PF15 65
74
75#define IRQ_PG0 66
76#define IRQ_PG1 67
77#define IRQ_PG2 68
78#define IRQ_PG3 69
79#define IRQ_PG4 70
80#define IRQ_PG5 71
81#define IRQ_PG6 72
82#define IRQ_PG7 73
83#define IRQ_PG8 74
84#define IRQ_PG9 75
85#define IRQ_PG10 76
86#define IRQ_PG11 77
87#define IRQ_PG12 78
88#define IRQ_PG13 79
89#define IRQ_PG14 80
90#define IRQ_PG15 81
91
92#define IRQ_PH0 82
93#define IRQ_PH1 83
94#define IRQ_PH2 84
95#define IRQ_PH3 85
96#define IRQ_PH4 86
97#define IRQ_PH5 87
98#define IRQ_PH6 88
99#define IRQ_PH7 89
100#define IRQ_PH8 90
101#define IRQ_PH9 91
102#define IRQ_PH10 92
103#define IRQ_PH11 93
104#define IRQ_PH12 94
105#define IRQ_PH13 95
106#define IRQ_PH14 96
107#define IRQ_PH15 97
108
Michael Hennerich301af292007-07-24 15:35:53 +0800109#define GPIO_IRQ_BASE IRQ_PF0
110
Michael Hennerichaec59c92010-02-19 15:09:10 +0000111#define IRQ_MAC_PHYINT 98 /* PHY_INT Interrupt */
112#define IRQ_MAC_MMCINT 99 /* MMC Counter Interrupt */
113#define IRQ_MAC_RXFSINT 100 /* RX Frame-Status Interrupt */
114#define IRQ_MAC_TXFSINT 101 /* TX Frame-Status Interrupt */
115#define IRQ_MAC_WAKEDET 102 /* Wake-Up Interrupt */
116#define IRQ_MAC_RXDMAERR 103 /* RX DMA Direction Error Interrupt */
117#define IRQ_MAC_TXDMAERR 104 /* TX DMA Direction Error Interrupt */
118#define IRQ_MAC_STMDONE 105 /* Station Mgt. Transfer Done Interrupt */
119
120#define NR_MACH_IRQS (IRQ_MAC_STMDONE + 1)
Bryan Wu1394f032007-05-06 14:50:22 -0700121
122/* IAR0 BIT FIELDS*/
123#define IRQ_PLL_WAKEUP_POS 0
124#define IRQ_DMA_ERROR_POS 4
125#define IRQ_ERROR_POS 8
126#define IRQ_RTC_POS 12
127#define IRQ_PPI_POS 16
128#define IRQ_SPORT0_RX_POS 20
129#define IRQ_SPORT0_TX_POS 24
130#define IRQ_SPORT1_RX_POS 28
131
132/* IAR1 BIT FIELDS*/
133#define IRQ_SPORT1_TX_POS 0
134#define IRQ_TWI_POS 4
135#define IRQ_SPI_POS 8
136#define IRQ_UART0_RX_POS 12
137#define IRQ_UART0_TX_POS 16
138#define IRQ_UART1_RX_POS 20
139#define IRQ_UART1_TX_POS 24
140#define IRQ_CAN_RX_POS 28
141
142/* IAR2 BIT FIELDS*/
143#define IRQ_CAN_TX_POS 0
144#define IRQ_MAC_RX_POS 4
145#define IRQ_MAC_TX_POS 8
Yi Li6a01f232009-01-07 23:14:39 +0800146#define IRQ_TIMER0_POS 12
147#define IRQ_TIMER1_POS 16
148#define IRQ_TIMER2_POS 20
149#define IRQ_TIMER3_POS 24
150#define IRQ_TIMER4_POS 28
Bryan Wu1394f032007-05-06 14:50:22 -0700151
152/* IAR3 BIT FIELDS*/
Yi Li6a01f232009-01-07 23:14:39 +0800153#define IRQ_TIMER5_POS 0
154#define IRQ_TIMER6_POS 4
155#define IRQ_TIMER7_POS 8
Bryan Wu1394f032007-05-06 14:50:22 -0700156#define IRQ_PROG_INTA_POS 12
157#define IRQ_PORTG_INTB_POS 16
158#define IRQ_MEM_DMA0_POS 20
159#define IRQ_MEM_DMA1_POS 24
160#define IRQ_WATCH_POS 28
161
162#endif /* _BF537_IRQ_H_ */