blob: 12fcd33dfda62817a9dd7eb025f0fbe9c22b8a7d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
33/* General customization:
34 */
35
36#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
37
38#define DRIVER_NAME "i915"
39#define DRIVER_DESC "Intel Graphics"
Dave Airliede227f52006-01-25 15:31:43 +110040#define DRIVER_DATE "20060119"
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42/* Interface history:
43 *
44 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110045 * 1.2: Add Power Management
46 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110047 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100048 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100049 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
50 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 */
52#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100053#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define DRIVER_PATCHLEVEL 0
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056typedef struct _drm_i915_ring_buffer {
57 int tail_mask;
58 unsigned long Start;
59 unsigned long End;
60 unsigned long Size;
61 u8 *virtual_start;
62 int head;
63 int tail;
64 int space;
65 drm_local_map_t map;
66} drm_i915_ring_buffer_t;
67
68struct mem_block {
69 struct mem_block *next;
70 struct mem_block *prev;
71 int start;
72 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +100073 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -070074};
75
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100076typedef struct _drm_i915_vbl_swap {
77 struct list_head head;
78 drm_drawable_t drw_id;
79 unsigned int pipe;
80 unsigned int sequence;
81} drm_i915_vbl_swap_t;
82
Linus Torvalds1da177e2005-04-16 15:20:36 -070083typedef struct drm_i915_private {
84 drm_local_map_t *sarea;
85 drm_local_map_t *mmio_map;
86
87 drm_i915_sarea_t *sarea_priv;
88 drm_i915_ring_buffer_t ring;
89
Dave Airlie9c8da5e2005-07-10 15:38:56 +100090 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 dma_addr_t dma_status_page;
Dave Airlie9c8da5e2005-07-10 15:38:56 +100093 unsigned long counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +100094 unsigned int status_gfx_addr;
95 drm_local_map_t hws_map;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100097 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 int back_offset;
99 int front_offset;
100 int current_page;
101 int page_flipping;
102 int use_mi_batchbuffer_start;
103
104 wait_queue_head_t irq_queue;
105 atomic_t irq_received;
106 atomic_t irq_emitted;
107
108 int tex_lru_log_granularity;
109 int allow_batchbuffer;
110 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100111 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000112 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113
114 spinlock_t swaps_lock;
115 drm_i915_vbl_swap_t vbl_swaps;
116 unsigned int swaps_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117} drm_i915_private_t;
118
Dave Airlieb3a83632005-09-30 18:37:36 +1000119extern drm_ioctl_desc_t i915_ioctls[];
120extern int i915_max_ioctl;
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000123extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100124extern int i915_driver_load(struct drm_device *, unsigned long flags);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000125extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000126extern void i915_driver_preclose(struct drm_device *dev,
127 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000128extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100129extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
130 unsigned long arg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132/* i915_irq.c */
133extern int i915_irq_emit(DRM_IOCTL_ARGS);
134extern int i915_irq_wait(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
Dave Airlie84b1fd12007-07-11 15:53:27 +1000136extern int i915_driver_vblank_wait(struct drm_device *dev, unsigned int *sequence);
137extern int i915_driver_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000139extern void i915_driver_irq_preinstall(struct drm_device * dev);
140extern void i915_driver_irq_postinstall(struct drm_device * dev);
141extern void i915_driver_irq_uninstall(struct drm_device * dev);
Dave Airlie702880f2006-06-24 17:07:34 +1000142extern int i915_vblank_pipe_set(DRM_IOCTL_ARGS);
143extern int i915_vblank_pipe_get(DRM_IOCTL_ARGS);
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000144extern int i915_vblank_swap(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146/* i915_mem.c */
147extern int i915_mem_alloc(DRM_IOCTL_ARGS);
148extern int i915_mem_free(DRM_IOCTL_ARGS);
149extern int i915_mem_init_heap(DRM_IOCTL_ARGS);
Dave Airliede227f52006-01-25 15:31:43 +1100150extern int i915_mem_destroy_heap(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000152extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000153 struct drm_file *file_priv, struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Dave Airlie0d6aa602006-01-02 20:14:23 +1100155#define I915_READ(reg) DRM_READ32(dev_priv->mmio_map, (reg))
156#define I915_WRITE(reg,val) DRM_WRITE32(dev_priv->mmio_map, (reg), (val))
157#define I915_READ16(reg) DRM_READ16(dev_priv->mmio_map, (reg))
158#define I915_WRITE16(reg,val) DRM_WRITE16(dev_priv->mmio_map, (reg), (val))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160#define I915_VERBOSE 0
161
162#define RING_LOCALS unsigned int outring, ringmask, outcount; \
163 volatile char *virt;
164
165#define BEGIN_LP_RING(n) do { \
166 if (I915_VERBOSE) \
167 DRM_DEBUG("BEGIN_LP_RING(%d) in %s\n", \
Alan Hourihanec29b6692006-08-12 16:29:24 +1000168 (n), __FUNCTION__); \
169 if (dev_priv->ring.space < (n)*4) \
170 i915_wait_ring(dev, (n)*4, __FUNCTION__); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 outcount = 0; \
172 outring = dev_priv->ring.tail; \
173 ringmask = dev_priv->ring.tail_mask; \
174 virt = dev_priv->ring.virtual_start; \
175} while (0)
176
177#define OUT_RING(n) do { \
178 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Alan Hourihanec29b6692006-08-12 16:29:24 +1000179 *(volatile unsigned int *)(virt + outring) = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 outcount++; \
181 outring += 4; \
182 outring &= ringmask; \
183} while (0)
184
185#define ADVANCE_LP_RING() do { \
186 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
187 dev_priv->ring.tail = outring; \
188 dev_priv->ring.space -= outcount * 4; \
189 I915_WRITE(LP_RING + RING_TAIL, outring); \
190} while(0)
191
Dave Airlie84b1fd12007-07-11 15:53:27 +1000192extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
194#define GFX_OP_USER_INTERRUPT ((0<<29)|(2<<23))
195#define GFX_OP_BREAKPOINT_INTERRUPT ((0<<29)|(1<<23))
196#define CMD_REPORT_HEAD (7<<23)
197#define CMD_STORE_DWORD_IDX ((0x21<<23) | 0x1)
198#define CMD_OP_BATCH_BUFFER ((0x0<<29)|(0x30<<23)|0x1)
199
200#define INST_PARSER_CLIENT 0x00000000
201#define INST_OP_FLUSH 0x02000000
202#define INST_FLUSH_MAP_CACHE 0x00000001
203
204#define BB1_START_ADDR_MASK (~0x7)
205#define BB1_PROTECTED (1<<0)
206#define BB1_UNPROTECTED (0<<0)
207#define BB2_END_ADDR_MASK (~0x7)
208
209#define I915REG_HWSTAM 0x02098
210#define I915REG_INT_IDENTITY_R 0x020a4
211#define I915REG_INT_MASK_R 0x020a8
212#define I915REG_INT_ENABLE_R 0x020a0
213
Dave Airliee4a7b1d2007-09-28 11:46:28 +1000214#define I915REG_PIPEASTAT 0x70024
215#define I915REG_PIPEBSTAT 0x71024
216
217#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
218#define I915_VBLANK_CLEAR (1UL<<1)
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#define SRX_INDEX 0x3c4
221#define SRX_DATA 0x3c5
222#define SR01 1
223#define SR01_SCREEN_OFF (1<<5)
224
225#define PPCR 0x61204
226#define PPCR_ON (1<<0)
227
Dave Airlie0d6aa602006-01-02 20:14:23 +1100228#define DVOB 0x61140
229#define DVOB_ON (1<<31)
230#define DVOC 0x61160
231#define DVOC_ON (1<<31)
232#define LVDS 0x61180
233#define LVDS_ON (1<<31)
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define ADPA 0x61100
236#define ADPA_DPMS_MASK (~(3<<10))
237#define ADPA_DPMS_ON (0<<10)
238#define ADPA_DPMS_SUSPEND (1<<10)
239#define ADPA_DPMS_STANDBY (2<<10)
240#define ADPA_DPMS_OFF (3<<10)
241
242#define NOPID 0x2094
243#define LP_RING 0x2030
244#define HP_RING 0x2040
245#define RING_TAIL 0x00
246#define TAIL_ADDR 0x001FFFF8
247#define RING_HEAD 0x04
248#define HEAD_WRAP_COUNT 0xFFE00000
249#define HEAD_WRAP_ONE 0x00200000
250#define HEAD_ADDR 0x001FFFFC
251#define RING_START 0x08
252#define START_ADDR 0x0xFFFFF000
253#define RING_LEN 0x0C
254#define RING_NR_PAGES 0x001FF000
255#define RING_REPORT_MASK 0x00000006
256#define RING_REPORT_64K 0x00000002
257#define RING_REPORT_128K 0x00000004
258#define RING_NO_REPORT 0x00000000
259#define RING_VALID_MASK 0x00000001
260#define RING_VALID 0x00000001
261#define RING_INVALID 0x00000000
262
263#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
264#define SC_UPDATE_SCISSOR (0x1<<1)
265#define SC_ENABLE_MASK (0x1<<0)
266#define SC_ENABLE (0x1<<0)
267
268#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
269#define SCI_YMIN_MASK (0xffff<<16)
270#define SCI_XMIN_MASK (0xffff<<0)
271#define SCI_YMAX_MASK (0xffff<<16)
272#define SCI_XMAX_MASK (0xffff<<0)
273
274#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
275#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
276#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
277#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
278#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
279#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
280#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
281
Alan Hourihanec29b6692006-08-12 16:29:24 +1000282#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
283
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000284#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
285#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
286#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288#define MI_BATCH_BUFFER ((0x30<<23)|1)
289#define MI_BATCH_BUFFER_START (0x31<<23)
290#define MI_BATCH_BUFFER_END (0xA<<23)
291#define MI_BATCH_NON_SECURE (1)
Dave Airlie21f16282007-08-07 09:09:51 +1000292#define MI_BATCH_NON_SECURE_I965 (1<<8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
294#define MI_WAIT_FOR_EVENT ((0x3<<23))
295#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
296#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
297
298#define MI_LOAD_SCAN_LINES_INCL ((0x12<<23))
299
300#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
301#define ASYNC_FLIP (1<<22)
302
303#define CMD_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
304
Dave Airlie0d6aa602006-01-02 20:14:23 +1100305#define READ_BREADCRUMB(dev_priv) (((u32 *)(dev_priv->hw_status_page))[5])
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307#endif