blob: 15dd886df04ca08cec53abb11ed9a6105a3a81c8 [file] [log] [blame]
Kevin Hilmana4768d22009-04-14 07:18:14 -05001/*
2 * EDMA3 support for DaVinci
3 *
4 * Copyright (C) 2006-2009 Texas Instruments.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20#include <linux/kernel.h>
Kevin Hilmana4768d22009-04-14 07:18:14 -050021#include <linux/init.h>
22#include <linux/module.h>
23#include <linux/interrupt.h>
24#include <linux/platform_device.h>
Kevin Hilmana4768d22009-04-14 07:18:14 -050025#include <linux/io.h>
26
Kevin Hilmana4768d22009-04-14 07:18:14 -050027#include <mach/edma.h>
Kevin Hilmana4768d22009-04-14 07:18:14 -050028
29/* Offsets matching "struct edmacc_param" */
30#define PARM_OPT 0x00
31#define PARM_SRC 0x04
32#define PARM_A_B_CNT 0x08
33#define PARM_DST 0x0c
34#define PARM_SRC_DST_BIDX 0x10
35#define PARM_LINK_BCNTRLD 0x14
36#define PARM_SRC_DST_CIDX 0x18
37#define PARM_CCNT 0x1c
38
39#define PARM_SIZE 0x20
40
41/* Offsets for EDMA CC global channel registers and their shadows */
42#define SH_ER 0x00 /* 64 bits */
43#define SH_ECR 0x08 /* 64 bits */
44#define SH_ESR 0x10 /* 64 bits */
45#define SH_CER 0x18 /* 64 bits */
46#define SH_EER 0x20 /* 64 bits */
47#define SH_EECR 0x28 /* 64 bits */
48#define SH_EESR 0x30 /* 64 bits */
49#define SH_SER 0x38 /* 64 bits */
50#define SH_SECR 0x40 /* 64 bits */
51#define SH_IER 0x50 /* 64 bits */
52#define SH_IECR 0x58 /* 64 bits */
53#define SH_IESR 0x60 /* 64 bits */
54#define SH_IPR 0x68 /* 64 bits */
55#define SH_ICR 0x70 /* 64 bits */
56#define SH_IEVAL 0x78
57#define SH_QER 0x80
58#define SH_QEER 0x84
59#define SH_QEECR 0x88
60#define SH_QEESR 0x8c
61#define SH_QSER 0x90
62#define SH_QSECR 0x94
63#define SH_SIZE 0x200
64
65/* Offsets for EDMA CC global registers */
66#define EDMA_REV 0x0000
67#define EDMA_CCCFG 0x0004
68#define EDMA_QCHMAP 0x0200 /* 8 registers */
69#define EDMA_DMAQNUM 0x0240 /* 8 registers (4 on OMAP-L1xx) */
70#define EDMA_QDMAQNUM 0x0260
71#define EDMA_QUETCMAP 0x0280
72#define EDMA_QUEPRI 0x0284
73#define EDMA_EMR 0x0300 /* 64 bits */
74#define EDMA_EMCR 0x0308 /* 64 bits */
75#define EDMA_QEMR 0x0310
76#define EDMA_QEMCR 0x0314
77#define EDMA_CCERR 0x0318
78#define EDMA_CCERRCLR 0x031c
79#define EDMA_EEVAL 0x0320
80#define EDMA_DRAE 0x0340 /* 4 x 64 bits*/
81#define EDMA_QRAE 0x0380 /* 4 registers */
82#define EDMA_QUEEVTENTRY 0x0400 /* 2 x 16 registers */
83#define EDMA_QSTAT 0x0600 /* 2 registers */
84#define EDMA_QWMTHRA 0x0620
85#define EDMA_QWMTHRB 0x0624
86#define EDMA_CCSTAT 0x0640
87
88#define EDMA_M 0x1000 /* global channel registers */
89#define EDMA_ECR 0x1008
90#define EDMA_ECRH 0x100C
91#define EDMA_SHADOW0 0x2000 /* 4 regions shadowing global channels */
92#define EDMA_PARM 0x4000 /* 128 param entries */
93
Kevin Hilmana4768d22009-04-14 07:18:14 -050094#define PARM_OFFSET(param_no) (EDMA_PARM + ((param_no) << 5))
95
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -040096#define EDMA_DCHMAP 0x0100 /* 64 registers */
97#define CHMAP_EXIST BIT(24)
98
Kevin Hilmana4768d22009-04-14 07:18:14 -050099#define EDMA_MAX_DMACH 64
100#define EDMA_MAX_PARAMENTRY 512
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400101#define EDMA_MAX_CC 2
Kevin Hilmana4768d22009-04-14 07:18:14 -0500102
103
104/*****************************************************************************/
105
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400106static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
Kevin Hilmana4768d22009-04-14 07:18:14 -0500107
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400108static inline unsigned int edma_read(unsigned ctlr, int offset)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500109{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400110 return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500111}
112
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400113static inline void edma_write(unsigned ctlr, int offset, int val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500114{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400115 __raw_writel(val, edmacc_regs_base[ctlr] + offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500116}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400117static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
118 unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500119{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400120 unsigned val = edma_read(ctlr, offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500121 val &= and;
122 val |= or;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400123 edma_write(ctlr, offset, val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500124}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400125static inline void edma_and(unsigned ctlr, int offset, unsigned and)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500126{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400127 unsigned val = edma_read(ctlr, offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500128 val &= and;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400129 edma_write(ctlr, offset, val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500130}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400131static inline void edma_or(unsigned ctlr, int offset, unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500132{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400133 unsigned val = edma_read(ctlr, offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500134 val |= or;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400135 edma_write(ctlr, offset, val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500136}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400137static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500138{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400139 return edma_read(ctlr, offset + (i << 2));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500140}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400141static inline void edma_write_array(unsigned ctlr, int offset, int i,
142 unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500143{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400144 edma_write(ctlr, offset + (i << 2), val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500145}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400146static inline void edma_modify_array(unsigned ctlr, int offset, int i,
Kevin Hilmana4768d22009-04-14 07:18:14 -0500147 unsigned and, unsigned or)
148{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400149 edma_modify(ctlr, offset + (i << 2), and, or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500150}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400151static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500152{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400153 edma_or(ctlr, offset + (i << 2), or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500154}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400155static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
156 unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500157{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400158 edma_or(ctlr, offset + ((i*2 + j) << 2), or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500159}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400160static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
161 unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500162{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400163 edma_write(ctlr, offset + ((i*2 + j) << 2), val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500164}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400165static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500166{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400167 return edma_read(ctlr, EDMA_SHADOW0 + offset);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500168}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400169static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
170 int i)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500171{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400172 return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500173}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400174static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500175{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400176 edma_write(ctlr, EDMA_SHADOW0 + offset, val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500177}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400178static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
179 unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500180{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400181 edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500182}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400183static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
184 int param_no)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500185{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400186 return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500187}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400188static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
189 unsigned val)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500190{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400191 edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500192}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400193static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
Kevin Hilmana4768d22009-04-14 07:18:14 -0500194 unsigned and, unsigned or)
195{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400196 edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500197}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400198static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
199 unsigned and)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500200{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400201 edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500202}
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400203static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
204 unsigned or)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500205{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400206 edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500207}
208
209/*****************************************************************************/
210
211/* actual number of DMA channels and slots on this silicon */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400212struct edma {
213 /* how many dma resources of each type */
214 unsigned num_channels;
215 unsigned num_region;
216 unsigned num_slots;
217 unsigned num_tc;
218 unsigned num_cc;
Sandeep Paulraja0f02022009-07-27 09:57:07 -0400219 enum dma_event_q default_queue;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500220
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400221 /* list of channels with no even trigger; terminated by "-1" */
222 const s8 *noevent;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500223
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400224 /* The edma_inuse bit for each PaRAM slot is clear unless the
225 * channel is in use ... by ARM or DSP, for QDMA, or whatever.
226 */
227 DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500228
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530229 /* The edma_unused bit for each channel is clear unless
230 * it is not being used on this platform. It uses a bit
231 * of SOC-specific initialization code.
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400232 */
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530233 DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400234
235 unsigned irq_res_start;
236 unsigned irq_res_end;
237
238 struct dma_interrupt_data {
239 void (*callback)(unsigned channel, unsigned short ch_status,
240 void *data);
241 void *data;
242 } intr_data[EDMA_MAX_DMACH];
243};
244
245static struct edma *edma_info[EDMA_MAX_CC];
Sudhakar Rajashekhara2d517502010-01-06 17:28:44 +0530246static int arch_num_cc;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500247
248/* dummy param set used to (re)initialize parameter RAM slots */
249static const struct edmacc_param dummy_paramset = {
250 .link_bcntrld = 0xffff,
251 .ccnt = 1,
252};
253
Kevin Hilmana4768d22009-04-14 07:18:14 -0500254/*****************************************************************************/
255
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400256static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
257 enum dma_event_q queue_no)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500258{
259 int bit = (ch_no & 0x7) * 4;
260
261 /* default to low priority queue */
262 if (queue_no == EVENTQ_DEFAULT)
Sandeep Paulraja0f02022009-07-27 09:57:07 -0400263 queue_no = edma_info[ctlr]->default_queue;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500264
265 queue_no &= 7;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400266 edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500267 ~(0x7 << bit), queue_no << bit);
268}
269
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400270static void __init map_queue_tc(unsigned ctlr, int queue_no, int tc_no)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500271{
272 int bit = queue_no * 4;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400273 edma_modify(ctlr, EDMA_QUETCMAP, ~(0x7 << bit), ((tc_no & 0x7) << bit));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500274}
275
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400276static void __init assign_priority_to_queue(unsigned ctlr, int queue_no,
277 int priority)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500278{
279 int bit = queue_no * 4;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400280 edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
281 ((priority & 0x7) << bit));
282}
283
284/**
285 * map_dmach_param - Maps channel number to param entry number
286 *
287 * This maps the dma channel number to param entry numberter. In
288 * other words using the DMA channel mapping registers a param entry
289 * can be mapped to any channel
290 *
291 * Callers are responsible for ensuring the channel mapping logic is
292 * included in that particular EDMA variant (Eg : dm646x)
293 *
294 */
295static void __init map_dmach_param(unsigned ctlr)
296{
297 int i;
298 for (i = 0; i < EDMA_MAX_DMACH; i++)
299 edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500300}
301
302static inline void
303setup_dma_interrupt(unsigned lch,
304 void (*callback)(unsigned channel, u16 ch_status, void *data),
305 void *data)
306{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400307 unsigned ctlr;
308
309 ctlr = EDMA_CTLR(lch);
310 lch = EDMA_CHAN_SLOT(lch);
311
Kevin Hilmana4768d22009-04-14 07:18:14 -0500312 if (!callback) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400313 edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
Kevin Hilmana4768d22009-04-14 07:18:14 -0500314 (1 << (lch & 0x1f)));
315 }
316
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400317 edma_info[ctlr]->intr_data[lch].callback = callback;
318 edma_info[ctlr]->intr_data[lch].data = data;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500319
320 if (callback) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400321 edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
Kevin Hilmana4768d22009-04-14 07:18:14 -0500322 (1 << (lch & 0x1f)));
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400323 edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
Kevin Hilmana4768d22009-04-14 07:18:14 -0500324 (1 << (lch & 0x1f)));
325 }
326}
327
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400328static int irq2ctlr(int irq)
329{
330 if (irq >= edma_info[0]->irq_res_start &&
331 irq <= edma_info[0]->irq_res_end)
332 return 0;
333 else if (irq >= edma_info[1]->irq_res_start &&
334 irq <= edma_info[1]->irq_res_end)
335 return 1;
336
337 return -1;
338}
339
Kevin Hilmana4768d22009-04-14 07:18:14 -0500340/******************************************************************************
341 *
342 * DMA interrupt handler
343 *
344 *****************************************************************************/
345static irqreturn_t dma_irq_handler(int irq, void *data)
346{
347 int i;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400348 unsigned ctlr;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500349 unsigned int cnt = 0;
350
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400351 ctlr = irq2ctlr(irq);
352
Kevin Hilmana4768d22009-04-14 07:18:14 -0500353 dev_dbg(data, "dma_irq_handler\n");
354
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400355 if ((edma_shadow0_read_array(ctlr, SH_IPR, 0) == 0)
356 && (edma_shadow0_read_array(ctlr, SH_IPR, 1) == 0))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500357 return IRQ_NONE;
358
359 while (1) {
360 int j;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400361 if (edma_shadow0_read_array(ctlr, SH_IPR, 0))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500362 j = 0;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400363 else if (edma_shadow0_read_array(ctlr, SH_IPR, 1))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500364 j = 1;
365 else
366 break;
367 dev_dbg(data, "IPR%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400368 edma_shadow0_read_array(ctlr, SH_IPR, j));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500369 for (i = 0; i < 32; i++) {
370 int k = (j << 5) + i;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400371 if (edma_shadow0_read_array(ctlr, SH_IPR, j) &
372 (1 << i)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500373 /* Clear the corresponding IPR bits */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400374 edma_shadow0_write_array(ctlr, SH_ICR, j,
375 (1 << i));
376 if (edma_info[ctlr]->intr_data[k].callback) {
377 edma_info[ctlr]->intr_data[k].callback(
378 k, DMA_COMPLETE,
379 edma_info[ctlr]->intr_data[k].
380 data);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500381 }
382 }
383 }
384 cnt++;
385 if (cnt > 10)
386 break;
387 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400388 edma_shadow0_write(ctlr, SH_IEVAL, 1);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500389 return IRQ_HANDLED;
390}
391
392/******************************************************************************
393 *
394 * DMA error interrupt handler
395 *
396 *****************************************************************************/
397static irqreturn_t dma_ccerr_handler(int irq, void *data)
398{
399 int i;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400400 unsigned ctlr;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500401 unsigned int cnt = 0;
402
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400403 ctlr = irq2ctlr(irq);
404
Kevin Hilmana4768d22009-04-14 07:18:14 -0500405 dev_dbg(data, "dma_ccerr_handler\n");
406
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400407 if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
408 (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
409 (edma_read(ctlr, EDMA_QEMR) == 0) &&
410 (edma_read(ctlr, EDMA_CCERR) == 0))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500411 return IRQ_NONE;
412
413 while (1) {
414 int j = -1;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400415 if (edma_read_array(ctlr, EDMA_EMR, 0))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500416 j = 0;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400417 else if (edma_read_array(ctlr, EDMA_EMR, 1))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500418 j = 1;
419 if (j >= 0) {
420 dev_dbg(data, "EMR%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400421 edma_read_array(ctlr, EDMA_EMR, j));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500422 for (i = 0; i < 32; i++) {
423 int k = (j << 5) + i;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400424 if (edma_read_array(ctlr, EDMA_EMR, j) &
425 (1 << i)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500426 /* Clear the corresponding EMR bits */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400427 edma_write_array(ctlr, EDMA_EMCR, j,
428 1 << i);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500429 /* Clear any SER */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400430 edma_shadow0_write_array(ctlr, SH_SECR,
431 j, (1 << i));
432 if (edma_info[ctlr]->intr_data[k].
433 callback) {
434 edma_info[ctlr]->intr_data[k].
435 callback(k,
436 DMA_CC_ERROR,
437 edma_info[ctlr]->intr_data
438 [k].data);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500439 }
440 }
441 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400442 } else if (edma_read(ctlr, EDMA_QEMR)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500443 dev_dbg(data, "QEMR %02x\n",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400444 edma_read(ctlr, EDMA_QEMR));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500445 for (i = 0; i < 8; i++) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400446 if (edma_read(ctlr, EDMA_QEMR) & (1 << i)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500447 /* Clear the corresponding IPR bits */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400448 edma_write(ctlr, EDMA_QEMCR, 1 << i);
449 edma_shadow0_write(ctlr, SH_QSECR,
450 (1 << i));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500451
452 /* NOTE: not reported!! */
453 }
454 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400455 } else if (edma_read(ctlr, EDMA_CCERR)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500456 dev_dbg(data, "CCERR %08x\n",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400457 edma_read(ctlr, EDMA_CCERR));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500458 /* FIXME: CCERR.BIT(16) ignored! much better
459 * to just write CCERRCLR with CCERR value...
460 */
461 for (i = 0; i < 8; i++) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400462 if (edma_read(ctlr, EDMA_CCERR) & (1 << i)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500463 /* Clear the corresponding IPR bits */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400464 edma_write(ctlr, EDMA_CCERRCLR, 1 << i);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500465
466 /* NOTE: not reported!! */
467 }
468 }
469 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400470 if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0)
471 && (edma_read_array(ctlr, EDMA_EMR, 1) == 0)
472 && (edma_read(ctlr, EDMA_QEMR) == 0)
473 && (edma_read(ctlr, EDMA_CCERR) == 0)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500474 break;
475 }
476 cnt++;
477 if (cnt > 10)
478 break;
479 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400480 edma_write(ctlr, EDMA_EEVAL, 1);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500481 return IRQ_HANDLED;
482}
483
484/******************************************************************************
485 *
486 * Transfer controller error interrupt handlers
487 *
488 *****************************************************************************/
489
490#define tc_errs_handled false /* disabled as long as they're NOPs */
491
492static irqreturn_t dma_tc0err_handler(int irq, void *data)
493{
494 dev_dbg(data, "dma_tc0err_handler\n");
495 return IRQ_HANDLED;
496}
497
498static irqreturn_t dma_tc1err_handler(int irq, void *data)
499{
500 dev_dbg(data, "dma_tc1err_handler\n");
501 return IRQ_HANDLED;
502}
503
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400504static int reserve_contiguous_slots(int ctlr, unsigned int id,
505 unsigned int num_slots,
506 unsigned int start_slot)
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400507{
508 int i, j;
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400509 unsigned int count = num_slots;
510 int stop_slot = start_slot;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400511 DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400512
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400513 for (i = start_slot; i < edma_info[ctlr]->num_slots; ++i) {
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400514 j = EDMA_CHAN_SLOT(i);
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400515 if (!test_and_set_bit(j, edma_info[ctlr]->edma_inuse)) {
516 /* Record our current beginning slot */
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400517 if (count == num_slots)
518 stop_slot = i;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400519
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400520 count--;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400521 set_bit(j, tmp_inuse);
522
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400523 if (count == 0)
524 break;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400525 } else {
526 clear_bit(j, tmp_inuse);
527
528 if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400529 stop_slot = i;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400530 break;
531 } else
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400532 count = num_slots;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400533 }
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400534 }
535
536 /*
537 * We have to clear any bits that we set
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400538 * if we run out parameter RAM slots, i.e we do find a set
539 * of contiguous parameter RAM slots but do not find the exact number
540 * requested as we may reach the total number of parameter RAM slots
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400541 */
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400542 if (i == edma_info[ctlr]->num_slots)
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400543 stop_slot = i;
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400544
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400545 for (j = start_slot; j < stop_slot; j++)
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400546 if (test_bit(j, tmp_inuse))
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400547 clear_bit(j, edma_info[ctlr]->edma_inuse);
548
Sandeep Paulrajcc93fc32009-09-20 13:47:03 -0400549 if (count)
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400550 return -EBUSY;
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400551
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400552 for (j = i - num_slots + 1; j <= i; ++j)
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400553 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
554 &dummy_paramset, PARM_SIZE);
555
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400556 return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400557}
558
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530559static int prepare_unused_channel_list(struct device *dev, void *data)
560{
561 struct platform_device *pdev = to_platform_device(dev);
562 int i, ctlr;
563
564 for (i = 0; i < pdev->num_resources; i++) {
565 if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
566 (int)pdev->resource[i].start >= 0) {
567 ctlr = EDMA_CTLR(pdev->resource[i].start);
568 clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
569 edma_info[ctlr]->edma_unused);
570 }
571 }
572
573 return 0;
574}
575
Kevin Hilmana4768d22009-04-14 07:18:14 -0500576/*-----------------------------------------------------------------------*/
577
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530578static bool unused_chan_list_done;
579
Kevin Hilmana4768d22009-04-14 07:18:14 -0500580/* Resource alloc/free: dma channels, parameter RAM slots */
581
582/**
583 * edma_alloc_channel - allocate DMA channel and paired parameter RAM
584 * @channel: specific channel to allocate; negative for "any unmapped channel"
585 * @callback: optional; to be issued on DMA completion or errors
586 * @data: passed to callback
587 * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
588 * Controller (TC) executes requests using this channel. Use
589 * EVENTQ_DEFAULT unless you really need a high priority queue.
590 *
591 * This allocates a DMA channel and its associated parameter RAM slot.
592 * The parameter RAM is initialized to hold a dummy transfer.
593 *
594 * Normal use is to pass a specific channel number as @channel, to make
595 * use of hardware events mapped to that channel. When the channel will
596 * be used only for software triggering or event chaining, channels not
597 * mapped to hardware events (or mapped to unused events) are preferable.
598 *
599 * DMA transfers start from a channel using edma_start(), or by
600 * chaining. When the transfer described in that channel's parameter RAM
601 * slot completes, that slot's data may be reloaded through a link.
602 *
603 * DMA errors are only reported to the @callback associated with the
604 * channel driving that transfer, but transfer completion callbacks can
605 * be sent to another channel under control of the TCC field in
606 * the option word of the transfer's parameter RAM set. Drivers must not
607 * use DMA transfer completion callbacks for channels they did not allocate.
608 * (The same applies to TCC codes used in transfer chaining.)
609 *
610 * Returns the number of the channel, else negative errno.
611 */
612int edma_alloc_channel(int channel,
613 void (*callback)(unsigned channel, u16 ch_status, void *data),
614 void *data,
615 enum dma_event_q eventq_no)
616{
Sudhakar Rajashekhara447f18f2010-01-06 17:29:11 +0530617 unsigned i, done = 0, ctlr = 0;
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530618 int ret = 0;
619
620 if (!unused_chan_list_done) {
621 /*
622 * Scan all the platform devices to find out the EDMA channels
623 * used and clear them in the unused list, making the rest
624 * available for ARM usage.
625 */
626 ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
627 prepare_unused_channel_list);
628 if (ret < 0)
629 return ret;
630
631 unused_chan_list_done = true;
632 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400633
634 if (channel >= 0) {
635 ctlr = EDMA_CTLR(channel);
636 channel = EDMA_CHAN_SLOT(channel);
637 }
638
Kevin Hilmana4768d22009-04-14 07:18:14 -0500639 if (channel < 0) {
Sudhakar Rajashekhara2d517502010-01-06 17:28:44 +0530640 for (i = 0; i < arch_num_cc; i++) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400641 channel = 0;
642 for (;;) {
643 channel = find_next_bit(edma_info[i]->
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +0530644 edma_unused,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400645 edma_info[i]->num_channels,
646 channel);
647 if (channel == edma_info[i]->num_channels)
Sudhakar Rajashekhara447f18f2010-01-06 17:29:11 +0530648 break;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400649 if (!test_and_set_bit(channel,
650 edma_info[i]->edma_inuse)) {
651 done = 1;
652 ctlr = i;
653 break;
654 }
655 channel++;
656 }
657 if (done)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500658 break;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500659 }
Sudhakar Rajashekhara447f18f2010-01-06 17:29:11 +0530660 if (!done)
661 return -ENOMEM;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400662 } else if (channel >= edma_info[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500663 return -EINVAL;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400664 } else if (test_and_set_bit(channel, edma_info[ctlr]->edma_inuse)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500665 return -EBUSY;
666 }
667
668 /* ensure access through shadow region 0 */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400669 edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, 1 << (channel & 0x1f));
Kevin Hilmana4768d22009-04-14 07:18:14 -0500670
671 /* ensure no events are pending */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400672 edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
673 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500674 &dummy_paramset, PARM_SIZE);
675
676 if (callback)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400677 setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
678 callback, data);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500679
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400680 map_dmach_queue(ctlr, channel, eventq_no);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500681
Sudhakar Rajashekhara0e6cb8d2010-01-06 17:28:36 +0530682 return EDMA_CTLR_CHAN(ctlr, channel);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500683}
684EXPORT_SYMBOL(edma_alloc_channel);
685
686
687/**
688 * edma_free_channel - deallocate DMA channel
689 * @channel: dma channel returned from edma_alloc_channel()
690 *
691 * This deallocates the DMA channel and associated parameter RAM slot
692 * allocated by edma_alloc_channel().
693 *
694 * Callers are responsible for ensuring the channel is inactive, and
695 * will not be reactivated by linking, chaining, or software calls to
696 * edma_start().
697 */
698void edma_free_channel(unsigned channel)
699{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400700 unsigned ctlr;
701
702 ctlr = EDMA_CTLR(channel);
703 channel = EDMA_CHAN_SLOT(channel);
704
705 if (channel >= edma_info[ctlr]->num_channels)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500706 return;
707
708 setup_dma_interrupt(channel, NULL, NULL);
709 /* REVISIT should probably take out of shadow region 0 */
710
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400711 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500712 &dummy_paramset, PARM_SIZE);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400713 clear_bit(channel, edma_info[ctlr]->edma_inuse);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500714}
715EXPORT_SYMBOL(edma_free_channel);
716
717/**
718 * edma_alloc_slot - allocate DMA parameter RAM
719 * @slot: specific slot to allocate; negative for "any unused slot"
720 *
721 * This allocates a parameter RAM slot, initializing it to hold a
722 * dummy transfer. Slots allocated using this routine have not been
723 * mapped to a hardware DMA channel, and will normally be used by
724 * linking to them from a slot associated with a DMA channel.
725 *
726 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
727 * slots may be allocated on behalf of DSP firmware.
728 *
729 * Returns the number of the slot, else negative errno.
730 */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400731int edma_alloc_slot(unsigned ctlr, int slot)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500732{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400733 if (slot >= 0)
734 slot = EDMA_CHAN_SLOT(slot);
735
Kevin Hilmana4768d22009-04-14 07:18:14 -0500736 if (slot < 0) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400737 slot = edma_info[ctlr]->num_channels;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500738 for (;;) {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400739 slot = find_next_zero_bit(edma_info[ctlr]->edma_inuse,
740 edma_info[ctlr]->num_slots, slot);
741 if (slot == edma_info[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500742 return -ENOMEM;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400743 if (!test_and_set_bit(slot,
744 edma_info[ctlr]->edma_inuse))
Kevin Hilmana4768d22009-04-14 07:18:14 -0500745 break;
746 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400747 } else if (slot < edma_info[ctlr]->num_channels ||
748 slot >= edma_info[ctlr]->num_slots) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500749 return -EINVAL;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400750 } else if (test_and_set_bit(slot, edma_info[ctlr]->edma_inuse)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -0500751 return -EBUSY;
752 }
753
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400754 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500755 &dummy_paramset, PARM_SIZE);
756
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400757 return EDMA_CTLR_CHAN(ctlr, slot);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500758}
759EXPORT_SYMBOL(edma_alloc_slot);
760
761/**
762 * edma_free_slot - deallocate DMA parameter RAM
763 * @slot: parameter RAM slot returned from edma_alloc_slot()
764 *
765 * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
766 * Callers are responsible for ensuring the slot is inactive, and will
767 * not be activated.
768 */
769void edma_free_slot(unsigned slot)
770{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400771 unsigned ctlr;
772
773 ctlr = EDMA_CTLR(slot);
774 slot = EDMA_CHAN_SLOT(slot);
775
776 if (slot < edma_info[ctlr]->num_channels ||
777 slot >= edma_info[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -0500778 return;
779
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400780 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
Kevin Hilmana4768d22009-04-14 07:18:14 -0500781 &dummy_paramset, PARM_SIZE);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400782 clear_bit(slot, edma_info[ctlr]->edma_inuse);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500783}
784EXPORT_SYMBOL(edma_free_slot);
785
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400786
787/**
788 * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
789 * The API will return the starting point of a set of
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400790 * contiguous parameter RAM slots that have been requested
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400791 *
792 * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
793 * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400794 * @count: number of contiguous Paramter RAM slots
795 * @slot - the start value of Parameter RAM slot that should be passed if id
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400796 * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
797 *
798 * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400799 * contiguous Parameter RAM slots from parameter RAM 64 in the case of
800 * DaVinci SOCs and 32 in the case of DA8xx SOCs.
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400801 *
802 * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400803 * set of contiguous parameter RAM slots from the "slot" that is passed as an
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400804 * argument to the API.
805 *
806 * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400807 * starts looking for a set of contiguous parameter RAMs from the "slot"
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400808 * that is passed as an argument to the API. On failure the API will try to
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400809 * find a set of contiguous Parameter RAM slots from the remaining Parameter
810 * RAM slots
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400811 */
812int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
813{
814 /*
815 * The start slot requested should be greater than
816 * the number of channels and lesser than the total number
817 * of slots
818 */
Sandeep Paulraj6b0cf4e2009-09-16 18:17:43 -0400819 if ((id != EDMA_CONT_PARAMS_ANY) &&
820 (slot < edma_info[ctlr]->num_channels ||
821 slot >= edma_info[ctlr]->num_slots))
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400822 return -EINVAL;
823
824 /*
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400825 * The number of parameter RAM slots requested cannot be less than 1
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400826 * and cannot be more than the number of slots minus the number of
827 * channels
828 */
829 if (count < 1 || count >
830 (edma_info[ctlr]->num_slots - edma_info[ctlr]->num_channels))
831 return -EINVAL;
832
833 switch (id) {
834 case EDMA_CONT_PARAMS_ANY:
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400835 return reserve_contiguous_slots(ctlr, id, count,
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400836 edma_info[ctlr]->num_channels);
837 case EDMA_CONT_PARAMS_FIXED_EXACT:
838 case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400839 return reserve_contiguous_slots(ctlr, id, count, slot);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400840 default:
841 return -EINVAL;
842 }
843
844}
845EXPORT_SYMBOL(edma_alloc_cont_slots);
846
847/**
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400848 * edma_free_cont_slots - deallocate DMA parameter RAM slots
849 * @slot: first parameter RAM of a set of parameter RAM slots to be freed
850 * @count: the number of contiguous parameter RAM slots to be freed
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400851 *
852 * This deallocates the parameter RAM slots allocated by
853 * edma_alloc_cont_slots.
854 * Callers/applications need to keep track of sets of contiguous
Sandeep Paulraj134ce222009-09-20 14:06:33 -0400855 * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400856 * API.
857 * Callers are responsible for ensuring the slots are inactive, and will
858 * not be activated.
859 */
860int edma_free_cont_slots(unsigned slot, int count)
861{
Sandeep Paulraj51c99e02009-09-16 18:09:59 -0400862 unsigned ctlr, slot_to_free;
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400863 int i;
864
865 ctlr = EDMA_CTLR(slot);
866 slot = EDMA_CHAN_SLOT(slot);
867
868 if (slot < edma_info[ctlr]->num_channels ||
869 slot >= edma_info[ctlr]->num_slots ||
870 count < 1)
871 return -EINVAL;
872
873 for (i = slot; i < slot + count; ++i) {
874 ctlr = EDMA_CTLR(i);
Sandeep Paulraj51c99e02009-09-16 18:09:59 -0400875 slot_to_free = EDMA_CHAN_SLOT(i);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400876
Sandeep Paulraj51c99e02009-09-16 18:09:59 -0400877 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400878 &dummy_paramset, PARM_SIZE);
Sandeep Paulraj51c99e02009-09-16 18:09:59 -0400879 clear_bit(slot_to_free, edma_info[ctlr]->edma_inuse);
Sandeep Paulraj213765d2009-07-27 15:10:36 -0400880 }
881
882 return 0;
883}
884EXPORT_SYMBOL(edma_free_cont_slots);
885
Kevin Hilmana4768d22009-04-14 07:18:14 -0500886/*-----------------------------------------------------------------------*/
887
888/* Parameter RAM operations (i) -- read/write partial slots */
889
890/**
891 * edma_set_src - set initial DMA source address in parameter RAM slot
892 * @slot: parameter RAM slot being configured
893 * @src_port: physical address of source (memory, controller FIFO, etc)
894 * @addressMode: INCR, except in very rare cases
895 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
896 * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
897 *
898 * Note that the source address is modified during the DMA transfer
899 * according to edma_set_src_index().
900 */
901void edma_set_src(unsigned slot, dma_addr_t src_port,
902 enum address_mode mode, enum fifo_width width)
903{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400904 unsigned ctlr;
905
906 ctlr = EDMA_CTLR(slot);
907 slot = EDMA_CHAN_SLOT(slot);
908
909 if (slot < edma_info[ctlr]->num_slots) {
910 unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500911
912 if (mode) {
913 /* set SAM and program FWID */
914 i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
915 } else {
916 /* clear SAM */
917 i &= ~SAM;
918 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400919 edma_parm_write(ctlr, PARM_OPT, slot, i);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500920
921 /* set the source port address
922 in source register of param structure */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400923 edma_parm_write(ctlr, PARM_SRC, slot, src_port);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500924 }
925}
926EXPORT_SYMBOL(edma_set_src);
927
928/**
929 * edma_set_dest - set initial DMA destination address in parameter RAM slot
930 * @slot: parameter RAM slot being configured
931 * @dest_port: physical address of destination (memory, controller FIFO, etc)
932 * @addressMode: INCR, except in very rare cases
933 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
934 * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
935 *
936 * Note that the destination address is modified during the DMA transfer
937 * according to edma_set_dest_index().
938 */
939void edma_set_dest(unsigned slot, dma_addr_t dest_port,
940 enum address_mode mode, enum fifo_width width)
941{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400942 unsigned ctlr;
943
944 ctlr = EDMA_CTLR(slot);
945 slot = EDMA_CHAN_SLOT(slot);
946
947 if (slot < edma_info[ctlr]->num_slots) {
948 unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500949
950 if (mode) {
951 /* set DAM and program FWID */
952 i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
953 } else {
954 /* clear DAM */
955 i &= ~DAM;
956 }
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400957 edma_parm_write(ctlr, PARM_OPT, slot, i);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500958 /* set the destination port address
959 in dest register of param structure */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400960 edma_parm_write(ctlr, PARM_DST, slot, dest_port);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500961 }
962}
963EXPORT_SYMBOL(edma_set_dest);
964
965/**
966 * edma_get_position - returns the current transfer points
967 * @slot: parameter RAM slot being examined
968 * @src: pointer to source port position
969 * @dst: pointer to destination port position
970 *
971 * Returns current source and destination addresses for a particular
972 * parameter RAM slot. Its channel should not be active when this is called.
973 */
974void edma_get_position(unsigned slot, dma_addr_t *src, dma_addr_t *dst)
975{
976 struct edmacc_param temp;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400977 unsigned ctlr;
Kevin Hilmana4768d22009-04-14 07:18:14 -0500978
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400979 ctlr = EDMA_CTLR(slot);
980 slot = EDMA_CHAN_SLOT(slot);
981
982 edma_read_slot(EDMA_CTLR_CHAN(ctlr, slot), &temp);
Kevin Hilmana4768d22009-04-14 07:18:14 -0500983 if (src != NULL)
984 *src = temp.src;
985 if (dst != NULL)
986 *dst = temp.dst;
987}
988EXPORT_SYMBOL(edma_get_position);
989
990/**
991 * edma_set_src_index - configure DMA source address indexing
992 * @slot: parameter RAM slot being configured
993 * @src_bidx: byte offset between source arrays in a frame
994 * @src_cidx: byte offset between source frames in a block
995 *
996 * Offsets are specified to support either contiguous or discontiguous
997 * memory transfers, or repeated access to a hardware register, as needed.
998 * When accessing hardware registers, both offsets are normally zero.
999 */
1000void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
1001{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001002 unsigned ctlr;
1003
1004 ctlr = EDMA_CTLR(slot);
1005 slot = EDMA_CHAN_SLOT(slot);
1006
1007 if (slot < edma_info[ctlr]->num_slots) {
1008 edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001009 0xffff0000, src_bidx);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001010 edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001011 0xffff0000, src_cidx);
1012 }
1013}
1014EXPORT_SYMBOL(edma_set_src_index);
1015
1016/**
1017 * edma_set_dest_index - configure DMA destination address indexing
1018 * @slot: parameter RAM slot being configured
1019 * @dest_bidx: byte offset between destination arrays in a frame
1020 * @dest_cidx: byte offset between destination frames in a block
1021 *
1022 * Offsets are specified to support either contiguous or discontiguous
1023 * memory transfers, or repeated access to a hardware register, as needed.
1024 * When accessing hardware registers, both offsets are normally zero.
1025 */
1026void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
1027{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001028 unsigned ctlr;
1029
1030 ctlr = EDMA_CTLR(slot);
1031 slot = EDMA_CHAN_SLOT(slot);
1032
1033 if (slot < edma_info[ctlr]->num_slots) {
1034 edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001035 0x0000ffff, dest_bidx << 16);
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001036 edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001037 0x0000ffff, dest_cidx << 16);
1038 }
1039}
1040EXPORT_SYMBOL(edma_set_dest_index);
1041
1042/**
1043 * edma_set_transfer_params - configure DMA transfer parameters
1044 * @slot: parameter RAM slot being configured
1045 * @acnt: how many bytes per array (at least one)
1046 * @bcnt: how many arrays per frame (at least one)
1047 * @ccnt: how many frames per block (at least one)
1048 * @bcnt_rld: used only for A-Synchronized transfers; this specifies
1049 * the value to reload into bcnt when it decrements to zero
1050 * @sync_mode: ASYNC or ABSYNC
1051 *
1052 * See the EDMA3 documentation to understand how to configure and link
1053 * transfers using the fields in PaRAM slots. If you are not doing it
1054 * all at once with edma_write_slot(), you will use this routine
1055 * plus two calls each for source and destination, setting the initial
1056 * address and saying how to index that address.
1057 *
1058 * An example of an A-Synchronized transfer is a serial link using a
1059 * single word shift register. In that case, @acnt would be equal to
1060 * that word size; the serial controller issues a DMA synchronization
1061 * event to transfer each word, and memory access by the DMA transfer
1062 * controller will be word-at-a-time.
1063 *
1064 * An example of an AB-Synchronized transfer is a device using a FIFO.
1065 * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
1066 * The controller with the FIFO issues DMA synchronization events when
1067 * the FIFO threshold is reached, and the DMA transfer controller will
1068 * transfer one frame to (or from) the FIFO. It will probably use
1069 * efficient burst modes to access memory.
1070 */
1071void edma_set_transfer_params(unsigned slot,
1072 u16 acnt, u16 bcnt, u16 ccnt,
1073 u16 bcnt_rld, enum sync_dimension sync_mode)
1074{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001075 unsigned ctlr;
1076
1077 ctlr = EDMA_CTLR(slot);
1078 slot = EDMA_CHAN_SLOT(slot);
1079
1080 if (slot < edma_info[ctlr]->num_slots) {
1081 edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
Kevin Hilmana4768d22009-04-14 07:18:14 -05001082 0x0000ffff, bcnt_rld << 16);
1083 if (sync_mode == ASYNC)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001084 edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001085 else
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001086 edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001087 /* Set the acount, bcount, ccount registers */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001088 edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
1089 edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001090 }
1091}
1092EXPORT_SYMBOL(edma_set_transfer_params);
1093
1094/**
1095 * edma_link - link one parameter RAM slot to another
1096 * @from: parameter RAM slot originating the link
1097 * @to: parameter RAM slot which is the link target
1098 *
1099 * The originating slot should not be part of any active DMA transfer.
1100 */
1101void edma_link(unsigned from, unsigned to)
1102{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001103 unsigned ctlr_from, ctlr_to;
1104
1105 ctlr_from = EDMA_CTLR(from);
1106 from = EDMA_CHAN_SLOT(from);
1107 ctlr_to = EDMA_CTLR(to);
1108 to = EDMA_CHAN_SLOT(to);
1109
1110 if (from >= edma_info[ctlr_from]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001111 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001112 if (to >= edma_info[ctlr_to]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001113 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001114 edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
1115 PARM_OFFSET(to));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001116}
1117EXPORT_SYMBOL(edma_link);
1118
1119/**
1120 * edma_unlink - cut link from one parameter RAM slot
1121 * @from: parameter RAM slot originating the link
1122 *
1123 * The originating slot should not be part of any active DMA transfer.
1124 * Its link is set to 0xffff.
1125 */
1126void edma_unlink(unsigned from)
1127{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001128 unsigned ctlr;
1129
1130 ctlr = EDMA_CTLR(from);
1131 from = EDMA_CHAN_SLOT(from);
1132
1133 if (from >= edma_info[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001134 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001135 edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001136}
1137EXPORT_SYMBOL(edma_unlink);
1138
1139/*-----------------------------------------------------------------------*/
1140
1141/* Parameter RAM operations (ii) -- read/write whole parameter sets */
1142
1143/**
1144 * edma_write_slot - write parameter RAM data for slot
1145 * @slot: number of parameter RAM slot being modified
1146 * @param: data to be written into parameter RAM slot
1147 *
1148 * Use this to assign all parameters of a transfer at once. This
1149 * allows more efficient setup of transfers than issuing multiple
1150 * calls to set up those parameters in small pieces, and provides
1151 * complete control over all transfer options.
1152 */
1153void edma_write_slot(unsigned slot, const struct edmacc_param *param)
1154{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001155 unsigned ctlr;
1156
1157 ctlr = EDMA_CTLR(slot);
1158 slot = EDMA_CHAN_SLOT(slot);
1159
1160 if (slot >= edma_info[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001161 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001162 memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
1163 PARM_SIZE);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001164}
1165EXPORT_SYMBOL(edma_write_slot);
1166
1167/**
1168 * edma_read_slot - read parameter RAM data from slot
1169 * @slot: number of parameter RAM slot being copied
1170 * @param: where to store copy of parameter RAM data
1171 *
1172 * Use this to read data from a parameter RAM slot, perhaps to
1173 * save them as a template for later reuse.
1174 */
1175void edma_read_slot(unsigned slot, struct edmacc_param *param)
1176{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001177 unsigned ctlr;
1178
1179 ctlr = EDMA_CTLR(slot);
1180 slot = EDMA_CHAN_SLOT(slot);
1181
1182 if (slot >= edma_info[ctlr]->num_slots)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001183 return;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001184 memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
1185 PARM_SIZE);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001186}
1187EXPORT_SYMBOL(edma_read_slot);
1188
1189/*-----------------------------------------------------------------------*/
1190
1191/* Various EDMA channel control operations */
1192
1193/**
1194 * edma_pause - pause dma on a channel
1195 * @channel: on which edma_start() has been called
1196 *
1197 * This temporarily disables EDMA hardware events on the specified channel,
1198 * preventing them from triggering new transfers on its behalf
1199 */
1200void edma_pause(unsigned channel)
1201{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001202 unsigned ctlr;
1203
1204 ctlr = EDMA_CTLR(channel);
1205 channel = EDMA_CHAN_SLOT(channel);
1206
1207 if (channel < edma_info[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001208 unsigned int mask = (1 << (channel & 0x1f));
1209
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001210 edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001211 }
1212}
1213EXPORT_SYMBOL(edma_pause);
1214
1215/**
1216 * edma_resume - resumes dma on a paused channel
1217 * @channel: on which edma_pause() has been called
1218 *
1219 * This re-enables EDMA hardware events on the specified channel.
1220 */
1221void edma_resume(unsigned channel)
1222{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001223 unsigned ctlr;
1224
1225 ctlr = EDMA_CTLR(channel);
1226 channel = EDMA_CHAN_SLOT(channel);
1227
1228 if (channel < edma_info[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001229 unsigned int mask = (1 << (channel & 0x1f));
1230
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001231 edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001232 }
1233}
1234EXPORT_SYMBOL(edma_resume);
1235
1236/**
1237 * edma_start - start dma on a channel
1238 * @channel: channel being activated
1239 *
1240 * Channels with event associations will be triggered by their hardware
1241 * events, and channels without such associations will be triggered by
1242 * software. (At this writing there is no interface for using software
1243 * triggers except with channels that don't support hardware triggers.)
1244 *
1245 * Returns zero on success, else negative errno.
1246 */
1247int edma_start(unsigned channel)
1248{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001249 unsigned ctlr;
1250
1251 ctlr = EDMA_CTLR(channel);
1252 channel = EDMA_CHAN_SLOT(channel);
1253
1254 if (channel < edma_info[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001255 int j = channel >> 5;
1256 unsigned int mask = (1 << (channel & 0x1f));
1257
1258 /* EDMA channels without event association */
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +05301259 if (test_bit(channel, edma_info[ctlr]->edma_unused)) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001260 pr_debug("EDMA: ESR%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001261 edma_shadow0_read_array(ctlr, SH_ESR, j));
1262 edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001263 return 0;
1264 }
1265
1266 /* EDMA channel with event association */
1267 pr_debug("EDMA: ER%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001268 edma_shadow0_read_array(ctlr, SH_ER, j));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001269 /* Clear any pending error */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001270 edma_write_array(ctlr, EDMA_EMCR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001271 /* Clear any SER */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001272 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1273 edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001274 pr_debug("EDMA: EER%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001275 edma_shadow0_read_array(ctlr, SH_EER, j));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001276 return 0;
1277 }
1278
1279 return -EINVAL;
1280}
1281EXPORT_SYMBOL(edma_start);
1282
1283/**
1284 * edma_stop - stops dma on the channel passed
1285 * @channel: channel being deactivated
1286 *
1287 * When @lch is a channel, any active transfer is paused and
1288 * all pending hardware events are cleared. The current transfer
1289 * may not be resumed, and the channel's Parameter RAM should be
1290 * reinitialized before being reused.
1291 */
1292void edma_stop(unsigned channel)
1293{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001294 unsigned ctlr;
1295
1296 ctlr = EDMA_CTLR(channel);
1297 channel = EDMA_CHAN_SLOT(channel);
1298
1299 if (channel < edma_info[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001300 int j = channel >> 5;
1301 unsigned int mask = (1 << (channel & 0x1f));
1302
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001303 edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
1304 edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
1305 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1306 edma_write_array(ctlr, EDMA_EMCR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001307
1308 pr_debug("EDMA: EER%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001309 edma_shadow0_read_array(ctlr, SH_EER, j));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001310
1311 /* REVISIT: consider guarding against inappropriate event
1312 * chaining by overwriting with dummy_paramset.
1313 */
1314 }
1315}
1316EXPORT_SYMBOL(edma_stop);
1317
1318/******************************************************************************
1319 *
1320 * It cleans ParamEntry qand bring back EDMA to initial state if media has
1321 * been removed before EDMA has finished.It is usedful for removable media.
1322 * Arguments:
1323 * ch_no - channel no
1324 *
1325 * Return: zero on success, or corresponding error no on failure
1326 *
1327 * FIXME this should not be needed ... edma_stop() should suffice.
1328 *
1329 *****************************************************************************/
1330
1331void edma_clean_channel(unsigned channel)
1332{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001333 unsigned ctlr;
1334
1335 ctlr = EDMA_CTLR(channel);
1336 channel = EDMA_CHAN_SLOT(channel);
1337
1338 if (channel < edma_info[ctlr]->num_channels) {
Kevin Hilmana4768d22009-04-14 07:18:14 -05001339 int j = (channel >> 5);
1340 unsigned int mask = 1 << (channel & 0x1f);
1341
1342 pr_debug("EDMA: EMR%d %08x\n", j,
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001343 edma_read_array(ctlr, EDMA_EMR, j));
1344 edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001345 /* Clear the corresponding EMR bits */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001346 edma_write_array(ctlr, EDMA_EMCR, j, mask);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001347 /* Clear any SER */
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001348 edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1349 edma_write(ctlr, EDMA_CCERRCLR, (1 << 16) | 0x3);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001350 }
1351}
1352EXPORT_SYMBOL(edma_clean_channel);
1353
1354/*
1355 * edma_clear_event - clear an outstanding event on the DMA channel
1356 * Arguments:
1357 * channel - channel number
1358 */
1359void edma_clear_event(unsigned channel)
1360{
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001361 unsigned ctlr;
1362
1363 ctlr = EDMA_CTLR(channel);
1364 channel = EDMA_CHAN_SLOT(channel);
1365
1366 if (channel >= edma_info[ctlr]->num_channels)
Kevin Hilmana4768d22009-04-14 07:18:14 -05001367 return;
1368 if (channel < 32)
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001369 edma_write(ctlr, EDMA_ECR, 1 << channel);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001370 else
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001371 edma_write(ctlr, EDMA_ECRH, 1 << (channel - 32));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001372}
1373EXPORT_SYMBOL(edma_clear_event);
1374
1375/*-----------------------------------------------------------------------*/
1376
1377static int __init edma_probe(struct platform_device *pdev)
1378{
1379 struct edma_soc_info *info = pdev->dev.platform_data;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001380 const s8 (*queue_priority_mapping)[2];
1381 const s8 (*queue_tc_mapping)[2];
1382 int i, j, found = 0;
1383 int status = -1;
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001384 int irq[EDMA_MAX_CC] = {0, 0};
1385 int err_irq[EDMA_MAX_CC] = {0, 0};
1386 struct resource *r[EDMA_MAX_CC] = {NULL};
1387 resource_size_t len[EDMA_MAX_CC];
1388 char res_name[10];
1389 char irq_name[10];
Kevin Hilmana4768d22009-04-14 07:18:14 -05001390
1391 if (!info)
1392 return -ENODEV;
1393
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001394 for (j = 0; j < EDMA_MAX_CC; j++) {
1395 sprintf(res_name, "edma_cc%d", j);
1396 r[j] = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1397 res_name);
1398 if (!r[j]) {
1399 if (found)
1400 break;
1401 else
1402 return -ENODEV;
1403 } else
1404 found = 1;
Kevin Hilmana4768d22009-04-14 07:18:14 -05001405
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001406 len[j] = resource_size(r[j]);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001407
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001408 r[j] = request_mem_region(r[j]->start, len[j],
1409 dev_name(&pdev->dev));
1410 if (!r[j]) {
1411 status = -EBUSY;
1412 goto fail1;
1413 }
Kevin Hilmana4768d22009-04-14 07:18:14 -05001414
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001415 edmacc_regs_base[j] = ioremap(r[j]->start, len[j]);
1416 if (!edmacc_regs_base[j]) {
1417 status = -EBUSY;
1418 goto fail1;
1419 }
Kevin Hilmana4768d22009-04-14 07:18:14 -05001420
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001421 edma_info[j] = kmalloc(sizeof(struct edma), GFP_KERNEL);
1422 if (!edma_info[j]) {
1423 status = -ENOMEM;
1424 goto fail1;
1425 }
1426 memset(edma_info[j], 0, sizeof(struct edma));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001427
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001428 edma_info[j]->num_channels = min_t(unsigned, info[j].n_channel,
1429 EDMA_MAX_DMACH);
1430 edma_info[j]->num_slots = min_t(unsigned, info[j].n_slot,
1431 EDMA_MAX_PARAMENTRY);
1432 edma_info[j]->num_cc = min_t(unsigned, info[j].n_cc,
1433 EDMA_MAX_CC);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001434
Sandeep Paulraja0f02022009-07-27 09:57:07 -04001435 edma_info[j]->default_queue = info[j].default_queue;
1436 if (!edma_info[j]->default_queue)
1437 edma_info[j]->default_queue = EVENTQ_1;
1438
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001439 dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
1440 edmacc_regs_base[j]);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001441
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001442 for (i = 0; i < edma_info[j]->num_slots; i++)
1443 memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
1444 &dummy_paramset, PARM_SIZE);
Kevin Hilmana4768d22009-04-14 07:18:14 -05001445
Sudhakar Rajashekharaf900d552010-01-06 17:29:49 +05301446 /* Mark all channels as unused */
1447 memset(edma_info[j]->edma_unused, 0xff,
1448 sizeof(edma_info[j]->edma_unused));
Kevin Hilmana4768d22009-04-14 07:18:14 -05001449
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001450 sprintf(irq_name, "edma%d", j);
1451 irq[j] = platform_get_irq_byname(pdev, irq_name);
1452 edma_info[j]->irq_res_start = irq[j];
1453 status = request_irq(irq[j], dma_irq_handler, 0, "edma",
1454 &pdev->dev);
1455 if (status < 0) {
1456 dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
1457 irq[j], status);
1458 goto fail;
1459 }
1460
1461 sprintf(irq_name, "edma%d_err", j);
1462 err_irq[j] = platform_get_irq_byname(pdev, irq_name);
1463 edma_info[j]->irq_res_end = err_irq[j];
1464 status = request_irq(err_irq[j], dma_ccerr_handler, 0,
1465 "edma_error", &pdev->dev);
1466 if (status < 0) {
1467 dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
1468 err_irq[j], status);
1469 goto fail;
1470 }
1471
1472 /* Everything lives on transfer controller 1 until otherwise
1473 * specified. This way, long transfers on the low priority queue
1474 * started by the codec engine will not cause audio defects.
1475 */
1476 for (i = 0; i < edma_info[j]->num_channels; i++)
1477 map_dmach_queue(j, i, EVENTQ_1);
1478
1479 queue_tc_mapping = info[j].queue_tc_mapping;
1480 queue_priority_mapping = info[j].queue_priority_mapping;
1481
1482 /* Event queue to TC mapping */
1483 for (i = 0; queue_tc_mapping[i][0] != -1; i++)
1484 map_queue_tc(j, queue_tc_mapping[i][0],
1485 queue_tc_mapping[i][1]);
1486
1487 /* Event queue priority mapping */
1488 for (i = 0; queue_priority_mapping[i][0] != -1; i++)
1489 assign_priority_to_queue(j,
1490 queue_priority_mapping[i][0],
1491 queue_priority_mapping[i][1]);
1492
1493 /* Map the channel to param entry if channel mapping logic
1494 * exist
1495 */
1496 if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
1497 map_dmach_param(j);
1498
1499 for (i = 0; i < info[j].n_region; i++) {
1500 edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
1501 edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
1502 edma_write_array(j, EDMA_QRAE, i, 0x0);
1503 }
Sudhakar Rajashekhara2d517502010-01-06 17:28:44 +05301504 arch_num_cc++;
Kevin Hilmana4768d22009-04-14 07:18:14 -05001505 }
1506
1507 if (tc_errs_handled) {
1508 status = request_irq(IRQ_TCERRINT0, dma_tc0err_handler, 0,
1509 "edma_tc0", &pdev->dev);
1510 if (status < 0) {
1511 dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
1512 IRQ_TCERRINT0, status);
1513 return status;
1514 }
1515 status = request_irq(IRQ_TCERRINT, dma_tc1err_handler, 0,
1516 "edma_tc1", &pdev->dev);
1517 if (status < 0) {
1518 dev_dbg(&pdev->dev, "request_irq %d --> %d\n",
1519 IRQ_TCERRINT, status);
1520 return status;
1521 }
1522 }
1523
Kevin Hilmana4768d22009-04-14 07:18:14 -05001524 return 0;
1525
1526fail:
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001527 for (i = 0; i < EDMA_MAX_CC; i++) {
1528 if (err_irq[i])
1529 free_irq(err_irq[i], &pdev->dev);
1530 if (irq[i])
1531 free_irq(irq[i], &pdev->dev);
1532 }
Kevin Hilmana4768d22009-04-14 07:18:14 -05001533fail1:
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -04001534 for (i = 0; i < EDMA_MAX_CC; i++) {
1535 if (r[i])
1536 release_mem_region(r[i]->start, len[i]);
1537 if (edmacc_regs_base[i])
1538 iounmap(edmacc_regs_base[i]);
1539 kfree(edma_info[i]);
1540 }
Kevin Hilmana4768d22009-04-14 07:18:14 -05001541 return status;
1542}
1543
1544
1545static struct platform_driver edma_driver = {
1546 .driver.name = "edma",
1547};
1548
1549static int __init edma_init(void)
1550{
1551 return platform_driver_probe(&edma_driver, edma_probe);
1552}
1553arch_initcall(edma_init);
1554