Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/flush.c |
| 3 | * |
| 4 | * Copyright (C) 1995-2002 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | #include <linux/module.h> |
| 11 | #include <linux/mm.h> |
| 12 | #include <linux/pagemap.h> |
| 13 | |
| 14 | #include <asm/cacheflush.h> |
Russell King | 46097c7 | 2008-08-10 18:10:19 +0100 | [diff] [blame] | 15 | #include <asm/cachetype.h> |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 16 | #include <asm/smp_plat.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <asm/system.h> |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 18 | #include <asm/tlbflush.h> |
| 19 | |
Russell King | 1b2e2b7 | 2006-08-21 17:06:38 +0100 | [diff] [blame] | 20 | #include "mm.h" |
| 21 | |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 22 | #ifdef CONFIG_CPU_CACHE_VIPT |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 23 | |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 24 | #define ALIAS_FLUSH_START 0xffff4000 |
| 25 | |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 26 | static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr) |
| 27 | { |
| 28 | unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT); |
Catalin Marinas | 141fa40 | 2006-03-10 22:26:47 +0000 | [diff] [blame] | 29 | const int zero = 0; |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 30 | |
Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 31 | set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0); |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 32 | flush_tlb_kernel_page(to); |
| 33 | |
| 34 | asm( "mcrr p15, 0, %1, %0, c14\n" |
Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 35 | " mcr p15, 0, %2, c7, c10, 4" |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 36 | : |
Catalin Marinas | 141fa40 | 2006-03-10 22:26:47 +0000 | [diff] [blame] | 37 | : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero) |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 38 | : "cc"); |
| 39 | } |
| 40 | |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 41 | void flush_cache_mm(struct mm_struct *mm) |
| 42 | { |
| 43 | if (cache_is_vivt()) { |
Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 44 | vivt_flush_cache_mm(mm); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 45 | return; |
| 46 | } |
| 47 | |
| 48 | if (cache_is_vipt_aliasing()) { |
| 49 | asm( "mcr p15, 0, %0, c7, c14, 0\n" |
Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 50 | " mcr p15, 0, %0, c7, c10, 4" |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 51 | : |
| 52 | : "r" (0) |
| 53 | : "cc"); |
| 54 | } |
| 55 | } |
| 56 | |
| 57 | void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end) |
| 58 | { |
| 59 | if (cache_is_vivt()) { |
Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 60 | vivt_flush_cache_range(vma, start, end); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 61 | return; |
| 62 | } |
| 63 | |
| 64 | if (cache_is_vipt_aliasing()) { |
| 65 | asm( "mcr p15, 0, %0, c7, c14, 0\n" |
Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 66 | " mcr p15, 0, %0, c7, c10, 4" |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 67 | : |
| 68 | : "r" (0) |
| 69 | : "cc"); |
| 70 | } |
Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 71 | |
Russell King | 6060e8d | 2009-10-25 14:12:27 +0000 | [diff] [blame] | 72 | if (vma->vm_flags & VM_EXEC) |
Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 73 | __flush_icache_all(); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 74 | } |
| 75 | |
| 76 | void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn) |
| 77 | { |
| 78 | if (cache_is_vivt()) { |
Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 79 | vivt_flush_cache_page(vma, user_addr, pfn); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 80 | return; |
| 81 | } |
| 82 | |
Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 83 | if (cache_is_vipt_aliasing()) { |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 84 | flush_pfn_alias(pfn, user_addr); |
Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 85 | __flush_icache_all(); |
| 86 | } |
Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 87 | |
| 88 | if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged()) |
| 89 | __flush_icache_all(); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 90 | } |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 91 | #else |
| 92 | #define flush_pfn_alias(pfn,vaddr) do { } while (0) |
| 93 | #endif |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 94 | |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 95 | #ifdef CONFIG_SMP |
| 96 | static void flush_ptrace_access_other(void *args) |
| 97 | { |
| 98 | __flush_icache_all(); |
| 99 | } |
| 100 | #endif |
| 101 | |
| 102 | static |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 103 | void flush_ptrace_access(struct vm_area_struct *vma, struct page *page, |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 104 | unsigned long uaddr, void *kaddr, unsigned long len) |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 105 | { |
| 106 | if (cache_is_vivt()) { |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 107 | if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) { |
| 108 | unsigned long addr = (unsigned long)kaddr; |
| 109 | __cpuc_coherent_kern_range(addr, addr + len); |
| 110 | } |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 111 | return; |
| 112 | } |
| 113 | |
| 114 | if (cache_is_vipt_aliasing()) { |
| 115 | flush_pfn_alias(page_to_pfn(page), uaddr); |
Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 116 | __flush_icache_all(); |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 117 | return; |
| 118 | } |
| 119 | |
| 120 | /* VIPT non-aliasing cache */ |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 121 | if (vma->vm_flags & VM_EXEC) { |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 122 | unsigned long addr = (unsigned long)kaddr; |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 123 | __cpuc_coherent_kern_range(addr, addr + len); |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 124 | #ifdef CONFIG_SMP |
| 125 | if (cache_ops_need_broadcast()) |
| 126 | smp_call_function(flush_ptrace_access_other, |
| 127 | NULL, 1); |
| 128 | #endif |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 129 | } |
| 130 | } |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 131 | |
| 132 | /* |
| 133 | * Copy user data from/to a page which is mapped into a different |
| 134 | * processes address space. Really, we want to allow our "user |
| 135 | * space" model to handle this. |
| 136 | * |
| 137 | * Note that this code needs to run on the current CPU. |
| 138 | */ |
| 139 | void copy_to_user_page(struct vm_area_struct *vma, struct page *page, |
| 140 | unsigned long uaddr, void *dst, const void *src, |
| 141 | unsigned long len) |
| 142 | { |
| 143 | #ifdef CONFIG_SMP |
| 144 | preempt_disable(); |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 145 | #endif |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 146 | memcpy(dst, src, len); |
| 147 | flush_ptrace_access(vma, page, uaddr, dst, len); |
| 148 | #ifdef CONFIG_SMP |
| 149 | preempt_enable(); |
| 150 | #endif |
| 151 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 153 | void __flush_dcache_page(struct address_space *mapping, struct page *page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | { |
Russell King | b7dc0b2 | 2009-10-25 11:25:50 +0000 | [diff] [blame] | 155 | void *addr = page_address(page); |
| 156 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 157 | /* |
| 158 | * Writeback any data associated with the kernel mapping of this |
| 159 | * page. This ensures that data in the physical page is mutually |
| 160 | * coherent with the kernels mapping. |
| 161 | */ |
Nicolas Pitre | 13f96d8 | 2009-09-01 22:01:27 +0100 | [diff] [blame] | 162 | #ifdef CONFIG_HIGHMEM |
| 163 | /* |
| 164 | * kmap_atomic() doesn't set the page virtual address, and |
| 165 | * kunmap_atomic() takes care of cache flushing already. |
| 166 | */ |
Russell King | b7dc0b2 | 2009-10-25 11:25:50 +0000 | [diff] [blame] | 167 | if (addr) |
Nicolas Pitre | 13f96d8 | 2009-09-01 22:01:27 +0100 | [diff] [blame] | 168 | #endif |
Russell King | 2c9b9c8 | 2009-11-26 12:56:21 +0000 | [diff] [blame] | 169 | __cpuc_flush_dcache_area(addr, PAGE_SIZE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | |
| 171 | /* |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 172 | * If this is a page cache page, and we have an aliasing VIPT cache, |
| 173 | * we only need to do one flush - which would be at the relevant |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 174 | * userspace colour, which is congruent with page->index. |
| 175 | */ |
Russell King | f91fb05 | 2009-10-24 23:05:34 +0100 | [diff] [blame] | 176 | if (mapping && cache_is_vipt_aliasing()) |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 177 | flush_pfn_alias(page_to_pfn(page), |
| 178 | page->index << PAGE_CACHE_SHIFT); |
| 179 | } |
| 180 | |
| 181 | static void __flush_dcache_aliases(struct address_space *mapping, struct page *page) |
| 182 | { |
| 183 | struct mm_struct *mm = current->active_mm; |
| 184 | struct vm_area_struct *mpnt; |
| 185 | struct prio_tree_iter iter; |
| 186 | pgoff_t pgoff; |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 187 | |
| 188 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | * There are possible user space mappings of this page: |
| 190 | * - VIVT cache: we need to also write back and invalidate all user |
| 191 | * data in the current VM view associated with this page. |
| 192 | * - aliasing VIPT: we only need to find one mapping of this page. |
| 193 | */ |
| 194 | pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT); |
| 195 | |
| 196 | flush_dcache_mmap_lock(mapping); |
| 197 | vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) { |
| 198 | unsigned long offset; |
| 199 | |
| 200 | /* |
| 201 | * If this VMA is not in our MM, we can ignore it. |
| 202 | */ |
| 203 | if (mpnt->vm_mm != mm) |
| 204 | continue; |
| 205 | if (!(mpnt->vm_flags & VM_MAYSHARE)) |
| 206 | continue; |
| 207 | offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT; |
| 208 | flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | } |
| 210 | flush_dcache_mmap_unlock(mapping); |
| 211 | } |
| 212 | |
| 213 | /* |
| 214 | * Ensure cache coherency between kernel mapping and userspace mapping |
| 215 | * of this page. |
| 216 | * |
| 217 | * We have three cases to consider: |
| 218 | * - VIPT non-aliasing cache: fully coherent so nothing required. |
| 219 | * - VIVT: fully aliasing, so we need to handle every alias in our |
| 220 | * current VM view. |
| 221 | * - VIPT aliasing: need to handle one alias in our current VM view. |
| 222 | * |
| 223 | * If we need to handle aliasing: |
| 224 | * If the page only exists in the page cache and there are no user |
| 225 | * space mappings, we can be lazy and remember that we may have dirty |
| 226 | * kernel cache lines for later. Otherwise, we assume we have |
| 227 | * aliasing mappings. |
Russell King | df2f5e7 | 2005-11-30 16:02:54 +0000 | [diff] [blame] | 228 | * |
| 229 | * Note that we disable the lazy flush for SMP. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | */ |
| 231 | void flush_dcache_page(struct page *page) |
| 232 | { |
Russell King | 421fe93 | 2009-10-25 10:23:04 +0000 | [diff] [blame] | 233 | struct address_space *mapping; |
| 234 | |
| 235 | /* |
| 236 | * The zero page is never written to, so never has any dirty |
| 237 | * cache lines, and therefore never needs to be flushed. |
| 238 | */ |
| 239 | if (page == ZERO_PAGE(0)) |
| 240 | return; |
| 241 | |
| 242 | mapping = page_mapping(page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | |
Russell King | df2f5e7 | 2005-11-30 16:02:54 +0000 | [diff] [blame] | 244 | #ifndef CONFIG_SMP |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 245 | if (!PageHighMem(page) && mapping && !mapping_mapped(mapping)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | set_bit(PG_dcache_dirty, &page->flags); |
Russell King | df2f5e7 | 2005-11-30 16:02:54 +0000 | [diff] [blame] | 247 | else |
| 248 | #endif |
| 249 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | __flush_dcache_page(mapping, page); |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 251 | if (mapping && cache_is_vivt()) |
| 252 | __flush_dcache_aliases(mapping, page); |
Catalin Marinas | 826cbda | 2008-06-13 10:28:36 +0100 | [diff] [blame] | 253 | else if (mapping) |
| 254 | __flush_icache_all(); |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 255 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | } |
| 257 | EXPORT_SYMBOL(flush_dcache_page); |
Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 258 | |
| 259 | /* |
| 260 | * Flush an anonymous page so that users of get_user_pages() |
| 261 | * can safely access the data. The expected sequence is: |
| 262 | * |
| 263 | * get_user_pages() |
| 264 | * -> flush_anon_page |
| 265 | * memcpy() to/from page |
| 266 | * if written to page, flush_dcache_page() |
| 267 | */ |
| 268 | void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr) |
| 269 | { |
| 270 | unsigned long pfn; |
| 271 | |
| 272 | /* VIPT non-aliasing caches need do nothing */ |
| 273 | if (cache_is_vipt_nonaliasing()) |
| 274 | return; |
| 275 | |
| 276 | /* |
| 277 | * Write back and invalidate userspace mapping. |
| 278 | */ |
| 279 | pfn = page_to_pfn(page); |
| 280 | if (cache_is_vivt()) { |
| 281 | flush_cache_page(vma, vmaddr, pfn); |
| 282 | } else { |
| 283 | /* |
| 284 | * For aliasing VIPT, we can flush an alias of the |
| 285 | * userspace address only. |
| 286 | */ |
| 287 | flush_pfn_alias(pfn, vmaddr); |
Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 288 | __flush_icache_all(); |
Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 289 | } |
| 290 | |
| 291 | /* |
| 292 | * Invalidate kernel mapping. No data should be contained |
| 293 | * in this mapping of the page. FIXME: this is overkill |
| 294 | * since we actually ask for a write-back and invalidate. |
| 295 | */ |
Russell King | 2c9b9c8 | 2009-11-26 12:56:21 +0000 | [diff] [blame] | 296 | __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE); |
Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 297 | } |