blob: e34f095e2090517b8f968f4af6703e60dd371c8b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
13
14#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010015#include <asm/cachetype.h>
Russell King2ef7f3d2009-11-05 13:29:36 +000016#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/system.h>
Russell King8d802d22005-05-10 17:31:43 +010018#include <asm/tlbflush.h>
19
Russell King1b2e2b72006-08-21 17:06:38 +010020#include "mm.h"
21
Russell King8d802d22005-05-10 17:31:43 +010022#ifdef CONFIG_CPU_CACHE_VIPT
Russell Kingd7b6b352005-09-08 15:32:23 +010023
Catalin Marinas481467d2005-09-30 16:07:04 +010024#define ALIAS_FLUSH_START 0xffff4000
25
Catalin Marinas481467d2005-09-30 16:07:04 +010026static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
27{
28 unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Catalin Marinas141fa402006-03-10 22:26:47 +000029 const int zero = 0;
Catalin Marinas481467d2005-09-30 16:07:04 +010030
Russell Kingad1ae2f2006-12-13 14:34:43 +000031 set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0);
Catalin Marinas481467d2005-09-30 16:07:04 +010032 flush_tlb_kernel_page(to);
33
34 asm( "mcrr p15, 0, %1, %0, c14\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010035 " mcr p15, 0, %2, c7, c10, 4"
Catalin Marinas481467d2005-09-30 16:07:04 +010036 :
Catalin Marinas141fa402006-03-10 22:26:47 +000037 : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
Catalin Marinas481467d2005-09-30 16:07:04 +010038 : "cc");
39}
40
Russell Kingd7b6b352005-09-08 15:32:23 +010041void flush_cache_mm(struct mm_struct *mm)
42{
43 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000044 vivt_flush_cache_mm(mm);
Russell Kingd7b6b352005-09-08 15:32:23 +010045 return;
46 }
47
48 if (cache_is_vipt_aliasing()) {
49 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010050 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010051 :
52 : "r" (0)
53 : "cc");
54 }
55}
56
57void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
58{
59 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000060 vivt_flush_cache_range(vma, start, end);
Russell Kingd7b6b352005-09-08 15:32:23 +010061 return;
62 }
63
64 if (cache_is_vipt_aliasing()) {
65 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010066 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010067 :
68 : "r" (0)
69 : "cc");
70 }
Russell King9e959222009-10-25 13:35:13 +000071
Russell King6060e8d2009-10-25 14:12:27 +000072 if (vma->vm_flags & VM_EXEC)
Russell King9e959222009-10-25 13:35:13 +000073 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010074}
75
76void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
77{
78 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000079 vivt_flush_cache_page(vma, user_addr, pfn);
Russell Kingd7b6b352005-09-08 15:32:23 +010080 return;
81 }
82
Russell King2df341e2009-10-24 22:58:40 +010083 if (cache_is_vipt_aliasing()) {
Russell Kingd7b6b352005-09-08 15:32:23 +010084 flush_pfn_alias(pfn, user_addr);
Russell King2df341e2009-10-24 22:58:40 +010085 __flush_icache_all();
86 }
Russell King9e959222009-10-25 13:35:13 +000087
88 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
89 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010090}
Russell King2ef7f3d2009-11-05 13:29:36 +000091#else
92#define flush_pfn_alias(pfn,vaddr) do { } while (0)
93#endif
George G. Davisa188ad22006-09-02 18:43:20 +010094
Russell King2ef7f3d2009-11-05 13:29:36 +000095#ifdef CONFIG_SMP
96static void flush_ptrace_access_other(void *args)
97{
98 __flush_icache_all();
99}
100#endif
101
102static
George G. Davisa188ad22006-09-02 18:43:20 +0100103void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
Russell King2ef7f3d2009-11-05 13:29:36 +0000104 unsigned long uaddr, void *kaddr, unsigned long len)
George G. Davisa188ad22006-09-02 18:43:20 +0100105{
106 if (cache_is_vivt()) {
Russell King2ef7f3d2009-11-05 13:29:36 +0000107 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
108 unsigned long addr = (unsigned long)kaddr;
109 __cpuc_coherent_kern_range(addr, addr + len);
110 }
George G. Davisa188ad22006-09-02 18:43:20 +0100111 return;
112 }
113
114 if (cache_is_vipt_aliasing()) {
115 flush_pfn_alias(page_to_pfn(page), uaddr);
Russell King2df341e2009-10-24 22:58:40 +0100116 __flush_icache_all();
George G. Davisa188ad22006-09-02 18:43:20 +0100117 return;
118 }
119
120 /* VIPT non-aliasing cache */
Russell King2ef7f3d2009-11-05 13:29:36 +0000121 if (vma->vm_flags & VM_EXEC) {
George G. Davisa188ad22006-09-02 18:43:20 +0100122 unsigned long addr = (unsigned long)kaddr;
George G. Davisa188ad22006-09-02 18:43:20 +0100123 __cpuc_coherent_kern_range(addr, addr + len);
Russell King2ef7f3d2009-11-05 13:29:36 +0000124#ifdef CONFIG_SMP
125 if (cache_ops_need_broadcast())
126 smp_call_function(flush_ptrace_access_other,
127 NULL, 1);
128#endif
George G. Davisa188ad22006-09-02 18:43:20 +0100129 }
130}
Russell King2ef7f3d2009-11-05 13:29:36 +0000131
132/*
133 * Copy user data from/to a page which is mapped into a different
134 * processes address space. Really, we want to allow our "user
135 * space" model to handle this.
136 *
137 * Note that this code needs to run on the current CPU.
138 */
139void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
140 unsigned long uaddr, void *dst, const void *src,
141 unsigned long len)
142{
143#ifdef CONFIG_SMP
144 preempt_disable();
Russell King8d802d22005-05-10 17:31:43 +0100145#endif
Russell King2ef7f3d2009-11-05 13:29:36 +0000146 memcpy(dst, src, len);
147 flush_ptrace_access(vma, page, uaddr, dst, len);
148#ifdef CONFIG_SMP
149 preempt_enable();
150#endif
151}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Russell King8830f042005-06-20 09:51:03 +0100153void __flush_dcache_page(struct address_space *mapping, struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
Russell Kingb7dc0b22009-10-25 11:25:50 +0000155 void *addr = page_address(page);
156
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 /*
158 * Writeback any data associated with the kernel mapping of this
159 * page. This ensures that data in the physical page is mutually
160 * coherent with the kernels mapping.
161 */
Nicolas Pitre13f96d82009-09-01 22:01:27 +0100162#ifdef CONFIG_HIGHMEM
163 /*
164 * kmap_atomic() doesn't set the page virtual address, and
165 * kunmap_atomic() takes care of cache flushing already.
166 */
Russell Kingb7dc0b22009-10-25 11:25:50 +0000167 if (addr)
Nicolas Pitre13f96d82009-09-01 22:01:27 +0100168#endif
Russell King2c9b9c82009-11-26 12:56:21 +0000169 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 /*
Russell King8830f042005-06-20 09:51:03 +0100172 * If this is a page cache page, and we have an aliasing VIPT cache,
173 * we only need to do one flush - which would be at the relevant
Russell King8d802d22005-05-10 17:31:43 +0100174 * userspace colour, which is congruent with page->index.
175 */
Russell Kingf91fb052009-10-24 23:05:34 +0100176 if (mapping && cache_is_vipt_aliasing())
Russell King8830f042005-06-20 09:51:03 +0100177 flush_pfn_alias(page_to_pfn(page),
178 page->index << PAGE_CACHE_SHIFT);
179}
180
181static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
182{
183 struct mm_struct *mm = current->active_mm;
184 struct vm_area_struct *mpnt;
185 struct prio_tree_iter iter;
186 pgoff_t pgoff;
Russell King8d802d22005-05-10 17:31:43 +0100187
188 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 * There are possible user space mappings of this page:
190 * - VIVT cache: we need to also write back and invalidate all user
191 * data in the current VM view associated with this page.
192 * - aliasing VIPT: we only need to find one mapping of this page.
193 */
194 pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
195
196 flush_dcache_mmap_lock(mapping);
197 vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
198 unsigned long offset;
199
200 /*
201 * If this VMA is not in our MM, we can ignore it.
202 */
203 if (mpnt->vm_mm != mm)
204 continue;
205 if (!(mpnt->vm_flags & VM_MAYSHARE))
206 continue;
207 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
208 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
210 flush_dcache_mmap_unlock(mapping);
211}
212
213/*
214 * Ensure cache coherency between kernel mapping and userspace mapping
215 * of this page.
216 *
217 * We have three cases to consider:
218 * - VIPT non-aliasing cache: fully coherent so nothing required.
219 * - VIVT: fully aliasing, so we need to handle every alias in our
220 * current VM view.
221 * - VIPT aliasing: need to handle one alias in our current VM view.
222 *
223 * If we need to handle aliasing:
224 * If the page only exists in the page cache and there are no user
225 * space mappings, we can be lazy and remember that we may have dirty
226 * kernel cache lines for later. Otherwise, we assume we have
227 * aliasing mappings.
Russell Kingdf2f5e72005-11-30 16:02:54 +0000228 *
229 * Note that we disable the lazy flush for SMP.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 */
231void flush_dcache_page(struct page *page)
232{
Russell King421fe932009-10-25 10:23:04 +0000233 struct address_space *mapping;
234
235 /*
236 * The zero page is never written to, so never has any dirty
237 * cache lines, and therefore never needs to be flushed.
238 */
239 if (page == ZERO_PAGE(0))
240 return;
241
242 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Russell Kingdf2f5e72005-11-30 16:02:54 +0000244#ifndef CONFIG_SMP
Nicolas Pitred73cd422008-09-15 16:44:55 -0400245 if (!PageHighMem(page) && mapping && !mapping_mapped(mapping))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 set_bit(PG_dcache_dirty, &page->flags);
Russell Kingdf2f5e72005-11-30 16:02:54 +0000247 else
248#endif
249 {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 __flush_dcache_page(mapping, page);
Russell King8830f042005-06-20 09:51:03 +0100251 if (mapping && cache_is_vivt())
252 __flush_dcache_aliases(mapping, page);
Catalin Marinas826cbda2008-06-13 10:28:36 +0100253 else if (mapping)
254 __flush_icache_all();
Russell King8830f042005-06-20 09:51:03 +0100255 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256}
257EXPORT_SYMBOL(flush_dcache_page);
Russell King6020dff2006-12-30 23:17:40 +0000258
259/*
260 * Flush an anonymous page so that users of get_user_pages()
261 * can safely access the data. The expected sequence is:
262 *
263 * get_user_pages()
264 * -> flush_anon_page
265 * memcpy() to/from page
266 * if written to page, flush_dcache_page()
267 */
268void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
269{
270 unsigned long pfn;
271
272 /* VIPT non-aliasing caches need do nothing */
273 if (cache_is_vipt_nonaliasing())
274 return;
275
276 /*
277 * Write back and invalidate userspace mapping.
278 */
279 pfn = page_to_pfn(page);
280 if (cache_is_vivt()) {
281 flush_cache_page(vma, vmaddr, pfn);
282 } else {
283 /*
284 * For aliasing VIPT, we can flush an alias of the
285 * userspace address only.
286 */
287 flush_pfn_alias(pfn, vmaddr);
Russell King2df341e2009-10-24 22:58:40 +0100288 __flush_icache_all();
Russell King6020dff2006-12-30 23:17:40 +0000289 }
290
291 /*
292 * Invalidate kernel mapping. No data should be contained
293 * in this mapping of the page. FIXME: this is overkill
294 * since we actually ask for a write-back and invalidate.
295 */
Russell King2c9b9c82009-11-26 12:56:21 +0000296 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
Russell King6020dff2006-12-30 23:17:40 +0000297}