blob: 8d36ed6907d1f9f5affdfbbf0e306b5bd4602b56 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
Ben Skeggsa1606a92010-02-12 10:27:35 +100037#define DRIVER_PATCHLEVEL 16
Ben Skeggs6ee73862009-12-11 19:24:15 +100038
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
49 struct ttm_object_file *tfile;
50};
51
52#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
53
54#include "nouveau_drm.h"
55#include "nouveau_reg.h"
56#include "nouveau_bios.h"
Ben Skeggs054b93e2009-12-15 22:02:47 +100057struct nouveau_grctx;
Ben Skeggs6ee73862009-12-11 19:24:15 +100058
59#define MAX_NUM_DCB_ENTRIES 16
60
61#define NOUVEAU_MAX_CHANNEL_NR 128
Francisco Jereza0af9ad2009-12-11 16:51:09 +010062#define NOUVEAU_MAX_TILE_NR 15
Ben Skeggs6ee73862009-12-11 19:24:15 +100063
64#define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
65#define NV50_VM_BLOCK (512*1024*1024ULL)
66#define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
67
Francisco Jereza0af9ad2009-12-11 16:51:09 +010068struct nouveau_tile_reg {
69 struct nouveau_fence *fence;
70 uint32_t addr;
71 uint32_t size;
72 bool used;
73};
74
Ben Skeggs6ee73862009-12-11 19:24:15 +100075struct nouveau_bo {
76 struct ttm_buffer_object bo;
77 struct ttm_placement placement;
78 u32 placements[3];
Francisco Jerez78ad0f72010-03-18 13:07:47 +010079 u32 busy_placements[3];
Ben Skeggs6ee73862009-12-11 19:24:15 +100080 struct ttm_bo_kmap_obj kmap;
81 struct list_head head;
82
83 /* protected by ttm_bo_reserve() */
84 struct drm_file *reserved_by;
85 struct list_head entry;
86 int pbbo_index;
Ben Skeggsa1606a92010-02-12 10:27:35 +100087 bool validate_mapped;
Ben Skeggs6ee73862009-12-11 19:24:15 +100088
89 struct nouveau_channel *channel;
90
91 bool mappable;
92 bool no_vm;
93
94 uint32_t tile_mode;
95 uint32_t tile_flags;
Francisco Jereza0af9ad2009-12-11 16:51:09 +010096 struct nouveau_tile_reg *tile;
Ben Skeggs6ee73862009-12-11 19:24:15 +100097
98 struct drm_gem_object *gem;
99 struct drm_file *cpu_filp;
100 int pin_refcnt;
101};
102
103static inline struct nouveau_bo *
104nouveau_bo(struct ttm_buffer_object *bo)
105{
106 return container_of(bo, struct nouveau_bo, bo);
107}
108
109static inline struct nouveau_bo *
110nouveau_gem_object(struct drm_gem_object *gem)
111{
112 return gem ? gem->driver_private : NULL;
113}
114
115/* TODO: submit equivalent to TTM generic API upstream? */
116static inline void __iomem *
117nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
118{
119 bool is_iomem;
120 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
121 &nvbo->kmap, &is_iomem);
122 WARN_ON_ONCE(ioptr && !is_iomem);
123 return ioptr;
124}
125
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126enum nouveau_flags {
127 NV_NFORCE = 0x10000000,
128 NV_NFORCE2 = 0x20000000
129};
130
131#define NVOBJ_ENGINE_SW 0
132#define NVOBJ_ENGINE_GR 1
133#define NVOBJ_ENGINE_DISPLAY 2
134#define NVOBJ_ENGINE_INT 0xdeadbeef
135
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
137#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138struct nouveau_gpuobj {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000139 struct drm_device *dev;
Ben Skeggseb9bcbd2010-09-01 15:24:37 +1000140 struct kref refcount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141 struct list_head list;
142
Ben Skeggsb833ac22010-06-01 15:32:24 +1000143 struct drm_mm_node *im_pramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 struct nouveau_bo *im_backing;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 uint32_t *im_backing_suspend;
146 int im_bound;
147
148 uint32_t flags;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000149
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000150 u32 size;
Ben Skeggsde3a6c02010-09-01 15:24:30 +1000151 u32 pinst;
152 u32 cinst;
153 u64 vinst;
154
Ben Skeggs6ee73862009-12-11 19:24:15 +1000155 uint32_t engine;
156 uint32_t class;
157
158 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
159 void *priv;
160};
161
Ben Skeggs6ee73862009-12-11 19:24:15 +1000162struct nouveau_channel {
163 struct drm_device *dev;
164 int id;
165
166 /* owner of this fifo */
167 struct drm_file *file_priv;
168 /* mapping of the fifo itself */
169 struct drm_local_map *map;
170
171 /* mapping of the regs controling the fifo */
172 void __iomem *user;
173 uint32_t user_get;
174 uint32_t user_put;
175
176 /* Fencing */
177 struct {
178 /* lock protects the pending list only */
179 spinlock_t lock;
180 struct list_head pending;
181 uint32_t sequence;
182 uint32_t sequence_ack;
Ben Skeggs047d1d32010-05-31 12:00:43 +1000183 atomic_t last_sequence_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000184 } fence;
185
186 /* DMA push buffer */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000187 struct nouveau_gpuobj *pushbuf;
188 struct nouveau_bo *pushbuf_bo;
189 uint32_t pushbuf_base;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000190
191 /* Notifier memory */
192 struct nouveau_bo *notifier_bo;
Ben Skeggsb833ac22010-06-01 15:32:24 +1000193 struct drm_mm notifier_heap;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194
195 /* PFIFO context */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000196 struct nouveau_gpuobj *ramfc;
197 struct nouveau_gpuobj *cache;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000198
199 /* PGRAPH context */
200 /* XXX may be merge 2 pointers as private data ??? */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000201 struct nouveau_gpuobj *ramin_grctx;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202 void *pgraph_ctx;
203
204 /* NV50 VM */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000205 struct nouveau_gpuobj *vm_pd;
206 struct nouveau_gpuobj *vm_gart_pt;
207 struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208
209 /* Objects */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000210 struct nouveau_gpuobj *ramin; /* Private instmem */
211 struct drm_mm ramin_heap; /* Private PRAMIN heap */
212 struct nouveau_ramht *ramht; /* Hash table */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213
214 /* GPU object info for stuff used in-kernel (mm_enabled) */
215 uint32_t m2mf_ntfy;
216 uint32_t vram_handle;
217 uint32_t gart_handle;
218 bool accel_done;
219
220 /* Push buffer state (only for drm's channel on !mm_enabled) */
221 struct {
222 int max;
223 int free;
224 int cur;
225 int put;
226 /* access via pushbuf_bo */
Ben Skeggs9a391ad2010-02-11 16:37:26 +1000227
228 int ib_base;
229 int ib_max;
230 int ib_free;
231 int ib_put;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 } dma;
233
234 uint32_t sw_subchannel[8];
235
236 struct {
237 struct nouveau_gpuobj *vblsem;
238 uint32_t vblsem_offset;
239 uint32_t vblsem_rval;
240 struct list_head vbl_wait;
241 } nvsw;
242
243 struct {
244 bool active;
245 char name[32];
246 struct drm_info_list info;
247 } debugfs;
248};
249
250struct nouveau_instmem_engine {
251 void *priv;
252
253 int (*init)(struct drm_device *dev);
254 void (*takedown)(struct drm_device *dev);
255 int (*suspend)(struct drm_device *dev);
256 void (*resume)(struct drm_device *dev);
257
258 int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
259 uint32_t *size);
260 void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
261 int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
262 int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
Ben Skeggsf56cb862010-07-08 11:29:10 +1000263 void (*flush)(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000264};
265
266struct nouveau_mc_engine {
267 int (*init)(struct drm_device *dev);
268 void (*takedown)(struct drm_device *dev);
269};
270
271struct nouveau_timer_engine {
272 int (*init)(struct drm_device *dev);
273 void (*takedown)(struct drm_device *dev);
274 uint64_t (*read)(struct drm_device *dev);
275};
276
277struct nouveau_fb_engine {
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100278 int num_tiles;
279
Ben Skeggs6ee73862009-12-11 19:24:15 +1000280 int (*init)(struct drm_device *dev);
281 void (*takedown)(struct drm_device *dev);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100282
283 void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
284 uint32_t size, uint32_t pitch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000285};
286
287struct nouveau_fifo_engine {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000288 int channels;
289
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000290 struct nouveau_gpuobj *playlist[2];
Ben Skeggsac94a342010-07-08 15:28:48 +1000291 int cur_playlist;
292
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 int (*init)(struct drm_device *);
294 void (*takedown)(struct drm_device *);
295
296 void (*disable)(struct drm_device *);
297 void (*enable)(struct drm_device *);
298 bool (*reassign)(struct drm_device *, bool enable);
Francisco Jerez588d7d12009-12-13 20:07:42 +0100299 bool (*cache_pull)(struct drm_device *dev, bool enable);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300
301 int (*channel_id)(struct drm_device *);
302
303 int (*create_context)(struct nouveau_channel *);
304 void (*destroy_context)(struct nouveau_channel *);
305 int (*load_context)(struct nouveau_channel *);
306 int (*unload_context)(struct drm_device *);
307};
308
309struct nouveau_pgraph_object_method {
310 int id;
311 int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
312 uint32_t data);
313};
314
315struct nouveau_pgraph_object_class {
316 int id;
317 bool software;
318 struct nouveau_pgraph_object_method *methods;
319};
320
321struct nouveau_pgraph_engine {
322 struct nouveau_pgraph_object_class *grclass;
323 bool accel_blocked;
Ben Skeggs054b93e2009-12-15 22:02:47 +1000324 int grctx_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000325
Ben Skeggsc50a5682010-07-08 15:40:18 +1000326 /* NV2x/NV3x context table (0x400780) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000327 struct nouveau_gpuobj *ctx_table;
Ben Skeggsc50a5682010-07-08 15:40:18 +1000328
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 int (*init)(struct drm_device *);
330 void (*takedown)(struct drm_device *);
331
332 void (*fifo_access)(struct drm_device *, bool);
333
334 struct nouveau_channel *(*channel)(struct drm_device *);
335 int (*create_context)(struct nouveau_channel *);
336 void (*destroy_context)(struct nouveau_channel *);
337 int (*load_context)(struct nouveau_channel *);
338 int (*unload_context)(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100339
340 void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
341 uint32_t size, uint32_t pitch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000342};
343
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200344struct nouveau_display_engine {
345 int (*early_init)(struct drm_device *);
346 void (*late_takedown)(struct drm_device *);
347 int (*create)(struct drm_device *);
348 int (*init)(struct drm_device *);
349 void (*destroy)(struct drm_device *);
350};
351
Ben Skeggsee2e0132010-07-26 09:28:25 +1000352struct nouveau_gpio_engine {
353 int (*init)(struct drm_device *);
354 void (*takedown)(struct drm_device *);
355
356 int (*get)(struct drm_device *, enum dcb_gpio_tag);
357 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
358
359 void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
360};
361
Ben Skeggs330c5982010-09-16 15:39:49 +1000362struct nouveau_pm_voltage_level {
363 u8 voltage;
364 u8 vid;
365};
366
367struct nouveau_pm_voltage {
368 bool supported;
369 u8 vid_mask;
370
371 struct nouveau_pm_voltage_level *level;
372 int nr_level;
373};
374
375#define NOUVEAU_PM_MAX_LEVEL 8
376struct nouveau_pm_level {
377 struct device_attribute dev_attr;
378 char name[32];
379 int id;
380
381 u32 core;
382 u32 memory;
383 u32 shader;
384 u32 unk05;
385
386 u8 voltage;
387 u8 fanspeed;
388};
389
390struct nouveau_pm_engine {
391 struct nouveau_pm_voltage voltage;
392 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
393 int nr_perflvl;
394
395 struct nouveau_pm_level boot;
396 struct nouveau_pm_level *cur;
397
398 int (*clock_get)(struct drm_device *, u32 id);
399 void *(*clock_pre)(struct drm_device *, u32 id, int khz);
400 void (*clock_set)(struct drm_device *, void *);
401 int (*voltage_get)(struct drm_device *);
402 int (*voltage_set)(struct drm_device *, int voltage);
403 int (*fanspeed_get)(struct drm_device *);
404 int (*fanspeed_set)(struct drm_device *, int fanspeed);
405};
406
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407struct nouveau_engine {
408 struct nouveau_instmem_engine instmem;
409 struct nouveau_mc_engine mc;
410 struct nouveau_timer_engine timer;
411 struct nouveau_fb_engine fb;
412 struct nouveau_pgraph_engine graph;
413 struct nouveau_fifo_engine fifo;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200414 struct nouveau_display_engine display;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000415 struct nouveau_gpio_engine gpio;
Ben Skeggs330c5982010-09-16 15:39:49 +1000416 struct nouveau_pm_engine pm;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000417};
418
419struct nouveau_pll_vals {
420 union {
421 struct {
422#ifdef __BIG_ENDIAN
423 uint8_t N1, M1, N2, M2;
424#else
425 uint8_t M1, N1, M2, N2;
426#endif
427 };
428 struct {
429 uint16_t NM1, NM2;
430 } __attribute__((packed));
431 };
432 int log2P;
433
434 int refclk;
435};
436
437enum nv04_fp_display_regs {
438 FP_DISPLAY_END,
439 FP_TOTAL,
440 FP_CRTC,
441 FP_SYNC_START,
442 FP_SYNC_END,
443 FP_VALID_START,
444 FP_VALID_END
445};
446
447struct nv04_crtc_reg {
448 unsigned char MiscOutReg; /* */
Francisco Jerez4a9f8222010-07-20 16:48:08 +0200449 uint8_t CRTC[0xa0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000450 uint8_t CR58[0x10];
451 uint8_t Sequencer[5];
452 uint8_t Graphics[9];
453 uint8_t Attribute[21];
454 unsigned char DAC[768]; /* Internal Colorlookuptable */
455
456 /* PCRTC regs */
457 uint32_t fb_start;
458 uint32_t crtc_cfg;
459 uint32_t cursor_cfg;
460 uint32_t gpio_ext;
461 uint32_t crtc_830;
462 uint32_t crtc_834;
463 uint32_t crtc_850;
464 uint32_t crtc_eng_ctrl;
465
466 /* PRAMDAC regs */
467 uint32_t nv10_cursync;
468 struct nouveau_pll_vals pllvals;
469 uint32_t ramdac_gen_ctrl;
470 uint32_t ramdac_630;
471 uint32_t ramdac_634;
472 uint32_t tv_setup;
473 uint32_t tv_vtotal;
474 uint32_t tv_vskew;
475 uint32_t tv_vsync_delay;
476 uint32_t tv_htotal;
477 uint32_t tv_hskew;
478 uint32_t tv_hsync_delay;
479 uint32_t tv_hsync_delay2;
480 uint32_t fp_horiz_regs[7];
481 uint32_t fp_vert_regs[7];
482 uint32_t dither;
483 uint32_t fp_control;
484 uint32_t dither_regs[6];
485 uint32_t fp_debug_0;
486 uint32_t fp_debug_1;
487 uint32_t fp_debug_2;
488 uint32_t fp_margin_color;
489 uint32_t ramdac_8c0;
490 uint32_t ramdac_a20;
491 uint32_t ramdac_a24;
492 uint32_t ramdac_a34;
493 uint32_t ctv_regs[38];
494};
495
496struct nv04_output_reg {
497 uint32_t output;
498 int head;
499};
500
501struct nv04_mode_state {
502 uint32_t bpp;
503 uint32_t width;
504 uint32_t height;
505 uint32_t interlace;
506 uint32_t repaint0;
507 uint32_t repaint1;
508 uint32_t screen;
509 uint32_t scale;
510 uint32_t dither;
511 uint32_t extra;
512 uint32_t fifo;
513 uint32_t pixel;
514 uint32_t horiz;
515 int arbitration0;
516 int arbitration1;
517 uint32_t pll;
518 uint32_t pllB;
519 uint32_t vpll;
520 uint32_t vpll2;
521 uint32_t vpllB;
522 uint32_t vpll2B;
523 uint32_t pllsel;
524 uint32_t sel_clk;
525 uint32_t general;
526 uint32_t crtcOwner;
527 uint32_t head;
528 uint32_t head2;
529 uint32_t cursorConfig;
530 uint32_t cursor0;
531 uint32_t cursor1;
532 uint32_t cursor2;
533 uint32_t timingH;
534 uint32_t timingV;
535 uint32_t displayV;
536 uint32_t crtcSync;
537
538 struct nv04_crtc_reg crtc_reg[2];
539};
540
541enum nouveau_card_type {
542 NV_04 = 0x00,
543 NV_10 = 0x10,
544 NV_20 = 0x20,
545 NV_30 = 0x30,
546 NV_40 = 0x40,
547 NV_50 = 0x50,
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000548 NV_C0 = 0xc0,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549};
550
551struct drm_nouveau_private {
552 struct drm_device *dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553
554 /* the card type, takes NV_* as values */
555 enum nouveau_card_type card_type;
556 /* exact chipset, derived from NV_PMC_BOOT_0 */
557 int chipset;
558 int flags;
559
560 void __iomem *mmio;
Ben Skeggs5125bfd2010-09-01 15:24:33 +1000561
Ben Skeggse05d7ea2010-09-01 15:24:38 +1000562 spinlock_t ramin_lock;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000563 void __iomem *ramin;
Ben Skeggs5125bfd2010-09-01 15:24:33 +1000564 u32 ramin_size;
565 u32 ramin_base;
566 bool ramin_available;
Ben Skeggse05d7ea2010-09-01 15:24:38 +1000567 struct drm_mm ramin_heap;
568 struct list_head gpuobj_list;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000569
Ben Skeggsac8fb972010-01-15 09:24:20 +1000570 struct nouveau_bo *vga_ram;
571
Ben Skeggs6ee73862009-12-11 19:24:15 +1000572 struct workqueue_struct *wq;
573 struct work_struct irq_work;
Ben Skeggsa5acac62010-03-30 15:14:41 +1000574 struct work_struct hpd_work;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000575
576 struct list_head vbl_waiting;
577
578 struct {
Dave Airlieba4420c2010-03-09 10:56:52 +1000579 struct drm_global_reference mem_global_ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000580 struct ttm_bo_global_ref bo_global_ref;
581 struct ttm_bo_device bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000582 atomic_t validate_sequence;
583 } ttm;
584
Ben Skeggs6ee73862009-12-11 19:24:15 +1000585 int fifo_alloc_count;
586 struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
587
588 struct nouveau_engine engine;
589 struct nouveau_channel *channel;
590
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100591 /* For PFIFO and PGRAPH. */
592 spinlock_t context_switch_lock;
593
Ben Skeggs6ee73862009-12-11 19:24:15 +1000594 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
Ben Skeggse05c5a32010-09-01 15:24:35 +1000595 struct nouveau_ramht *ramht;
596 struct nouveau_gpuobj *ramfc;
597 struct nouveau_gpuobj *ramro;
598
Ben Skeggs6ee73862009-12-11 19:24:15 +1000599 uint32_t ramin_rsvd_vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000600
Ben Skeggs6ee73862009-12-11 19:24:15 +1000601 struct {
602 enum {
603 NOUVEAU_GART_NONE = 0,
604 NOUVEAU_GART_AGP,
605 NOUVEAU_GART_SGDMA
606 } type;
607 uint64_t aper_base;
608 uint64_t aper_size;
609 uint64_t aper_free;
610
611 struct nouveau_gpuobj *sg_ctxdma;
612 struct page *sg_dummy_page;
613 dma_addr_t sg_dummy_bus;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000614 } gart_info;
615
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100616 /* nv10-nv40 tiling regions */
Francisco Jerez9f56b122010-09-07 18:24:52 +0200617 struct nouveau_tile_reg tile[NOUVEAU_MAX_TILE_NR];
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100618
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000619 /* VRAM/fb configuration */
620 uint64_t vram_size;
621 uint64_t vram_sys_base;
Ben Skeggs6c3d7ef2010-08-12 12:37:28 +1000622 u32 vram_rblock_size;
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000623
624 uint64_t fb_phys;
625 uint64_t fb_available_size;
626 uint64_t fb_mappable_pages;
627 uint64_t fb_aper_free;
628 int fb_mtrr;
629
Ben Skeggs6ee73862009-12-11 19:24:15 +1000630 /* G8x/G9x virtual address space */
631 uint64_t vm_gart_base;
632 uint64_t vm_gart_size;
633 uint64_t vm_vram_base;
634 uint64_t vm_vram_size;
635 uint64_t vm_end;
636 struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
637 int vm_vram_pt_nr;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000638
Ben Skeggs04a39c52010-02-24 10:03:05 +1000639 struct nvbios vbios;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000640
641 struct nv04_mode_state mode_reg;
642 struct nv04_mode_state saved_reg;
643 uint32_t saved_vga_font[4][16384];
644 uint32_t crtc_owner;
645 uint32_t dac_users[4];
646
647 struct nouveau_suspend_resume {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000648 uint32_t *ramin_copy;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000649 } susres;
650
651 struct backlight_device *backlight;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000652
653 struct nouveau_channel *evo;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000654 struct {
655 struct dcb_entry *dcb;
656 u16 script;
657 u32 pclk;
658 } evo_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000659
660 struct {
661 struct dentry *channel_root;
662 } debugfs;
Dave Airlie38651672010-03-30 05:34:13 +0000663
Dave Airlie8be48d92010-03-30 05:34:14 +0000664 struct nouveau_fbdev *nfbdev;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200665 struct apertures_struct *apertures;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000666};
667
668static inline struct drm_nouveau_private *
669nouveau_bdev(struct ttm_bo_device *bd)
670{
671 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
672}
673
674static inline int
675nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
676{
677 struct nouveau_bo *prev;
678
679 if (!pnvbo)
680 return -EINVAL;
681 prev = *pnvbo;
682
683 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
684 if (prev) {
685 struct ttm_buffer_object *bo = &prev->bo;
686
687 ttm_bo_unref(&bo);
688 }
689
690 return 0;
691}
692
Ben Skeggs6ee73862009-12-11 19:24:15 +1000693#define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
694 struct drm_nouveau_private *nv = dev->dev_private; \
695 if (!nouveau_channel_owner(dev, (cl), (id))) { \
696 NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
697 DRM_CURRENTPID, (id)); \
698 return -EPERM; \
699 } \
700 (ch) = nv->fifos[(id)]; \
701} while (0)
702
703/* nouveau_drv.c */
Francisco Jerezde5899b2010-09-08 02:28:23 +0200704extern int nouveau_agpmode;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000705extern int nouveau_duallink;
706extern int nouveau_uscript_lvds;
707extern int nouveau_uscript_tmds;
708extern int nouveau_vram_pushbuf;
709extern int nouveau_vram_notify;
710extern int nouveau_fbpercrtc;
Ben Skeggsf4053502010-03-15 09:43:51 +1000711extern int nouveau_tv_disable;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000712extern char *nouveau_tv_norm;
713extern int nouveau_reg_debug;
714extern char *nouveau_vbios;
Ben Skeggsa1470892010-01-18 11:42:37 +1000715extern int nouveau_ignorelid;
Marcin Kościelnickia32ed692010-01-26 14:00:42 +0000716extern int nouveau_nofbaccel;
717extern int nouveau_noaccel;
Ben Skeggsda647d52010-03-04 12:00:39 +1000718extern int nouveau_override_conntype;
Ben Skeggs6f876982010-09-16 16:47:14 +1000719extern char *nouveau_perflvl;
720extern int nouveau_perflvl_wr;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000721
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000722extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
723extern int nouveau_pci_resume(struct pci_dev *pdev);
724
Ben Skeggs6ee73862009-12-11 19:24:15 +1000725/* nouveau_state.c */
726extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
727extern int nouveau_load(struct drm_device *, unsigned long flags);
728extern int nouveau_firstopen(struct drm_device *);
729extern void nouveau_lastclose(struct drm_device *);
730extern int nouveau_unload(struct drm_device *);
731extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
732 struct drm_file *);
733extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
734 struct drm_file *);
735extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
736 uint32_t reg, uint32_t mask, uint32_t val);
737extern bool nouveau_wait_for_idle(struct drm_device *);
738extern int nouveau_card_init(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000739
740/* nouveau_mem.c */
Ben Skeggsfbd28952010-09-01 15:24:34 +1000741extern int nouveau_mem_vram_init(struct drm_device *);
742extern void nouveau_mem_vram_fini(struct drm_device *);
743extern int nouveau_mem_gart_init(struct drm_device *);
744extern void nouveau_mem_gart_fini(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000745extern int nouveau_mem_init_agp(struct drm_device *);
Francisco Jereze04d8e82010-07-23 20:29:13 +0200746extern int nouveau_mem_reset_agp(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000747extern void nouveau_mem_close(struct drm_device *);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100748extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
749 uint32_t addr,
750 uint32_t size,
751 uint32_t pitch);
752extern void nv10_mem_expire_tiling(struct drm_device *dev,
753 struct nouveau_tile_reg *tile,
754 struct nouveau_fence *fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000755extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
756 uint32_t size, uint32_t flags,
757 uint64_t phys);
758extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
759 uint32_t size);
760
761/* nouveau_notifier.c */
762extern int nouveau_notifier_init_channel(struct nouveau_channel *);
763extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
764extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
765 int cout, uint32_t *offset);
766extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
767extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
768 struct drm_file *);
769extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
770 struct drm_file *);
771
772/* nouveau_channel.c */
773extern struct drm_ioctl_desc nouveau_ioctls[];
774extern int nouveau_max_ioctl;
775extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
776extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
777 int channel);
778extern int nouveau_channel_alloc(struct drm_device *dev,
779 struct nouveau_channel **chan,
780 struct drm_file *file_priv,
781 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
782extern void nouveau_channel_free(struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000783
784/* nouveau_object.c */
785extern int nouveau_gpuobj_early_init(struct drm_device *);
786extern int nouveau_gpuobj_init(struct drm_device *);
787extern void nouveau_gpuobj_takedown(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000788extern int nouveau_gpuobj_suspend(struct drm_device *dev);
789extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
790extern void nouveau_gpuobj_resume(struct drm_device *dev);
791extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
792 uint32_t vram_h, uint32_t tt_h);
793extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
794extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
795 uint32_t size, int align, uint32_t flags,
796 struct nouveau_gpuobj **);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000797extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
798 struct nouveau_gpuobj **);
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000799extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
800 u32 size, u32 flags,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000801 struct nouveau_gpuobj **);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000802extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
803 uint64_t offset, uint64_t size, int access,
804 int target, struct nouveau_gpuobj **);
805extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
806 uint64_t offset, uint64_t size,
807 int access, struct nouveau_gpuobj **,
808 uint32_t *o_ret);
809extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
810 struct nouveau_gpuobj **);
Francisco Jerezf03a3142009-12-26 02:42:45 +0100811extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
812 struct nouveau_gpuobj **);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000813extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
814 struct drm_file *);
815extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
816 struct drm_file *);
817
818/* nouveau_irq.c */
819extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
820extern void nouveau_irq_preinstall(struct drm_device *);
821extern int nouveau_irq_postinstall(struct drm_device *);
822extern void nouveau_irq_uninstall(struct drm_device *);
823
824/* nouveau_sgdma.c */
825extern int nouveau_sgdma_init(struct drm_device *);
826extern void nouveau_sgdma_takedown(struct drm_device *);
827extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
828 uint32_t *page);
829extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
830
831/* nouveau_debugfs.c */
832#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
833extern int nouveau_debugfs_init(struct drm_minor *);
834extern void nouveau_debugfs_takedown(struct drm_minor *);
835extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
836extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
837#else
838static inline int
839nouveau_debugfs_init(struct drm_minor *minor)
840{
841 return 0;
842}
843
844static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
845{
846}
847
848static inline int
849nouveau_debugfs_channel_init(struct nouveau_channel *chan)
850{
851 return 0;
852}
853
854static inline void
855nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
856{
857}
858#endif
859
860/* nouveau_dma.c */
Ben Skeggs75c99da2010-01-08 10:57:39 +1000861extern void nouveau_dma_pre_init(struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000862extern int nouveau_dma_init(struct nouveau_channel *);
Ben Skeggs9a391ad2010-02-11 16:37:26 +1000863extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000864
865/* nouveau_acpi.c */
Dave Airlieafeb3e12010-04-07 13:55:09 +1000866#define ROM_BIOS_PAGE 4096
Dave Airlie2f41a7f2010-03-03 09:20:25 +1000867#if defined(CONFIG_ACPI)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000868void nouveau_register_dsm_handler(void);
869void nouveau_unregister_dsm_handler(void);
Dave Airlieafeb3e12010-04-07 13:55:09 +1000870int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
871bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
Ben Skeggsa6ed76d2010-07-12 15:33:07 +1000872int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
Dave Airlie8edb3812010-03-01 21:50:01 +1100873#else
874static inline void nouveau_register_dsm_handler(void) {}
875static inline void nouveau_unregister_dsm_handler(void) {}
Dave Airlieafeb3e12010-04-07 13:55:09 +1000876static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
877static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
Ben Skeggs5620ba42010-07-23 10:00:12 +1000878static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
Dave Airlie8edb3812010-03-01 21:50:01 +1100879#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000880
881/* nouveau_backlight.c */
882#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
883extern int nouveau_backlight_init(struct drm_device *);
884extern void nouveau_backlight_exit(struct drm_device *);
885#else
886static inline int nouveau_backlight_init(struct drm_device *dev)
887{
888 return 0;
889}
890
891static inline void nouveau_backlight_exit(struct drm_device *dev) { }
892#endif
893
894/* nouveau_bios.c */
895extern int nouveau_bios_init(struct drm_device *);
896extern void nouveau_bios_takedown(struct drm_device *dev);
897extern int nouveau_run_vbios_init(struct drm_device *);
898extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
899 struct dcb_entry *);
900extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
901 enum dcb_gpio_tag);
902extern struct dcb_connector_table_entry *
903nouveau_bios_connector_entry(struct drm_device *, int index);
Ben Skeggs855a95e2010-09-16 15:25:25 +1000904extern u32 get_pll_register(struct drm_device *, enum pll_types);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000905extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
906 struct pll_lims *);
907extern int nouveau_bios_run_display_table(struct drm_device *,
908 struct dcb_entry *,
909 uint32_t script, int pxclk);
910extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
911 int *length);
912extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
913extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
914extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
915 bool *dl, bool *if_is_24bit);
916extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
917 int head, int pxclk);
918extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
919 enum LVDS_script, int pxclk);
920
921/* nouveau_ttm.c */
922int nouveau_ttm_global_init(struct drm_nouveau_private *);
923void nouveau_ttm_global_release(struct drm_nouveau_private *);
924int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
925
926/* nouveau_dp.c */
927int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
928 uint8_t *data, int data_nr);
929bool nouveau_dp_detect(struct drm_encoder *);
930bool nouveau_dp_link_train(struct drm_encoder *);
931
932/* nv04_fb.c */
933extern int nv04_fb_init(struct drm_device *);
934extern void nv04_fb_takedown(struct drm_device *);
935
936/* nv10_fb.c */
937extern int nv10_fb_init(struct drm_device *);
938extern void nv10_fb_takedown(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100939extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
940 uint32_t, uint32_t);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000941
Francisco Jerez8bded182010-07-21 21:08:11 +0200942/* nv30_fb.c */
943extern int nv30_fb_init(struct drm_device *);
944extern void nv30_fb_takedown(struct drm_device *);
945
Ben Skeggs6ee73862009-12-11 19:24:15 +1000946/* nv40_fb.c */
947extern int nv40_fb_init(struct drm_device *);
948extern void nv40_fb_takedown(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100949extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
950 uint32_t, uint32_t);
Marcin Kościelnicki304424e2010-03-01 00:18:39 +0000951/* nv50_fb.c */
952extern int nv50_fb_init(struct drm_device *);
953extern void nv50_fb_takedown(struct drm_device *);
Ben Skeggsd96773e2010-09-03 15:46:58 +1000954extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
Marcin Kościelnicki304424e2010-03-01 00:18:39 +0000955
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000956/* nvc0_fb.c */
957extern int nvc0_fb_init(struct drm_device *);
958extern void nvc0_fb_takedown(struct drm_device *);
959
Ben Skeggs6ee73862009-12-11 19:24:15 +1000960/* nv04_fifo.c */
961extern int nv04_fifo_init(struct drm_device *);
962extern void nv04_fifo_disable(struct drm_device *);
963extern void nv04_fifo_enable(struct drm_device *);
964extern bool nv04_fifo_reassign(struct drm_device *, bool);
Francisco Jerez588d7d12009-12-13 20:07:42 +0100965extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000966extern int nv04_fifo_channel_id(struct drm_device *);
967extern int nv04_fifo_create_context(struct nouveau_channel *);
968extern void nv04_fifo_destroy_context(struct nouveau_channel *);
969extern int nv04_fifo_load_context(struct nouveau_channel *);
970extern int nv04_fifo_unload_context(struct drm_device *);
971
972/* nv10_fifo.c */
973extern int nv10_fifo_init(struct drm_device *);
974extern int nv10_fifo_channel_id(struct drm_device *);
975extern int nv10_fifo_create_context(struct nouveau_channel *);
976extern void nv10_fifo_destroy_context(struct nouveau_channel *);
977extern int nv10_fifo_load_context(struct nouveau_channel *);
978extern int nv10_fifo_unload_context(struct drm_device *);
979
980/* nv40_fifo.c */
981extern int nv40_fifo_init(struct drm_device *);
982extern int nv40_fifo_create_context(struct nouveau_channel *);
983extern void nv40_fifo_destroy_context(struct nouveau_channel *);
984extern int nv40_fifo_load_context(struct nouveau_channel *);
985extern int nv40_fifo_unload_context(struct drm_device *);
986
987/* nv50_fifo.c */
988extern int nv50_fifo_init(struct drm_device *);
989extern void nv50_fifo_takedown(struct drm_device *);
990extern int nv50_fifo_channel_id(struct drm_device *);
991extern int nv50_fifo_create_context(struct nouveau_channel *);
992extern void nv50_fifo_destroy_context(struct nouveau_channel *);
993extern int nv50_fifo_load_context(struct nouveau_channel *);
994extern int nv50_fifo_unload_context(struct drm_device *);
995
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000996/* nvc0_fifo.c */
997extern int nvc0_fifo_init(struct drm_device *);
998extern void nvc0_fifo_takedown(struct drm_device *);
999extern void nvc0_fifo_disable(struct drm_device *);
1000extern void nvc0_fifo_enable(struct drm_device *);
1001extern bool nvc0_fifo_reassign(struct drm_device *, bool);
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001002extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1003extern int nvc0_fifo_channel_id(struct drm_device *);
1004extern int nvc0_fifo_create_context(struct nouveau_channel *);
1005extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1006extern int nvc0_fifo_load_context(struct nouveau_channel *);
1007extern int nvc0_fifo_unload_context(struct drm_device *);
1008
Ben Skeggs6ee73862009-12-11 19:24:15 +10001009/* nv04_graph.c */
1010extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
1011extern int nv04_graph_init(struct drm_device *);
1012extern void nv04_graph_takedown(struct drm_device *);
1013extern void nv04_graph_fifo_access(struct drm_device *, bool);
1014extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
1015extern int nv04_graph_create_context(struct nouveau_channel *);
1016extern void nv04_graph_destroy_context(struct nouveau_channel *);
1017extern int nv04_graph_load_context(struct nouveau_channel *);
1018extern int nv04_graph_unload_context(struct drm_device *);
1019extern void nv04_graph_context_switch(struct drm_device *);
1020
1021/* nv10_graph.c */
1022extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
1023extern int nv10_graph_init(struct drm_device *);
1024extern void nv10_graph_takedown(struct drm_device *);
1025extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
1026extern int nv10_graph_create_context(struct nouveau_channel *);
1027extern void nv10_graph_destroy_context(struct nouveau_channel *);
1028extern int nv10_graph_load_context(struct nouveau_channel *);
1029extern int nv10_graph_unload_context(struct drm_device *);
1030extern void nv10_graph_context_switch(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +01001031extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
1032 uint32_t, uint32_t);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001033
1034/* nv20_graph.c */
1035extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
1036extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
1037extern int nv20_graph_create_context(struct nouveau_channel *);
1038extern void nv20_graph_destroy_context(struct nouveau_channel *);
1039extern int nv20_graph_load_context(struct nouveau_channel *);
1040extern int nv20_graph_unload_context(struct drm_device *);
1041extern int nv20_graph_init(struct drm_device *);
1042extern void nv20_graph_takedown(struct drm_device *);
1043extern int nv30_graph_init(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +01001044extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
1045 uint32_t, uint32_t);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001046
1047/* nv40_graph.c */
1048extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
1049extern int nv40_graph_init(struct drm_device *);
1050extern void nv40_graph_takedown(struct drm_device *);
1051extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
1052extern int nv40_graph_create_context(struct nouveau_channel *);
1053extern void nv40_graph_destroy_context(struct nouveau_channel *);
1054extern int nv40_graph_load_context(struct nouveau_channel *);
1055extern int nv40_graph_unload_context(struct drm_device *);
Ben Skeggs054b93e2009-12-15 22:02:47 +10001056extern void nv40_grctx_init(struct nouveau_grctx *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +01001057extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
1058 uint32_t, uint32_t);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001059
1060/* nv50_graph.c */
1061extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
1062extern int nv50_graph_init(struct drm_device *);
1063extern void nv50_graph_takedown(struct drm_device *);
1064extern void nv50_graph_fifo_access(struct drm_device *, bool);
1065extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
1066extern int nv50_graph_create_context(struct nouveau_channel *);
1067extern void nv50_graph_destroy_context(struct nouveau_channel *);
1068extern int nv50_graph_load_context(struct nouveau_channel *);
1069extern int nv50_graph_unload_context(struct drm_device *);
1070extern void nv50_graph_context_switch(struct drm_device *);
Marcin Kościelnickid5f3c902010-02-25 00:54:02 +00001071extern int nv50_grctx_init(struct nouveau_grctx *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001072
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001073/* nvc0_graph.c */
1074extern int nvc0_graph_init(struct drm_device *);
1075extern void nvc0_graph_takedown(struct drm_device *);
1076extern void nvc0_graph_fifo_access(struct drm_device *, bool);
1077extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
1078extern int nvc0_graph_create_context(struct nouveau_channel *);
1079extern void nvc0_graph_destroy_context(struct nouveau_channel *);
1080extern int nvc0_graph_load_context(struct nouveau_channel *);
1081extern int nvc0_graph_unload_context(struct drm_device *);
1082
Ben Skeggs6ee73862009-12-11 19:24:15 +10001083/* nv04_instmem.c */
1084extern int nv04_instmem_init(struct drm_device *);
1085extern void nv04_instmem_takedown(struct drm_device *);
1086extern int nv04_instmem_suspend(struct drm_device *);
1087extern void nv04_instmem_resume(struct drm_device *);
1088extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1089 uint32_t *size);
1090extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1091extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1092extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
Ben Skeggsf56cb862010-07-08 11:29:10 +10001093extern void nv04_instmem_flush(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001094
1095/* nv50_instmem.c */
1096extern int nv50_instmem_init(struct drm_device *);
1097extern void nv50_instmem_takedown(struct drm_device *);
1098extern int nv50_instmem_suspend(struct drm_device *);
1099extern void nv50_instmem_resume(struct drm_device *);
1100extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1101 uint32_t *size);
1102extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1103extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1104extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
Ben Skeggsf56cb862010-07-08 11:29:10 +10001105extern void nv50_instmem_flush(struct drm_device *);
Ben Skeggs734ee832010-07-15 11:02:54 +10001106extern void nv84_instmem_flush(struct drm_device *);
Ben Skeggs63187212010-07-08 11:39:18 +10001107extern void nv50_vm_flush(struct drm_device *, int engine);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001108
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001109/* nvc0_instmem.c */
1110extern int nvc0_instmem_init(struct drm_device *);
1111extern void nvc0_instmem_takedown(struct drm_device *);
1112extern int nvc0_instmem_suspend(struct drm_device *);
1113extern void nvc0_instmem_resume(struct drm_device *);
1114extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1115 uint32_t *size);
1116extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1117extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1118extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
1119extern void nvc0_instmem_flush(struct drm_device *);
1120
Ben Skeggs6ee73862009-12-11 19:24:15 +10001121/* nv04_mc.c */
1122extern int nv04_mc_init(struct drm_device *);
1123extern void nv04_mc_takedown(struct drm_device *);
1124
1125/* nv40_mc.c */
1126extern int nv40_mc_init(struct drm_device *);
1127extern void nv40_mc_takedown(struct drm_device *);
1128
1129/* nv50_mc.c */
1130extern int nv50_mc_init(struct drm_device *);
1131extern void nv50_mc_takedown(struct drm_device *);
1132
1133/* nv04_timer.c */
1134extern int nv04_timer_init(struct drm_device *);
1135extern uint64_t nv04_timer_read(struct drm_device *);
1136extern void nv04_timer_takedown(struct drm_device *);
1137
1138extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1139 unsigned long arg);
1140
1141/* nv04_dac.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001142extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
Francisco Jerez11d6eb22009-12-17 18:52:44 +01001143extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001144extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1145extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
Francisco Jerez8ccfe9e2010-07-04 16:14:42 +02001146extern bool nv04_dac_in_use(struct drm_encoder *encoder);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001147
1148/* nv04_dfp.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001149extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001150extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1151extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1152 int head, bool dl);
1153extern void nv04_dfp_disable(struct drm_device *dev, int head);
1154extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1155
1156/* nv04_tv.c */
1157extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001158extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001159
1160/* nv17_tv.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001161extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001162
1163/* nv04_display.c */
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001164extern int nv04_display_early_init(struct drm_device *);
1165extern void nv04_display_late_takedown(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001166extern int nv04_display_create(struct drm_device *);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001167extern int nv04_display_init(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001168extern void nv04_display_destroy(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001169
1170/* nv04_crtc.c */
1171extern int nv04_crtc_create(struct drm_device *, int index);
1172
1173/* nouveau_bo.c */
1174extern struct ttm_bo_driver nouveau_bo_driver;
1175extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
1176 int size, int align, uint32_t flags,
1177 uint32_t tile_mode, uint32_t tile_flags,
1178 bool no_vm, bool mappable, struct nouveau_bo **);
1179extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1180extern int nouveau_bo_unpin(struct nouveau_bo *);
1181extern int nouveau_bo_map(struct nouveau_bo *);
1182extern void nouveau_bo_unmap(struct nouveau_bo *);
Francisco Jerez78ad0f72010-03-18 13:07:47 +01001183extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1184 uint32_t busy);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001185extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1186extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1187extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1188extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
Ben Skeggs415e6182010-07-23 09:06:52 +10001189extern int nouveau_bo_sync_gpu(struct nouveau_bo *, struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001190
1191/* nouveau_fence.c */
1192struct nouveau_fence;
1193extern int nouveau_fence_init(struct nouveau_channel *);
1194extern void nouveau_fence_fini(struct nouveau_channel *);
1195extern void nouveau_fence_update(struct nouveau_channel *);
1196extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1197 bool emit);
1198extern int nouveau_fence_emit(struct nouveau_fence *);
1199struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
1200extern bool nouveau_fence_signalled(void *obj, void *arg);
1201extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1202extern int nouveau_fence_flush(void *obj, void *arg);
1203extern void nouveau_fence_unref(void **obj);
1204extern void *nouveau_fence_ref(void *obj);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001205
1206/* nouveau_gem.c */
1207extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
1208 int size, int align, uint32_t flags,
1209 uint32_t tile_mode, uint32_t tile_flags,
1210 bool no_vm, bool mappable, struct nouveau_bo **);
1211extern int nouveau_gem_object_new(struct drm_gem_object *);
1212extern void nouveau_gem_object_del(struct drm_gem_object *);
1213extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1214 struct drm_file *);
1215extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1216 struct drm_file *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001217extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1218 struct drm_file *);
1219extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1220 struct drm_file *);
1221extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1222 struct drm_file *);
1223
Ben Skeggsee2e0132010-07-26 09:28:25 +10001224/* nv10_gpio.c */
1225int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1226int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001227
Ben Skeggs45284162010-04-07 12:57:35 +10001228/* nv50_gpio.c */
Ben Skeggsee2e0132010-07-26 09:28:25 +10001229int nv50_gpio_init(struct drm_device *dev);
Ben Skeggs45284162010-04-07 12:57:35 +10001230int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1231int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
Ben Skeggsd0875ed2010-07-23 11:31:08 +10001232void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
Ben Skeggs45284162010-04-07 12:57:35 +10001233
Ben Skeggse9ebb682010-04-28 14:07:06 +10001234/* nv50_calc. */
1235int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1236 int *N1, int *M1, int *N2, int *M2, int *P);
1237int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
1238 int clk, int *N, int *fN, int *M, int *P);
1239
Ben Skeggs6ee73862009-12-11 19:24:15 +10001240#ifndef ioread32_native
1241#ifdef __BIG_ENDIAN
1242#define ioread16_native ioread16be
1243#define iowrite16_native iowrite16be
1244#define ioread32_native ioread32be
1245#define iowrite32_native iowrite32be
1246#else /* def __BIG_ENDIAN */
1247#define ioread16_native ioread16
1248#define iowrite16_native iowrite16
1249#define ioread32_native ioread32
1250#define iowrite32_native iowrite32
1251#endif /* def __BIG_ENDIAN else */
1252#endif /* !ioread32_native */
1253
1254/* channel control reg access */
1255static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1256{
1257 return ioread32_native(chan->user + reg);
1258}
1259
1260static inline void nvchan_wr32(struct nouveau_channel *chan,
1261 unsigned reg, u32 val)
1262{
1263 iowrite32_native(val, chan->user + reg);
1264}
1265
1266/* register access */
1267static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1268{
1269 struct drm_nouveau_private *dev_priv = dev->dev_private;
1270 return ioread32_native(dev_priv->mmio + reg);
1271}
1272
1273static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1274{
1275 struct drm_nouveau_private *dev_priv = dev->dev_private;
1276 iowrite32_native(val, dev_priv->mmio + reg);
1277}
1278
Ben Skeggs2a7fdb2b2010-08-30 16:14:51 +10001279static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
Ben Skeggs49eed802010-07-23 11:17:57 +10001280{
1281 u32 tmp = nv_rd32(dev, reg);
Ben Skeggs2a7fdb2b2010-08-30 16:14:51 +10001282 nv_wr32(dev, reg, (tmp & ~mask) | val);
1283 return tmp;
Ben Skeggs49eed802010-07-23 11:17:57 +10001284}
1285
Ben Skeggs6ee73862009-12-11 19:24:15 +10001286static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1287{
1288 struct drm_nouveau_private *dev_priv = dev->dev_private;
1289 return ioread8(dev_priv->mmio + reg);
1290}
1291
1292static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1293{
1294 struct drm_nouveau_private *dev_priv = dev->dev_private;
1295 iowrite8(val, dev_priv->mmio + reg);
1296}
1297
Francisco Jerez4b5c1522010-09-07 17:34:44 +02001298#define nv_wait(dev, reg, mask, val) \
Ben Skeggs6ee73862009-12-11 19:24:15 +10001299 nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
1300
1301/* PRAMIN access */
1302static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1303{
1304 struct drm_nouveau_private *dev_priv = dev->dev_private;
1305 return ioread32_native(dev_priv->ramin + offset);
1306}
1307
1308static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1309{
1310 struct drm_nouveau_private *dev_priv = dev->dev_private;
1311 iowrite32_native(val, dev_priv->ramin + offset);
1312}
1313
1314/* object access */
Ben Skeggsb3beb162010-09-01 15:24:29 +10001315extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1316extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001317
1318/*
1319 * Logging
1320 * Argument d is (struct drm_device *).
1321 */
1322#define NV_PRINTK(level, d, fmt, arg...) \
1323 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1324 pci_name(d->pdev), ##arg)
1325#ifndef NV_DEBUG_NOTRACE
1326#define NV_DEBUG(d, fmt, arg...) do { \
Maarten Maathuisef2bb502009-12-13 16:53:12 +01001327 if (drm_debug & DRM_UT_DRIVER) { \
1328 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1329 __LINE__, ##arg); \
1330 } \
1331} while (0)
1332#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1333 if (drm_debug & DRM_UT_KMS) { \
Ben Skeggs6ee73862009-12-11 19:24:15 +10001334 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1335 __LINE__, ##arg); \
1336 } \
1337} while (0)
1338#else
1339#define NV_DEBUG(d, fmt, arg...) do { \
Maarten Maathuisef2bb502009-12-13 16:53:12 +01001340 if (drm_debug & DRM_UT_DRIVER) \
1341 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1342} while (0)
1343#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1344 if (drm_debug & DRM_UT_KMS) \
Ben Skeggs6ee73862009-12-11 19:24:15 +10001345 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1346} while (0)
1347#endif
1348#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1349#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1350#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1351#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1352#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1353
1354/* nouveau_reg_debug bitmask */
1355enum {
1356 NOUVEAU_REG_DEBUG_MC = 0x1,
1357 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1358 NOUVEAU_REG_DEBUG_FB = 0x4,
1359 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1360 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1361 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1362 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1363 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1364 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1365 NOUVEAU_REG_DEBUG_EVO = 0x200,
1366};
1367
1368#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1369 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1370 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1371} while (0)
1372
1373static inline bool
1374nv_two_heads(struct drm_device *dev)
1375{
1376 struct drm_nouveau_private *dev_priv = dev->dev_private;
1377 const int impl = dev->pci_device & 0x0ff0;
1378
1379 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1380 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1381 return true;
1382
1383 return false;
1384}
1385
1386static inline bool
1387nv_gf4_disp_arch(struct drm_device *dev)
1388{
1389 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1390}
1391
1392static inline bool
1393nv_two_reg_pll(struct drm_device *dev)
1394{
1395 struct drm_nouveau_private *dev_priv = dev->dev_private;
1396 const int impl = dev->pci_device & 0x0ff0;
1397
1398 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1399 return true;
1400 return false;
1401}
1402
Francisco Jerezacae1162010-08-15 14:31:31 +02001403static inline bool
1404nv_match_device(struct drm_device *dev, unsigned device,
1405 unsigned sub_vendor, unsigned sub_device)
1406{
1407 return dev->pdev->device == device &&
1408 dev->pdev->subsystem_vendor == sub_vendor &&
1409 dev->pdev->subsystem_device == sub_device;
1410}
1411
Francisco Jerezf03a3142009-12-26 02:42:45 +01001412#define NV_SW 0x0000506e
1413#define NV_SW_DMA_SEMAPHORE 0x00000060
1414#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1415#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1416#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
1417#define NV_SW_DMA_VBLSEM 0x0000018c
1418#define NV_SW_VBLSEM_OFFSET 0x00000400
1419#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1420#define NV_SW_VBLSEM_RELEASE 0x00000408
Ben Skeggs6ee73862009-12-11 19:24:15 +10001421
1422#endif /* __NOUVEAU_DRV_H__ */