blob: 7439079f5eed9c58bc9d39e0fc92795e29adc7dd [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
20#include <linux/mm.h>
21#include <linux/module.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
24
25#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000026#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070027
28/*
29 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
30 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
31 * of which use ARM any more). See the "Databook" from Synopsys for
32 * information beyond what licensees probably provide.
33 *
34 * The driver has currently been tested only with the Atmel AT32AP7000,
35 * which does not support descriptor writeback.
36 */
37
Viresh Kumar327e6972012-02-01 16:12:26 +053038#define DWC_DEFAULT_CTLLO(_chan) ({ \
39 struct dw_dma_slave *__slave = (_chan->private); \
40 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
41 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
42 int _dms = __slave ? __slave->dst_master : 0; \
43 int _sms = __slave ? __slave->src_master : 1; \
44 u8 _smsize = __slave ? _sconfig->src_maxburst : \
45 DW_DMA_MSIZE_16; \
46 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
47 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000048 \
Viresh Kumar327e6972012-02-01 16:12:26 +053049 (DWC_CTLL_DST_MSIZE(_dmsize) \
50 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000051 | DWC_CTLL_LLP_D_EN \
52 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053053 | DWC_CTLL_DMS(_dms) \
54 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000055 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070056
57/*
58 * This is configuration-dependent and usually a funny size like 4095.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070059 *
60 * Note that this is a transfer count, i.e. if we transfer 32-bit
Viresh Kumar418e7402011-03-04 15:42:50 +053061 * words, we can do 16380 bytes per descriptor.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070062 *
63 * This parameter is also system-specific.
64 */
Viresh Kumar418e7402011-03-04 15:42:50 +053065#define DWC_MAX_COUNT 4095U
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070066
67/*
68 * Number of descriptors to allocate for each channel. This should be
69 * made configurable somehow; preferably, the clients (at least the
70 * ones using slave transfers) should be able to give us a hint.
71 */
72#define NR_DESCS_PER_CHANNEL 64
73
74/*----------------------------------------------------------------------*/
75
76/*
77 * Because we're not relying on writeback from the controller (it may not
78 * even be configured into the core!) we don't need to use dma_pool. These
79 * descriptors -- and associated data -- are cacheable. We do need to make
80 * sure their dcache entries are written back before handing them off to
81 * the controller, though.
82 */
83
Dan Williams41d5e592009-01-06 11:38:21 -070084static struct device *chan2dev(struct dma_chan *chan)
85{
86 return &chan->dev->device;
87}
88static struct device *chan2parent(struct dma_chan *chan)
89{
90 return chan->dev->device.parent;
91}
92
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070093static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
94{
95 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
96}
97
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070098static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
99{
100 struct dw_desc *desc, *_desc;
101 struct dw_desc *ret = NULL;
102 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530103 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700104
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530105 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700106 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
107 if (async_tx_test_ack(&desc->txd)) {
108 list_del(&desc->desc_node);
109 ret = desc;
110 break;
111 }
Dan Williams41d5e592009-01-06 11:38:21 -0700112 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700113 i++;
114 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530115 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700116
Dan Williams41d5e592009-01-06 11:38:21 -0700117 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700118
119 return ret;
120}
121
122static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
123{
124 struct dw_desc *child;
125
Dan Williamse0bd0f82009-09-08 17:53:02 -0700126 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700127 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700128 child->txd.phys, sizeof(child->lli),
129 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700130 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700131 desc->txd.phys, sizeof(desc->lli),
132 DMA_TO_DEVICE);
133}
134
135/*
136 * Move a descriptor, including any children, to the free list.
137 * `desc' must not be on any lists.
138 */
139static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
140{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530141 unsigned long flags;
142
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700143 if (desc) {
144 struct dw_desc *child;
145
146 dwc_sync_desc_for_cpu(dwc, desc);
147
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530148 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700149 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700150 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700151 "moving child desc %p to freelist\n",
152 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700153 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700154 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700155 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530156 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700157 }
158}
159
Viresh Kumar61e183f2011-11-17 16:01:29 +0530160static void dwc_initialize(struct dw_dma_chan *dwc)
161{
162 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
163 struct dw_dma_slave *dws = dwc->chan.private;
164 u32 cfghi = DWC_CFGH_FIFO_MODE;
165 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
166
167 if (dwc->initialized == true)
168 return;
169
170 if (dws) {
171 /*
172 * We need controller-specific data to set up slave
173 * transfers.
174 */
175 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
176
177 cfghi = dws->cfg_hi;
178 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
179 }
180
181 channel_writel(dwc, CFG_LO, cfglo);
182 channel_writel(dwc, CFG_HI, cfghi);
183
184 /* Enable interrupts */
185 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530186 channel_set_bit(dw, MASK.ERROR, dwc->mask);
187
188 dwc->initialized = true;
189}
190
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700191/*----------------------------------------------------------------------*/
192
193/* Called with dwc->lock held and bh disabled */
194static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
195{
196 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
197
198 /* ASSERT: channel is idle */
199 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700200 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700201 "BUG: Attempted to start non-idle channel\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700202 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700203 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
204 channel_readl(dwc, SAR),
205 channel_readl(dwc, DAR),
206 channel_readl(dwc, LLP),
207 channel_readl(dwc, CTL_HI),
208 channel_readl(dwc, CTL_LO));
209
210 /* The tasklet will hopefully advance the queue... */
211 return;
212 }
213
Viresh Kumar61e183f2011-11-17 16:01:29 +0530214 dwc_initialize(dwc);
215
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700216 channel_writel(dwc, LLP, first->txd.phys);
217 channel_writel(dwc, CTL_LO,
218 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
219 channel_writel(dwc, CTL_HI, 0);
220 channel_set_bit(dw, CH_EN, dwc->mask);
221}
222
223/*----------------------------------------------------------------------*/
224
225static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530226dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
227 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700228{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530229 dma_async_tx_callback callback = NULL;
230 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700231 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530232 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530233 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700234
Dan Williams41d5e592009-01-06 11:38:21 -0700235 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700236
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530237 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000238 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530239 if (callback_required) {
240 callback = txd->callback;
241 param = txd->callback_param;
242 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700243
244 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530245
246 /* async_tx_ack */
247 list_for_each_entry(child, &desc->tx_list, desc_node)
248 async_tx_ack(&child->txd);
249 async_tx_ack(&desc->txd);
250
Dan Williamse0bd0f82009-09-08 17:53:02 -0700251 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700252 list_move(&desc->desc_node, &dwc->free_list);
253
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700254 if (!dwc->chan.private) {
255 struct device *parent = chan2parent(&dwc->chan);
256 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
257 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
258 dma_unmap_single(parent, desc->lli.dar,
259 desc->len, DMA_FROM_DEVICE);
260 else
261 dma_unmap_page(parent, desc->lli.dar,
262 desc->len, DMA_FROM_DEVICE);
263 }
264 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
265 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
266 dma_unmap_single(parent, desc->lli.sar,
267 desc->len, DMA_TO_DEVICE);
268 else
269 dma_unmap_page(parent, desc->lli.sar,
270 desc->len, DMA_TO_DEVICE);
271 }
272 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700273
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530274 spin_unlock_irqrestore(&dwc->lock, flags);
275
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530276 if (callback_required && callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700277 callback(param);
278}
279
280static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
281{
282 struct dw_desc *desc, *_desc;
283 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530284 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700285
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530286 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700287 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700288 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700289 "BUG: XFER bit set, but channel not idle!\n");
290
291 /* Try to continue after resetting the channel... */
292 channel_clear_bit(dw, CH_EN, dwc->mask);
293 while (dma_readl(dw, CH_EN) & dwc->mask)
294 cpu_relax();
295 }
296
297 /*
298 * Submit queued descriptors ASAP, i.e. before we go through
299 * the completed ones.
300 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700301 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530302 if (!list_empty(&dwc->queue)) {
303 list_move(dwc->queue.next, &dwc->active_list);
304 dwc_dostart(dwc, dwc_first_active(dwc));
305 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700306
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530307 spin_unlock_irqrestore(&dwc->lock, flags);
308
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700309 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530310 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700311}
312
313static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
314{
315 dma_addr_t llp;
316 struct dw_desc *desc, *_desc;
317 struct dw_desc *child;
318 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530319 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700320
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530321 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700322 llp = channel_readl(dwc, LLP);
323 status_xfer = dma_readl(dw, RAW.XFER);
324
325 if (status_xfer & dwc->mask) {
326 /* Everything we've submitted is done */
327 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530328 spin_unlock_irqrestore(&dwc->lock, flags);
329
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700330 dwc_complete_all(dw, dwc);
331 return;
332 }
333
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530334 if (list_empty(&dwc->active_list)) {
335 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000336 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530337 }
Jamie Iles087809f2011-01-21 14:11:52 +0000338
Dan Williams41d5e592009-01-06 11:38:21 -0700339 dev_vdbg(chan2dev(&dwc->chan), "scan_descriptors: llp=0x%x\n", llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700340
341 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530342 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530343 if (desc->txd.phys == llp) {
344 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700345 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530346 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530347
348 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530349 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700350 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530351 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700352 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530353 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700354
Dan Williamse0bd0f82009-09-08 17:53:02 -0700355 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530356 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700357 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530358 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700359 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530360 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700361
362 /*
363 * No descriptors so far seem to be in progress, i.e.
364 * this one must be done.
365 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530366 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530367 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530368 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700369 }
370
Dan Williams41d5e592009-01-06 11:38:21 -0700371 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700372 "BUG: All descriptors done, but channel not idle!\n");
373
374 /* Try to continue after resetting the channel... */
375 channel_clear_bit(dw, CH_EN, dwc->mask);
376 while (dma_readl(dw, CH_EN) & dwc->mask)
377 cpu_relax();
378
379 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530380 list_move(dwc->queue.next, &dwc->active_list);
381 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700382 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530383 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700384}
385
386static void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
387{
Dan Williams41d5e592009-01-06 11:38:21 -0700388 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700389 " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
390 lli->sar, lli->dar, lli->llp,
391 lli->ctlhi, lli->ctllo);
392}
393
394static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
395{
396 struct dw_desc *bad_desc;
397 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530398 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700399
400 dwc_scan_descriptors(dw, dwc);
401
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530402 spin_lock_irqsave(&dwc->lock, flags);
403
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700404 /*
405 * The descriptor currently at the head of the active list is
406 * borked. Since we don't have any way to report errors, we'll
407 * just have to scream loudly and try to carry on.
408 */
409 bad_desc = dwc_first_active(dwc);
410 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530411 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700412
413 /* Clear the error flag and try to restart the controller */
414 dma_writel(dw, CLEAR.ERROR, dwc->mask);
415 if (!list_empty(&dwc->active_list))
416 dwc_dostart(dwc, dwc_first_active(dwc));
417
418 /*
419 * KERN_CRITICAL may seem harsh, but since this only happens
420 * when someone submits a bad physical address in a
421 * descriptor, we should consider ourselves lucky that the
422 * controller flagged an error instead of scribbling over
423 * random memory locations.
424 */
Dan Williams41d5e592009-01-06 11:38:21 -0700425 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700426 "Bad descriptor submitted for DMA!\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700427 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700428 " cookie: %d\n", bad_desc->txd.cookie);
429 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700430 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700431 dwc_dump_lli(dwc, &child->lli);
432
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530433 spin_unlock_irqrestore(&dwc->lock, flags);
434
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700435 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530436 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700437}
438
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200439/* --------------------- Cyclic DMA API extensions -------------------- */
440
441inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
442{
443 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
444 return channel_readl(dwc, SAR);
445}
446EXPORT_SYMBOL(dw_dma_get_src_addr);
447
448inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
449{
450 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
451 return channel_readl(dwc, DAR);
452}
453EXPORT_SYMBOL(dw_dma_get_dst_addr);
454
455/* called with dwc->lock held and all DMAC interrupts disabled */
456static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530457 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200458{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530459 unsigned long flags;
460
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530461 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200462 void (*callback)(void *param);
463 void *callback_param;
464
465 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
466 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200467
468 callback = dwc->cdesc->period_callback;
469 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530470
471 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200472 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200473 }
474
475 /*
476 * Error and transfer complete are highly unlikely, and will most
477 * likely be due to a configuration error by the user.
478 */
479 if (unlikely(status_err & dwc->mask) ||
480 unlikely(status_xfer & dwc->mask)) {
481 int i;
482
483 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
484 "interrupt, stopping DMA transfer\n",
485 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530486
487 spin_lock_irqsave(&dwc->lock, flags);
488
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200489 dev_err(chan2dev(&dwc->chan),
490 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
491 channel_readl(dwc, SAR),
492 channel_readl(dwc, DAR),
493 channel_readl(dwc, LLP),
494 channel_readl(dwc, CTL_HI),
495 channel_readl(dwc, CTL_LO));
496
497 channel_clear_bit(dw, CH_EN, dwc->mask);
498 while (dma_readl(dw, CH_EN) & dwc->mask)
499 cpu_relax();
500
501 /* make sure DMA does not restart by loading a new list */
502 channel_writel(dwc, LLP, 0);
503 channel_writel(dwc, CTL_LO, 0);
504 channel_writel(dwc, CTL_HI, 0);
505
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200506 dma_writel(dw, CLEAR.ERROR, dwc->mask);
507 dma_writel(dw, CLEAR.XFER, dwc->mask);
508
509 for (i = 0; i < dwc->cdesc->periods; i++)
510 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530511
512 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200513 }
514}
515
516/* ------------------------------------------------------------------------- */
517
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700518static void dw_dma_tasklet(unsigned long data)
519{
520 struct dw_dma *dw = (struct dw_dma *)data;
521 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700522 u32 status_xfer;
523 u32 status_err;
524 int i;
525
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700526 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700527 status_err = dma_readl(dw, RAW.ERROR);
528
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530529 dev_vdbg(dw->dma.dev, "tasklet: status_err=%x\n", status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700530
531 for (i = 0; i < dw->dma.chancnt; i++) {
532 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200533 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530534 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200535 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700536 dwc_handle_error(dw, dwc);
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530537 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700538 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700539 }
540
541 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530542 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700543 */
544 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700545 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
546}
547
548static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
549{
550 struct dw_dma *dw = dev_id;
551 u32 status;
552
553 dev_vdbg(dw->dma.dev, "interrupt: status=0x%x\n",
554 dma_readl(dw, STATUS_INT));
555
556 /*
557 * Just disable the interrupts. We'll turn them back on in the
558 * softirq handler.
559 */
560 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700561 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
562
563 status = dma_readl(dw, STATUS_INT);
564 if (status) {
565 dev_err(dw->dma.dev,
566 "BUG: Unexpected interrupts pending: 0x%x\n",
567 status);
568
569 /* Try to recover */
570 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700571 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
572 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
573 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
574 }
575
576 tasklet_schedule(&dw->tasklet);
577
578 return IRQ_HANDLED;
579}
580
581/*----------------------------------------------------------------------*/
582
583static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
584{
585 struct dw_desc *desc = txd_to_dw_desc(tx);
586 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
587 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530588 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700589
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530590 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000591 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700592
593 /*
594 * REVISIT: We should attempt to chain as many descriptors as
595 * possible, perhaps even appending to those already submitted
596 * for DMA. But this is hard to do in a race-free manner.
597 */
598 if (list_empty(&dwc->active_list)) {
Dan Williams41d5e592009-01-06 11:38:21 -0700599 dev_vdbg(chan2dev(tx->chan), "tx_submit: started %u\n",
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700600 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700601 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530602 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700603 } else {
Dan Williams41d5e592009-01-06 11:38:21 -0700604 dev_vdbg(chan2dev(tx->chan), "tx_submit: queued %u\n",
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700605 desc->txd.cookie);
606
607 list_add_tail(&desc->desc_node, &dwc->queue);
608 }
609
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530610 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700611
612 return cookie;
613}
614
615static struct dma_async_tx_descriptor *
616dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
617 size_t len, unsigned long flags)
618{
619 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
620 struct dw_desc *desc;
621 struct dw_desc *first;
622 struct dw_desc *prev;
623 size_t xfer_count;
624 size_t offset;
625 unsigned int src_width;
626 unsigned int dst_width;
627 u32 ctllo;
628
Dan Williams41d5e592009-01-06 11:38:21 -0700629 dev_vdbg(chan2dev(chan), "prep_dma_memcpy d0x%x s0x%x l0x%zx f0x%lx\n",
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700630 dest, src, len, flags);
631
632 if (unlikely(!len)) {
Dan Williams41d5e592009-01-06 11:38:21 -0700633 dev_dbg(chan2dev(chan), "prep_dma_memcpy: length is zero!\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700634 return NULL;
635 }
636
637 /*
638 * We can be a lot more clever here, but this should take care
639 * of the most common optimization.
640 */
Viresh Kumara0227452011-03-03 15:47:18 +0530641 if (!((src | dest | len) & 7))
642 src_width = dst_width = 3;
643 else if (!((src | dest | len) & 3))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700644 src_width = dst_width = 2;
645 else if (!((src | dest | len) & 1))
646 src_width = dst_width = 1;
647 else
648 src_width = dst_width = 0;
649
Viresh Kumar327e6972012-02-01 16:12:26 +0530650 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700651 | DWC_CTLL_DST_WIDTH(dst_width)
652 | DWC_CTLL_SRC_WIDTH(src_width)
653 | DWC_CTLL_DST_INC
654 | DWC_CTLL_SRC_INC
655 | DWC_CTLL_FC_M2M;
656 prev = first = NULL;
657
658 for (offset = 0; offset < len; offset += xfer_count << src_width) {
659 xfer_count = min_t(size_t, (len - offset) >> src_width,
660 DWC_MAX_COUNT);
661
662 desc = dwc_desc_get(dwc);
663 if (!desc)
664 goto err_desc_get;
665
666 desc->lli.sar = src + offset;
667 desc->lli.dar = dest + offset;
668 desc->lli.ctllo = ctllo;
669 desc->lli.ctlhi = xfer_count;
670
671 if (!first) {
672 first = desc;
673 } else {
674 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700675 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700676 prev->txd.phys, sizeof(prev->lli),
677 DMA_TO_DEVICE);
678 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700679 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700680 }
681 prev = desc;
682 }
683
684
685 if (flags & DMA_PREP_INTERRUPT)
686 /* Trigger interrupt after last block */
687 prev->lli.ctllo |= DWC_CTLL_INT_EN;
688
689 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700690 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700691 prev->txd.phys, sizeof(prev->lli),
692 DMA_TO_DEVICE);
693
694 first->txd.flags = flags;
695 first->len = len;
696
697 return &first->txd;
698
699err_desc_get:
700 dwc_desc_put(dwc, first);
701 return NULL;
702}
703
704static struct dma_async_tx_descriptor *
705dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530706 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500707 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700708{
709 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800710 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530711 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700712 struct dw_desc *prev;
713 struct dw_desc *first;
714 u32 ctllo;
715 dma_addr_t reg;
716 unsigned int reg_width;
717 unsigned int mem_width;
718 unsigned int i;
719 struct scatterlist *sg;
720 size_t total_len = 0;
721
Dan Williams41d5e592009-01-06 11:38:21 -0700722 dev_vdbg(chan2dev(chan), "prep_dma_slave\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700723
724 if (unlikely(!dws || !sg_len))
725 return NULL;
726
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700727 prev = first = NULL;
728
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700729 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530730 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530731 reg_width = __fls(sconfig->dst_addr_width);
732 reg = sconfig->dst_addr;
733 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700734 | DWC_CTLL_DST_WIDTH(reg_width)
735 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530736 | DWC_CTLL_SRC_INC);
737
738 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
739 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
740
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700741 for_each_sg(sgl, sg, sg_len, i) {
742 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530743 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700744
745 mem = sg_phys(sg);
746 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530747
748 if (!((mem | len) & 7))
749 mem_width = 3;
750 else if (!((mem | len) & 3))
751 mem_width = 2;
752 else if (!((mem | len) & 1))
753 mem_width = 1;
754 else
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700755 mem_width = 0;
756
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530757slave_sg_todev_fill_desc:
758 desc = dwc_desc_get(dwc);
759 if (!desc) {
760 dev_err(chan2dev(chan),
761 "not enough descriptors available\n");
762 goto err_desc_get;
763 }
764
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700765 desc->lli.sar = mem;
766 desc->lli.dar = reg;
767 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530768 if ((len >> mem_width) > DWC_MAX_COUNT) {
769 dlen = DWC_MAX_COUNT << mem_width;
770 mem += dlen;
771 len -= dlen;
772 } else {
773 dlen = len;
774 len = 0;
775 }
776
777 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700778
779 if (!first) {
780 first = desc;
781 } else {
782 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700783 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700784 prev->txd.phys,
785 sizeof(prev->lli),
786 DMA_TO_DEVICE);
787 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700788 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700789 }
790 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530791 total_len += dlen;
792
793 if (len)
794 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700795 }
796 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530797 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530798 reg_width = __fls(sconfig->src_addr_width);
799 reg = sconfig->src_addr;
800 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700801 | DWC_CTLL_SRC_WIDTH(reg_width)
802 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530803 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700804
Viresh Kumar327e6972012-02-01 16:12:26 +0530805 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
806 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
807
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700808 for_each_sg(sgl, sg, sg_len, i) {
809 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530810 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700811
812 mem = sg_phys(sg);
813 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530814
815 if (!((mem | len) & 7))
816 mem_width = 3;
817 else if (!((mem | len) & 3))
818 mem_width = 2;
819 else if (!((mem | len) & 1))
820 mem_width = 1;
821 else
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822 mem_width = 0;
823
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530824slave_sg_fromdev_fill_desc:
825 desc = dwc_desc_get(dwc);
826 if (!desc) {
827 dev_err(chan2dev(chan),
828 "not enough descriptors available\n");
829 goto err_desc_get;
830 }
831
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700832 desc->lli.sar = reg;
833 desc->lli.dar = mem;
834 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530835 if ((len >> reg_width) > DWC_MAX_COUNT) {
836 dlen = DWC_MAX_COUNT << reg_width;
837 mem += dlen;
838 len -= dlen;
839 } else {
840 dlen = len;
841 len = 0;
842 }
843 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700844
845 if (!first) {
846 first = desc;
847 } else {
848 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700849 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700850 prev->txd.phys,
851 sizeof(prev->lli),
852 DMA_TO_DEVICE);
853 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700854 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700855 }
856 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530857 total_len += dlen;
858
859 if (len)
860 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700861 }
862 break;
863 default:
864 return NULL;
865 }
866
867 if (flags & DMA_PREP_INTERRUPT)
868 /* Trigger interrupt after last block */
869 prev->lli.ctllo |= DWC_CTLL_INT_EN;
870
871 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700872 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700873 prev->txd.phys, sizeof(prev->lli),
874 DMA_TO_DEVICE);
875
876 first->len = total_len;
877
878 return &first->txd;
879
880err_desc_get:
881 dwc_desc_put(dwc, first);
882 return NULL;
883}
884
Viresh Kumar327e6972012-02-01 16:12:26 +0530885/*
886 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
887 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
888 *
889 * NOTE: burst size 2 is not supported by controller.
890 *
891 * This can be done by finding least significant bit set: n & (n - 1)
892 */
893static inline void convert_burst(u32 *maxburst)
894{
895 if (*maxburst > 1)
896 *maxburst = fls(*maxburst) - 2;
897 else
898 *maxburst = 0;
899}
900
901static int
902set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
903{
904 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
905
906 /* Check if it is chan is configured for slave transfers */
907 if (!chan->private)
908 return -EINVAL;
909
910 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
911
912 convert_burst(&dwc->dma_sconfig.src_maxburst);
913 convert_burst(&dwc->dma_sconfig.dst_maxburst);
914
915 return 0;
916}
917
Linus Walleij05827632010-05-17 16:30:42 -0700918static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
919 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700920{
921 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
922 struct dw_dma *dw = to_dw_dma(chan->device);
923 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530924 unsigned long flags;
Linus Walleija7c57cf2011-04-19 08:31:32 +0800925 u32 cfglo;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700926 LIST_HEAD(list);
927
Linus Walleija7c57cf2011-04-19 08:31:32 +0800928 if (cmd == DMA_PAUSE) {
929 spin_lock_irqsave(&dwc->lock, flags);
930
931 cfglo = channel_readl(dwc, CFG_LO);
932 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
933 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
934 cpu_relax();
935
936 dwc->paused = true;
937 spin_unlock_irqrestore(&dwc->lock, flags);
938 } else if (cmd == DMA_RESUME) {
939 if (!dwc->paused)
940 return 0;
941
942 spin_lock_irqsave(&dwc->lock, flags);
943
944 cfglo = channel_readl(dwc, CFG_LO);
945 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
946 dwc->paused = false;
947
948 spin_unlock_irqrestore(&dwc->lock, flags);
949 } else if (cmd == DMA_TERMINATE_ALL) {
950 spin_lock_irqsave(&dwc->lock, flags);
951
952 channel_clear_bit(dw, CH_EN, dwc->mask);
953 while (dma_readl(dw, CH_EN) & dwc->mask)
954 cpu_relax();
955
956 dwc->paused = false;
957
958 /* active_list entries will end up before queued entries */
959 list_splice_init(&dwc->queue, &list);
960 list_splice_init(&dwc->active_list, &list);
961
962 spin_unlock_irqrestore(&dwc->lock, flags);
963
964 /* Flush all pending and queued descriptors */
965 list_for_each_entry_safe(desc, _desc, &list, desc_node)
966 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +0530967 } else if (cmd == DMA_SLAVE_CONFIG) {
968 return set_runtime_config(chan, (struct dma_slave_config *)arg);
969 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -0700970 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +0530971 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700972
Linus Walleijc3635c72010-03-26 16:44:01 -0700973 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700974}
975
976static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -0700977dwc_tx_status(struct dma_chan *chan,
978 dma_cookie_t cookie,
979 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700980{
981 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000982 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700983
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000984 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700985 if (ret != DMA_SUCCESS) {
986 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
987
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000988 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700989 }
990
Viresh Kumarabf53902011-04-15 16:03:35 +0530991 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000992 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700993
Linus Walleija7c57cf2011-04-19 08:31:32 +0800994 if (dwc->paused)
995 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700996
997 return ret;
998}
999
1000static void dwc_issue_pending(struct dma_chan *chan)
1001{
1002 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1003
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001004 if (!list_empty(&dwc->queue))
1005 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001006}
1007
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001008static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001009{
1010 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1011 struct dw_dma *dw = to_dw_dma(chan->device);
1012 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001013 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301014 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001015
Dan Williams41d5e592009-01-06 11:38:21 -07001016 dev_vdbg(chan2dev(chan), "alloc_chan_resources\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001017
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001018 /* ASSERT: channel is idle */
1019 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001020 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001021 return -EIO;
1022 }
1023
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001024 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001025
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001026 /*
1027 * NOTE: some controllers may have additional features that we
1028 * need to initialize here, like "scatter-gather" (which
1029 * doesn't mean what you think it means), and status writeback.
1030 */
1031
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301032 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001033 i = dwc->descs_allocated;
1034 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301035 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001036
1037 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1038 if (!desc) {
Dan Williams41d5e592009-01-06 11:38:21 -07001039 dev_info(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001040 "only allocated %d descriptors\n", i);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301041 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001042 break;
1043 }
1044
Dan Williamse0bd0f82009-09-08 17:53:02 -07001045 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001046 dma_async_tx_descriptor_init(&desc->txd, chan);
1047 desc->txd.tx_submit = dwc_tx_submit;
1048 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001049 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001050 sizeof(desc->lli), DMA_TO_DEVICE);
1051 dwc_desc_put(dwc, desc);
1052
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301053 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001054 i = ++dwc->descs_allocated;
1055 }
1056
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301057 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001058
Dan Williams41d5e592009-01-06 11:38:21 -07001059 dev_dbg(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001060 "alloc_chan_resources allocated %d descriptors\n", i);
1061
1062 return i;
1063}
1064
1065static void dwc_free_chan_resources(struct dma_chan *chan)
1066{
1067 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1068 struct dw_dma *dw = to_dw_dma(chan->device);
1069 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301070 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001071 LIST_HEAD(list);
1072
Dan Williams41d5e592009-01-06 11:38:21 -07001073 dev_dbg(chan2dev(chan), "free_chan_resources (descs allocated=%u)\n",
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001074 dwc->descs_allocated);
1075
1076 /* ASSERT: channel is idle */
1077 BUG_ON(!list_empty(&dwc->active_list));
1078 BUG_ON(!list_empty(&dwc->queue));
1079 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1080
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301081 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001082 list_splice_init(&dwc->free_list, &list);
1083 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301084 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001085
1086 /* Disable interrupts */
1087 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001088 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1089
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301090 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001091
1092 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001093 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1094 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095 sizeof(desc->lli), DMA_TO_DEVICE);
1096 kfree(desc);
1097 }
1098
Dan Williams41d5e592009-01-06 11:38:21 -07001099 dev_vdbg(chan2dev(chan), "free_chan_resources done\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001100}
1101
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001102/* --------------------- Cyclic DMA API extensions -------------------- */
1103
1104/**
1105 * dw_dma_cyclic_start - start the cyclic DMA transfer
1106 * @chan: the DMA channel to start
1107 *
1108 * Must be called with soft interrupts disabled. Returns zero on success or
1109 * -errno on failure.
1110 */
1111int dw_dma_cyclic_start(struct dma_chan *chan)
1112{
1113 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1114 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301115 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001116
1117 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1118 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1119 return -ENODEV;
1120 }
1121
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301122 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001123
1124 /* assert channel is idle */
1125 if (dma_readl(dw, CH_EN) & dwc->mask) {
1126 dev_err(chan2dev(&dwc->chan),
1127 "BUG: Attempted to start non-idle channel\n");
1128 dev_err(chan2dev(&dwc->chan),
1129 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
1130 channel_readl(dwc, SAR),
1131 channel_readl(dwc, DAR),
1132 channel_readl(dwc, LLP),
1133 channel_readl(dwc, CTL_HI),
1134 channel_readl(dwc, CTL_LO));
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301135 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001136 return -EBUSY;
1137 }
1138
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001139 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1140 dma_writel(dw, CLEAR.XFER, dwc->mask);
1141
1142 /* setup DMAC channel registers */
1143 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1144 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1145 channel_writel(dwc, CTL_HI, 0);
1146
1147 channel_set_bit(dw, CH_EN, dwc->mask);
1148
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301149 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001150
1151 return 0;
1152}
1153EXPORT_SYMBOL(dw_dma_cyclic_start);
1154
1155/**
1156 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1157 * @chan: the DMA channel to stop
1158 *
1159 * Must be called with soft interrupts disabled.
1160 */
1161void dw_dma_cyclic_stop(struct dma_chan *chan)
1162{
1163 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1164 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301165 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001166
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301167 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001168
1169 channel_clear_bit(dw, CH_EN, dwc->mask);
1170 while (dma_readl(dw, CH_EN) & dwc->mask)
1171 cpu_relax();
1172
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301173 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001174}
1175EXPORT_SYMBOL(dw_dma_cyclic_stop);
1176
1177/**
1178 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1179 * @chan: the DMA channel to prepare
1180 * @buf_addr: physical DMA address where the buffer starts
1181 * @buf_len: total number of bytes for the entire buffer
1182 * @period_len: number of bytes for each period
1183 * @direction: transfer direction, to or from device
1184 *
1185 * Must be called before trying to start the transfer. Returns a valid struct
1186 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1187 */
1188struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1189 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301190 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001191{
1192 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301193 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001194 struct dw_cyclic_desc *cdesc;
1195 struct dw_cyclic_desc *retval = NULL;
1196 struct dw_desc *desc;
1197 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001198 unsigned long was_cyclic;
1199 unsigned int reg_width;
1200 unsigned int periods;
1201 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301202 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001203
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301204 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001205 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301206 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001207 dev_dbg(chan2dev(&dwc->chan),
1208 "queue and/or active list are not empty\n");
1209 return ERR_PTR(-EBUSY);
1210 }
1211
1212 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301213 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001214 if (was_cyclic) {
1215 dev_dbg(chan2dev(&dwc->chan),
1216 "channel already prepared for cyclic DMA\n");
1217 return ERR_PTR(-EBUSY);
1218 }
1219
1220 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301221
1222 if (direction == DMA_MEM_TO_DEV)
1223 reg_width = __ffs(sconfig->dst_addr_width);
1224 else
1225 reg_width = __ffs(sconfig->src_addr_width);
1226
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001227 periods = buf_len / period_len;
1228
1229 /* Check for too big/unaligned periods and unaligned DMA buffer. */
1230 if (period_len > (DWC_MAX_COUNT << reg_width))
1231 goto out_err;
1232 if (unlikely(period_len & ((1 << reg_width) - 1)))
1233 goto out_err;
1234 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1235 goto out_err;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301236 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001237 goto out_err;
1238
1239 retval = ERR_PTR(-ENOMEM);
1240
1241 if (periods > NR_DESCS_PER_CHANNEL)
1242 goto out_err;
1243
1244 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1245 if (!cdesc)
1246 goto out_err;
1247
1248 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1249 if (!cdesc->desc)
1250 goto out_err_alloc;
1251
1252 for (i = 0; i < periods; i++) {
1253 desc = dwc_desc_get(dwc);
1254 if (!desc)
1255 goto out_err_desc_get;
1256
1257 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301258 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301259 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001260 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301261 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001262 | DWC_CTLL_DST_WIDTH(reg_width)
1263 | DWC_CTLL_SRC_WIDTH(reg_width)
1264 | DWC_CTLL_DST_FIX
1265 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001266 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301267
1268 desc->lli.ctllo |= sconfig->device_fc ?
1269 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1270 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1271
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001272 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301273 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001274 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301275 desc->lli.sar = sconfig->src_addr;
1276 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001277 | DWC_CTLL_SRC_WIDTH(reg_width)
1278 | DWC_CTLL_DST_WIDTH(reg_width)
1279 | DWC_CTLL_DST_INC
1280 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001281 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301282
1283 desc->lli.ctllo |= sconfig->device_fc ?
1284 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1285 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1286
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001287 break;
1288 default:
1289 break;
1290 }
1291
1292 desc->lli.ctlhi = (period_len >> reg_width);
1293 cdesc->desc[i] = desc;
1294
1295 if (last) {
1296 last->lli.llp = desc->txd.phys;
1297 dma_sync_single_for_device(chan2parent(chan),
1298 last->txd.phys, sizeof(last->lli),
1299 DMA_TO_DEVICE);
1300 }
1301
1302 last = desc;
1303 }
1304
1305 /* lets make a cyclic list */
1306 last->lli.llp = cdesc->desc[0]->txd.phys;
1307 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1308 sizeof(last->lli), DMA_TO_DEVICE);
1309
1310 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%08x len %zu "
1311 "period %zu periods %d\n", buf_addr, buf_len,
1312 period_len, periods);
1313
1314 cdesc->periods = periods;
1315 dwc->cdesc = cdesc;
1316
1317 return cdesc;
1318
1319out_err_desc_get:
1320 while (i--)
1321 dwc_desc_put(dwc, cdesc->desc[i]);
1322out_err_alloc:
1323 kfree(cdesc);
1324out_err:
1325 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1326 return (struct dw_cyclic_desc *)retval;
1327}
1328EXPORT_SYMBOL(dw_dma_cyclic_prep);
1329
1330/**
1331 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1332 * @chan: the DMA channel to free
1333 */
1334void dw_dma_cyclic_free(struct dma_chan *chan)
1335{
1336 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1337 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1338 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1339 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301340 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001341
1342 dev_dbg(chan2dev(&dwc->chan), "cyclic free\n");
1343
1344 if (!cdesc)
1345 return;
1346
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301347 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001348
1349 channel_clear_bit(dw, CH_EN, dwc->mask);
1350 while (dma_readl(dw, CH_EN) & dwc->mask)
1351 cpu_relax();
1352
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001353 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1354 dma_writel(dw, CLEAR.XFER, dwc->mask);
1355
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301356 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001357
1358 for (i = 0; i < cdesc->periods; i++)
1359 dwc_desc_put(dwc, cdesc->desc[i]);
1360
1361 kfree(cdesc->desc);
1362 kfree(cdesc);
1363
1364 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1365}
1366EXPORT_SYMBOL(dw_dma_cyclic_free);
1367
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001368/*----------------------------------------------------------------------*/
1369
1370static void dw_dma_off(struct dw_dma *dw)
1371{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301372 int i;
1373
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001374 dma_writel(dw, CFG, 0);
1375
1376 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001377 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1378 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1379 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1380
1381 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1382 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301383
1384 for (i = 0; i < dw->dma.chancnt; i++)
1385 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001386}
1387
1388static int __init dw_probe(struct platform_device *pdev)
1389{
1390 struct dw_dma_platform_data *pdata;
1391 struct resource *io;
1392 struct dw_dma *dw;
1393 size_t size;
1394 int irq;
1395 int err;
1396 int i;
1397
Viresh Kumar6c618c92012-02-01 16:12:22 +05301398 pdata = dev_get_platdata(&pdev->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001399 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1400 return -EINVAL;
1401
1402 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1403 if (!io)
1404 return -EINVAL;
1405
1406 irq = platform_get_irq(pdev, 0);
1407 if (irq < 0)
1408 return irq;
1409
1410 size = sizeof(struct dw_dma);
1411 size += pdata->nr_channels * sizeof(struct dw_dma_chan);
1412 dw = kzalloc(size, GFP_KERNEL);
1413 if (!dw)
1414 return -ENOMEM;
1415
1416 if (!request_mem_region(io->start, DW_REGLEN, pdev->dev.driver->name)) {
1417 err = -EBUSY;
1418 goto err_kfree;
1419 }
1420
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001421 dw->regs = ioremap(io->start, DW_REGLEN);
1422 if (!dw->regs) {
1423 err = -ENOMEM;
1424 goto err_release_r;
1425 }
1426
1427 dw->clk = clk_get(&pdev->dev, "hclk");
1428 if (IS_ERR(dw->clk)) {
1429 err = PTR_ERR(dw->clk);
1430 goto err_clk;
1431 }
1432 clk_enable(dw->clk);
1433
1434 /* force dma off, just in case */
1435 dw_dma_off(dw);
1436
1437 err = request_irq(irq, dw_dma_interrupt, 0, "dw_dmac", dw);
1438 if (err)
1439 goto err_irq;
1440
1441 platform_set_drvdata(pdev, dw);
1442
1443 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1444
1445 dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1446
1447 INIT_LIST_HEAD(&dw->dma.channels);
Barry Song463894702011-09-15 03:06:30 -07001448 for (i = 0; i < pdata->nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001449 struct dw_dma_chan *dwc = &dw->chan[i];
1450
1451 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001452 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301453 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1454 list_add_tail(&dwc->chan.device_node,
1455 &dw->dma.channels);
1456 else
1457 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001458
Viresh Kumar93317e82011-03-03 15:47:22 +05301459 /* 7 is highest priority & 0 is lowest. */
1460 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Viresh Kumare8d9f872012-02-01 16:12:21 +05301461 dwc->priority = pdata->nr_channels - i - 1;
Viresh Kumar93317e82011-03-03 15:47:22 +05301462 else
1463 dwc->priority = i;
1464
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001465 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1466 spin_lock_init(&dwc->lock);
1467 dwc->mask = 1 << i;
1468
1469 INIT_LIST_HEAD(&dwc->active_list);
1470 INIT_LIST_HEAD(&dwc->queue);
1471 INIT_LIST_HEAD(&dwc->free_list);
1472
1473 channel_clear_bit(dw, CH_EN, dwc->mask);
1474 }
1475
1476 /* Clear/disable all interrupts on all channels. */
1477 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001478 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1479 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1480 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1481
1482 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001483 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1484 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1485 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1486
1487 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1488 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001489 if (pdata->is_private)
1490 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001491 dw->dma.dev = &pdev->dev;
1492 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1493 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1494
1495 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1496
1497 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001498 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001499
Linus Walleij07934482010-03-26 16:50:49 -07001500 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001501 dw->dma.device_issue_pending = dwc_issue_pending;
1502
1503 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1504
1505 printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
Barry Song463894702011-09-15 03:06:30 -07001506 dev_name(&pdev->dev), pdata->nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001507
1508 dma_async_device_register(&dw->dma);
1509
1510 return 0;
1511
1512err_irq:
1513 clk_disable(dw->clk);
1514 clk_put(dw->clk);
1515err_clk:
1516 iounmap(dw->regs);
1517 dw->regs = NULL;
1518err_release_r:
1519 release_resource(io);
1520err_kfree:
1521 kfree(dw);
1522 return err;
1523}
1524
1525static int __exit dw_remove(struct platform_device *pdev)
1526{
1527 struct dw_dma *dw = platform_get_drvdata(pdev);
1528 struct dw_dma_chan *dwc, *_dwc;
1529 struct resource *io;
1530
1531 dw_dma_off(dw);
1532 dma_async_device_unregister(&dw->dma);
1533
1534 free_irq(platform_get_irq(pdev, 0), dw);
1535 tasklet_kill(&dw->tasklet);
1536
1537 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1538 chan.device_node) {
1539 list_del(&dwc->chan.device_node);
1540 channel_clear_bit(dw, CH_EN, dwc->mask);
1541 }
1542
1543 clk_disable(dw->clk);
1544 clk_put(dw->clk);
1545
1546 iounmap(dw->regs);
1547 dw->regs = NULL;
1548
1549 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1550 release_mem_region(io->start, DW_REGLEN);
1551
1552 kfree(dw);
1553
1554 return 0;
1555}
1556
1557static void dw_shutdown(struct platform_device *pdev)
1558{
1559 struct dw_dma *dw = platform_get_drvdata(pdev);
1560
1561 dw_dma_off(platform_get_drvdata(pdev));
1562 clk_disable(dw->clk);
1563}
1564
Magnus Damm4a256b52009-07-08 13:22:18 +02001565static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001566{
Magnus Damm4a256b52009-07-08 13:22:18 +02001567 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001568 struct dw_dma *dw = platform_get_drvdata(pdev);
1569
1570 dw_dma_off(platform_get_drvdata(pdev));
1571 clk_disable(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301572
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001573 return 0;
1574}
1575
Magnus Damm4a256b52009-07-08 13:22:18 +02001576static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001577{
Magnus Damm4a256b52009-07-08 13:22:18 +02001578 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001579 struct dw_dma *dw = platform_get_drvdata(pdev);
1580
1581 clk_enable(dw->clk);
1582 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1583 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001584}
1585
Alexey Dobriyan47145212009-12-14 18:00:08 -08001586static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001587 .suspend_noirq = dw_suspend_noirq,
1588 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301589 .freeze_noirq = dw_suspend_noirq,
1590 .thaw_noirq = dw_resume_noirq,
1591 .restore_noirq = dw_resume_noirq,
1592 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001593};
1594
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001595static struct platform_driver dw_driver = {
1596 .remove = __exit_p(dw_remove),
1597 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001598 .driver = {
1599 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001600 .pm = &dw_dev_pm_ops,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001601 },
1602};
1603
1604static int __init dw_init(void)
1605{
1606 return platform_driver_probe(&dw_driver, dw_probe);
1607}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301608subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001609
1610static void __exit dw_exit(void)
1611{
1612 platform_driver_unregister(&dw_driver);
1613}
1614module_exit(dw_exit);
1615
1616MODULE_LICENSE("GPL v2");
1617MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001618MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumaraecb7b62011-05-24 14:04:09 +05301619MODULE_AUTHOR("Viresh Kumar <viresh.kumar@st.com>");