blob: af41c6fd1254876028866b53a323fe2edb1aac8b [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/gfp.h>
Tejun Heoedb33662005-07-28 10:36:22 +090023#include <linux/pci.h>
24#include <linux/blkdev.h>
25#include <linux/delay.h>
26#include <linux/interrupt.h>
27#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050028#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090029#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050030#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090032
33#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090034#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090035
Tejun Heoedb33662005-07-28 10:36:22 +090036/*
37 * Port request block (PRB) 32 bytes
38 */
39struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040040 __le16 ctrl;
41 __le16 prot;
42 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090043 u8 fis[6 * 4];
44};
45
46/*
47 * Scatter gather entry (SGE) 16 bytes
48 */
49struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040050 __le64 addr;
51 __le32 cnt;
52 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090053};
54
Tejun Heoedb33662005-07-28 10:36:22 +090055
56enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 SIL24_HOST_BAR = 0,
58 SIL24_PORT_BAR = 2,
59
Tejun Heo93e26182007-11-22 18:46:57 +090060 /* sil24 fetches in chunks of 64bytes. The first block
61 * contains the PRB and two SGEs. From the second block, it's
62 * consisted of four SGEs and called SGT. Calculate the
63 * number of SGTs that fit into one page.
64 */
65 SIL24_PRB_SZ = sizeof(struct sil24_prb)
66 + 2 * sizeof(struct sil24_sge),
67 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
68 / (4 * sizeof(struct sil24_sge)),
69
70 /* This will give us one unused SGEs for ATA. This extra SGE
71 * will be used to store CDB for ATAPI devices.
72 */
73 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
74
Tejun Heoedb33662005-07-28 10:36:22 +090075 /*
76 * Global controller registers (128 bytes @ BAR0)
77 */
78 /* 32 bit regs */
79 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
80 HOST_CTRL = 0x40,
81 HOST_IRQ_STAT = 0x44,
82 HOST_PHY_CFG = 0x48,
83 HOST_BIST_CTRL = 0x50,
84 HOST_BIST_PTRN = 0x54,
85 HOST_BIST_STAT = 0x58,
86 HOST_MEM_BIST_STAT = 0x5c,
87 HOST_FLASH_CMD = 0x70,
88 /* 8 bit regs */
89 HOST_FLASH_DATA = 0x74,
90 HOST_TRANSITION_DETECT = 0x75,
91 HOST_GPIO_CTRL = 0x76,
92 HOST_I2C_ADDR = 0x78, /* 32 bit */
93 HOST_I2C_DATA = 0x7c,
94 HOST_I2C_XFER_CNT = 0x7e,
95 HOST_I2C_CTRL = 0x7f,
96
97 /* HOST_SLOT_STAT bits */
98 HOST_SSTAT_ATTN = (1 << 31),
99
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900100 /* HOST_CTRL bits */
101 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
102 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
103 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
104 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
105 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +0900106 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900107
Tejun Heoedb33662005-07-28 10:36:22 +0900108 /*
109 * Port registers
110 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
111 */
112 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900113
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900114 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900115 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900116
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900117 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900118 PORT_PMP_STATUS = 0x0000, /* port device status offset */
119 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
120 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
121
Tejun Heoedb33662005-07-28 10:36:22 +0900122 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900123 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
124 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
125 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
126 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
127 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900128 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900129 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
130 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900131 PORT_FIS_CFG = 0x1028,
132 PORT_FIFO_THRES = 0x102c,
133 /* 16 bit regs */
134 PORT_DECODE_ERR_CNT = 0x1040,
135 PORT_DECODE_ERR_THRESH = 0x1042,
136 PORT_CRC_ERR_CNT = 0x1044,
137 PORT_CRC_ERR_THRESH = 0x1046,
138 PORT_HSHK_ERR_CNT = 0x1048,
139 PORT_HSHK_ERR_THRESH = 0x104a,
140 /* 32 bit regs */
141 PORT_PHY_CFG = 0x1050,
142 PORT_SLOT_STAT = 0x1800,
143 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900144 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900145 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
146 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
147 PORT_SCONTROL = 0x1f00,
148 PORT_SSTATUS = 0x1f04,
149 PORT_SERROR = 0x1f08,
150 PORT_SACTIVE = 0x1f0c,
151
152 /* PORT_CTRL_STAT bits */
153 PORT_CS_PORT_RST = (1 << 0), /* port reset */
154 PORT_CS_DEV_RST = (1 << 1), /* device reset */
155 PORT_CS_INIT = (1 << 2), /* port initialize */
156 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900157 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900158 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900159 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900160 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900161 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900162
163 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
164 /* bits[11:0] are masked */
165 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
166 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
167 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
168 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
169 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
170 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900171 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
172 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
173 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
174 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
175 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900176 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900177
Tejun Heo88ce7552006-05-15 20:58:32 +0900178 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900179 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900180 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900181
Tejun Heoedb33662005-07-28 10:36:22 +0900182 /* bits[27:16] are unmasked (raw) */
183 PORT_IRQ_RAW_SHIFT = 16,
184 PORT_IRQ_MASKED_MASK = 0x7ff,
185 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
186
187 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
188 PORT_IRQ_STEER_SHIFT = 30,
189 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
190
191 /* PORT_CMD_ERR constants */
192 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
193 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
194 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
195 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
196 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
197 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
198 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
199 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
200 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
201 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
202 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
203 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
204 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
205 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
206 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
207 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
208 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
209 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
210 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900211 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900212 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900213 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900214
Tejun Heod10cb352005-11-16 16:56:49 +0900215 /* bits of PRB control field */
216 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
217 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
218 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
219 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
220 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
221
222 /* PRB protocol field */
223 PRB_PROT_PACKET = (1 << 0),
224 PRB_PROT_TCQ = (1 << 1),
225 PRB_PROT_NCQ = (1 << 2),
226 PRB_PROT_READ = (1 << 3),
227 PRB_PROT_WRITE = (1 << 4),
228 PRB_PROT_TRANSPARENT = (1 << 5),
229
Tejun Heoedb33662005-07-28 10:36:22 +0900230 /*
231 * Other constants
232 */
233 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900234 SGE_LNK = (1 << 30), /* linked list
235 Points to SGT, not SGE */
236 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
237 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900238
Tejun Heoaee10a02006-05-15 21:03:56 +0900239 SIL24_MAX_CMDS = 31,
240
Tejun Heoedb33662005-07-28 10:36:22 +0900241 /* board id */
242 BID_SIL3124 = 0,
243 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400244 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900245
Tejun Heo9466d852006-04-11 22:32:18 +0900246 /* host flags */
247 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900248 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900249 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
Tejun Heo3454dc62007-09-23 13:19:54 +0900250 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo37024e82006-04-11 22:32:19 +0900251 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900252
Tejun Heoedb33662005-07-28 10:36:22 +0900253 IRQ_STAT_4PORTS = 0xf,
254};
255
Tejun Heo69ad1852005-11-18 14:16:45 +0900256struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900257 struct sil24_prb prb;
Tejun Heo93e26182007-11-22 18:46:57 +0900258 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heoedb33662005-07-28 10:36:22 +0900259};
260
Tejun Heo69ad1852005-11-18 14:16:45 +0900261struct sil24_atapi_block {
262 struct sil24_prb prb;
263 u8 cdb[16];
Tejun Heo93e26182007-11-22 18:46:57 +0900264 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heo69ad1852005-11-18 14:16:45 +0900265};
266
267union sil24_cmd_block {
268 struct sil24_ata_block ata;
269 struct sil24_atapi_block atapi;
270};
271
Tejun Heo88ce7552006-05-15 20:58:32 +0900272static struct sil24_cerr_info {
273 unsigned int err_mask, action;
274 const char *desc;
275} sil24_cerr_db[] = {
Tejun Heof90f0822007-10-26 16:12:41 +0900276 [0] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900277 "device error" },
Tejun Heof90f0822007-10-26 16:12:41 +0900278 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900279 "device error via D2H FIS" },
Tejun Heof90f0822007-10-26 16:12:41 +0900280 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900281 "device error via SDB FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900282 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900283 "error in data FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900284 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900285 "failed to transmit command FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900286 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900287 "protocol mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900288 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900289 "data directon mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900290 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900291 "ran out of SGEs while writing" },
Tejun Heocf480622008-01-24 00:05:14 +0900292 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900293 "ran out of SGEs while reading" },
Tejun Heocf480622008-01-24 00:05:14 +0900294 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900295 "invalid data directon for ATAPI CDB" },
Tejun Heocf480622008-01-24 00:05:14 +0900296 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo7293fa82008-01-13 13:49:22 +0900297 "SGT not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900298 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900299 "PCI target abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900300 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900301 "PCI master abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900302 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900303 "PCI parity error while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900304 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900305 "PRB not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900306 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900307 "PCI target abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900308 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900309 "PCI master abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900310 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900311 "PCI parity error while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900312 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900313 "undefined error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900314 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900315 "PCI target abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900316 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900317 "PCI master abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900318 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900319 "PCI parity error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900320 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900321 "FIS received while sending service FIS" },
322};
323
Tejun Heoedb33662005-07-28 10:36:22 +0900324/*
325 * ap->private_data
326 *
327 * The preview driver always returned 0 for status. We emulate it
328 * here from the previous interrupt.
329 */
330struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900331 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900332 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo23818032007-09-23 13:19:54 +0900333 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900334};
335
Alancd0d3bb2007-03-02 00:56:15 +0000336static void sil24_dev_config(struct ata_device *dev);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900337static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
338static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
Tejun Heo3454dc62007-09-23 13:19:54 +0900339static int sil24_qc_defer(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900340static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900341static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo79f97da2008-04-07 22:47:20 +0900342static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
Tejun Heo3454dc62007-09-23 13:19:54 +0900343static void sil24_pmp_attach(struct ata_port *ap);
344static void sil24_pmp_detach(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900345static void sil24_freeze(struct ata_port *ap);
346static void sil24_thaw(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900347static int sil24_softreset(struct ata_link *link, unsigned int *class,
348 unsigned long deadline);
349static int sil24_hardreset(struct ata_link *link, unsigned int *class,
350 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900351static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
352 unsigned long deadline);
Tejun Heo88ce7552006-05-15 20:58:32 +0900353static void sil24_error_handler(struct ata_port *ap);
354static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900355static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900356static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700357#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900358static int sil24_pci_device_resume(struct pci_dev *pdev);
Tejun Heo3454dc62007-09-23 13:19:54 +0900359static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700360#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900361
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500362static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400363 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
364 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
365 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800366 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Tejun Heo464b3282008-07-02 17:50:23 +0900367 { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400368 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
369 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
370
Tejun Heo1fcce832005-10-09 09:31:33 -0400371 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900372};
373
374static struct pci_driver sil24_pci_driver = {
375 .name = DRV_NAME,
376 .id_table = sil24_pci_tbl,
377 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900378 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700379#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900380 .suspend = ata_pci_device_suspend,
381 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700382#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900383};
384
Jeff Garzik193515d2005-11-07 00:59:37 -0500385static struct scsi_host_template sil24_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900386 ATA_NCQ_SHT(DRV_NAME),
Tejun Heoaee10a02006-05-15 21:03:56 +0900387 .can_queue = SIL24_MAX_CMDS,
Tejun Heo93e26182007-11-22 18:46:57 +0900388 .sg_tablesize = SIL24_MAX_SGE,
Tejun Heoedb33662005-07-28 10:36:22 +0900389 .dma_boundary = ATA_DMA_BOUNDARY,
Tejun Heoedb33662005-07-28 10:36:22 +0900390};
391
Tejun Heo029cfd62008-03-25 12:22:49 +0900392static struct ata_port_operations sil24_ops = {
393 .inherits = &sata_pmp_port_ops,
Tejun Heo69ad1852005-11-18 14:16:45 +0900394
Tejun Heo3454dc62007-09-23 13:19:54 +0900395 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900396 .qc_prep = sil24_qc_prep,
397 .qc_issue = sil24_qc_issue,
Tejun Heo79f97da2008-04-07 22:47:20 +0900398 .qc_fill_rtf = sil24_qc_fill_rtf,
Tejun Heoedb33662005-07-28 10:36:22 +0900399
Tejun Heo88ce7552006-05-15 20:58:32 +0900400 .freeze = sil24_freeze,
401 .thaw = sil24_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900402 .softreset = sil24_softreset,
403 .hardreset = sil24_hardreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900404 .pmp_softreset = sil24_softreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900405 .pmp_hardreset = sil24_pmp_hardreset,
Tejun Heo88ce7552006-05-15 20:58:32 +0900406 .error_handler = sil24_error_handler,
407 .post_internal_cmd = sil24_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900408 .dev_config = sil24_dev_config,
409
410 .scr_read = sil24_scr_read,
411 .scr_write = sil24_scr_write,
412 .pmp_attach = sil24_pmp_attach,
413 .pmp_detach = sil24_pmp_detach,
Tejun Heo88ce7552006-05-15 20:58:32 +0900414
Tejun Heoedb33662005-07-28 10:36:22 +0900415 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900416#ifdef CONFIG_PM
417 .port_resume = sil24_port_resume,
418#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900419};
420
Vivek Mahajandae77212009-11-16 11:49:22 +0530421static int sata_sil24_msi; /* Disable MSI */
422module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
423MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
424
Tejun Heo042c21f2005-10-09 09:35:46 -0400425/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400426 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400427 * Current maxium is 4.
428 */
429#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
430#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
431
Tejun Heo4447d352007-04-17 23:44:08 +0900432static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900433 /* sil_3124 */
434 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400435 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900436 SIL24_FLAG_PCIX_IRQ_WOC,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100437 .pio_mask = ATA_PIO4,
438 .mwdma_mask = ATA_MWDMA2,
439 .udma_mask = ATA_UDMA5,
Tejun Heoedb33662005-07-28 10:36:22 +0900440 .port_ops = &sil24_ops,
441 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500442 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900443 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400444 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100445 .pio_mask = ATA_PIO4,
446 .mwdma_mask = ATA_MWDMA2,
447 .udma_mask = ATA_UDMA5,
Tejun Heo042c21f2005-10-09 09:35:46 -0400448 .port_ops = &sil24_ops,
449 },
450 /* sil_3131/sil_3531 */
451 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400452 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100453 .pio_mask = ATA_PIO4,
454 .mwdma_mask = ATA_MWDMA2,
455 .udma_mask = ATA_UDMA5,
Tejun Heoedb33662005-07-28 10:36:22 +0900456 .port_ops = &sil24_ops,
457 },
458};
459
Tejun Heoaee10a02006-05-15 21:03:56 +0900460static int sil24_tag(int tag)
461{
462 if (unlikely(ata_tag_internal(tag)))
463 return 0;
464 return tag;
465}
466
Tejun Heo350756f2008-04-07 22:47:21 +0900467static unsigned long sil24_port_offset(struct ata_port *ap)
468{
469 return ap->port_no * PORT_REGS_SIZE;
470}
471
472static void __iomem *sil24_port_base(struct ata_port *ap)
473{
474 return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
475}
476
Alancd0d3bb2007-03-02 00:56:15 +0000477static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900478{
Tejun Heo350756f2008-04-07 22:47:21 +0900479 void __iomem *port = sil24_port_base(dev->link->ap);
Tejun Heo69ad1852005-11-18 14:16:45 +0900480
Tejun Heo6e7846e2006-02-12 23:32:58 +0900481 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900482 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
483 else
484 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
485}
486
Tejun Heoe59f0da2007-07-16 14:29:39 +0900487static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900488{
Tejun Heo350756f2008-04-07 22:47:21 +0900489 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900490 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100491 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900492
Tejun Heoe59f0da2007-07-16 14:29:39 +0900493 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
494 memcpy_fromio(fis, prb->fis, sizeof(fis));
495 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900496}
497
Tejun Heoedb33662005-07-28 10:36:22 +0900498static int sil24_scr_map[] = {
499 [SCR_CONTROL] = 0,
500 [SCR_STATUS] = 1,
501 [SCR_ERROR] = 2,
502 [SCR_ACTIVE] = 3,
503};
504
Tejun Heo82ef04f2008-07-31 17:02:40 +0900505static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900506{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900507 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900508
Tejun Heoedb33662005-07-28 10:36:22 +0900509 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100510 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900511 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900512 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
513 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900514 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900515 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900516}
517
Tejun Heo82ef04f2008-07-31 17:02:40 +0900518static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900519{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900520 void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900521
Tejun Heoedb33662005-07-28 10:36:22 +0900522 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100523 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900524 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
525 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900526 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900527 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900528 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900529}
530
Tejun Heo23818032007-09-23 13:19:54 +0900531static void sil24_config_port(struct ata_port *ap)
532{
Tejun Heo350756f2008-04-07 22:47:21 +0900533 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900534
535 /* configure IRQ WoC */
536 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
537 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
538 else
539 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
540
541 /* zero error counters. */
Colin Tuckley7a4f8762010-06-04 16:19:51 +0200542 writew(0x8000, port + PORT_DECODE_ERR_THRESH);
543 writew(0x8000, port + PORT_CRC_ERR_THRESH);
544 writew(0x8000, port + PORT_HSHK_ERR_THRESH);
545 writew(0x0000, port + PORT_DECODE_ERR_CNT);
546 writew(0x0000, port + PORT_CRC_ERR_CNT);
547 writew(0x0000, port + PORT_HSHK_ERR_CNT);
Tejun Heo23818032007-09-23 13:19:54 +0900548
549 /* always use 64bit activation */
550 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
551
552 /* clear port multiplier enable and resume bits */
553 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
554}
555
Tejun Heo3454dc62007-09-23 13:19:54 +0900556static void sil24_config_pmp(struct ata_port *ap, int attached)
557{
Tejun Heo350756f2008-04-07 22:47:21 +0900558 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900559
560 if (attached)
561 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
562 else
563 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
564}
565
566static void sil24_clear_pmp(struct ata_port *ap)
567{
Tejun Heo350756f2008-04-07 22:47:21 +0900568 void __iomem *port = sil24_port_base(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900569 int i;
570
571 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
572
573 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
574 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
575
576 writel(0, pmp_base + PORT_PMP_STATUS);
577 writel(0, pmp_base + PORT_PMP_QACTIVE);
578 }
579}
580
Tejun Heob5bc4212006-04-11 22:32:19 +0900581static int sil24_init_port(struct ata_port *ap)
582{
Tejun Heo350756f2008-04-07 22:47:21 +0900583 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900584 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900585 u32 tmp;
586
Tejun Heo3454dc62007-09-23 13:19:54 +0900587 /* clear PMP error status */
Tejun Heo071f44b2008-04-07 22:47:22 +0900588 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +0900589 sil24_clear_pmp(ap);
590
Tejun Heob5bc4212006-04-11 22:32:19 +0900591 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200592 ata_wait_register(ap, port + PORT_CTRL_STAT,
Tejun Heob5bc4212006-04-11 22:32:19 +0900593 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
Tejun Heo97750ce2010-09-06 17:56:29 +0200594 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
Tejun Heob5bc4212006-04-11 22:32:19 +0900595 PORT_CS_RDY, 0, 10, 100);
596
Tejun Heo23818032007-09-23 13:19:54 +0900597 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
598 pp->do_port_rst = 1;
Tejun Heocf480622008-01-24 00:05:14 +0900599 ap->link.eh_context.i.action |= ATA_EH_RESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900600 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900601 }
602
Tejun Heob5bc4212006-04-11 22:32:19 +0900603 return 0;
604}
605
Tejun Heo37b99cb2007-07-16 14:29:39 +0900606static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
607 const struct ata_taskfile *tf,
608 int is_cmd, u32 ctrl,
609 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900610{
Tejun Heo350756f2008-04-07 22:47:21 +0900611 void __iomem *port = sil24_port_base(ap);
Tejun Heoca451602005-11-18 14:14:01 +0900612 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900613 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900614 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900615 u32 irq_enabled, irq_mask, irq_stat;
616 int rc;
617
618 prb->ctrl = cpu_to_le16(ctrl);
619 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
620
621 /* temporarily plug completion and error interrupts */
622 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
623 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
624
Catalin Marinas10823452010-06-10 17:02:12 +0100625 /*
626 * The barrier is required to ensure that writes to cmd_block reach
627 * the memory before the write to PORT_CMD_ACTIVATE.
628 */
629 wmb();
Tejun Heo37b99cb2007-07-16 14:29:39 +0900630 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
631 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
632
633 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
Tejun Heo97750ce2010-09-06 17:56:29 +0200634 irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
Tejun Heo37b99cb2007-07-16 14:29:39 +0900635 10, timeout_msec);
636
637 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
638 irq_stat >>= PORT_IRQ_RAW_SHIFT;
639
640 if (irq_stat & PORT_IRQ_COMPLETE)
641 rc = 0;
642 else {
643 /* force port into known state */
644 sil24_init_port(ap);
645
646 if (irq_stat & PORT_IRQ_ERROR)
647 rc = -EIO;
648 else
649 rc = -EBUSY;
650 }
651
652 /* restore IRQ enabled */
653 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
654
655 return rc;
656}
657
Tejun Heo071f44b2008-04-07 22:47:22 +0900658static int sil24_softreset(struct ata_link *link, unsigned int *class,
659 unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900660{
Tejun Heocc0680a2007-08-06 18:36:23 +0900661 struct ata_port *ap = link->ap;
Tejun Heo071f44b2008-04-07 22:47:22 +0900662 int pmp = sata_srst_pmp(link);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900663 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900664 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900665 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900666 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900667
Tejun Heo07b73472006-02-10 23:58:48 +0900668 DPRINTK("ENTER\n");
669
Tejun Heo2555d6c2006-04-11 22:32:19 +0900670 /* put the port into known state */
671 if (sil24_init_port(ap)) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400672 reason = "port not ready";
Tejun Heo2555d6c2006-04-11 22:32:19 +0900673 goto err;
674 }
675
Tejun Heo0eaa6052006-04-11 22:32:19 +0900676 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900677 if (time_after(deadline, jiffies))
678 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900679
Tejun Heocc0680a2007-08-06 18:36:23 +0900680 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900681 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
682 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900683 if (rc == -EBUSY) {
684 reason = "timeout";
685 goto err;
686 } else if (rc) {
687 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900688 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900689 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900690
Tejun Heoe59f0da2007-07-16 14:29:39 +0900691 sil24_read_tf(ap, 0, &tf);
692 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900693
Tejun Heo07b73472006-02-10 23:58:48 +0900694 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900695 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900696
697 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900698 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900699 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900700}
701
Tejun Heocc0680a2007-08-06 18:36:23 +0900702static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900703 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900704{
Tejun Heocc0680a2007-08-06 18:36:23 +0900705 struct ata_port *ap = link->ap;
Tejun Heo350756f2008-04-07 22:47:21 +0900706 void __iomem *port = sil24_port_base(ap);
Tejun Heo23818032007-09-23 13:19:54 +0900707 struct sil24_port_priv *pp = ap->private_data;
708 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900709 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900710 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900711 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900712
Tejun Heo23818032007-09-23 13:19:54 +0900713 retry:
714 /* Sometimes, DEV_RST is not enough to recover the controller.
715 * This happens often after PM DMA CS errata.
716 */
717 if (pp->do_port_rst) {
718 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
719 "state, performing PORT_RST\n");
720
721 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200722 ata_msleep(ap, 10);
Tejun Heo23818032007-09-23 13:19:54 +0900723 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo97750ce2010-09-06 17:56:29 +0200724 ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
Tejun Heo23818032007-09-23 13:19:54 +0900725 10, 5000);
726
727 /* restore port configuration */
728 sil24_config_port(ap);
729 sil24_config_pmp(ap, ap->nr_pmp_links);
730
731 pp->do_port_rst = 0;
732 did_port_rst = 1;
733 }
734
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900735 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900736 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900737
738 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900739 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900740 tout_msec = 5000;
741
742 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
Tejun Heo97750ce2010-09-06 17:56:29 +0200743 tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400744 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
745 tout_msec);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900746
Tejun Heoe8e008e2006-05-31 18:27:59 +0900747 /* SStatus oscillates between zero and valid status after
748 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900749 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900750 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900751 if (rc) {
752 reason = "PHY debouncing failed";
753 goto err;
754 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900755
756 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900757 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900758 return 0;
759 reason = "link not ready";
760 goto err;
761 }
762
Tejun Heoe8e008e2006-05-31 18:27:59 +0900763 /* Sil24 doesn't store signature FIS after hardreset, so we
764 * can't wait for BSY to clear. Some devices take a long time
765 * to get ready and those devices will choke if we don't wait
766 * for BSY clearance here. Tell libata to perform follow-up
767 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900768 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900769 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900770
771 err:
Tejun Heo23818032007-09-23 13:19:54 +0900772 if (!did_port_rst) {
773 pp->do_port_rst = 1;
774 goto retry;
775 }
776
Tejun Heocc0680a2007-08-06 18:36:23 +0900777 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900778 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900779}
780
Tejun Heoedb33662005-07-28 10:36:22 +0900781static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900782 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900783{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400784 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400785 struct sil24_sge *last_sge = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900786 unsigned int si;
Tejun Heoedb33662005-07-28 10:36:22 +0900787
Tejun Heoff2aeb12007-12-05 16:43:11 +0900788 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Tejun Heoedb33662005-07-28 10:36:22 +0900789 sge->addr = cpu_to_le64(sg_dma_address(sg));
790 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400791 sge->flags = 0;
792
793 last_sge = sge;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400794 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900795 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400796
Tejun Heoff2aeb12007-12-05 16:43:11 +0900797 last_sge->flags = cpu_to_le32(SGE_TRM);
Tejun Heoedb33662005-07-28 10:36:22 +0900798}
799
Tejun Heo3454dc62007-09-23 13:19:54 +0900800static int sil24_qc_defer(struct ata_queued_cmd *qc)
801{
802 struct ata_link *link = qc->dev->link;
803 struct ata_port *ap = link->ap;
804 u8 prot = qc->tf.protocol;
Tejun Heo3454dc62007-09-23 13:19:54 +0900805
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900806 /*
807 * There is a bug in the chip:
808 * Port LRAM Causes the PRB/SGT Data to be Corrupted
809 * If the host issues a read request for LRAM and SActive registers
810 * while active commands are available in the port, PRB/SGT data in
811 * the LRAM can become corrupted. This issue applies only when
812 * reading from, but not writing to, the LRAM.
813 *
814 * Therefore, reading LRAM when there is no particular error [and
815 * other commands may be outstanding] is prohibited.
816 *
817 * To avoid this bug there are two situations where a command must run
818 * exclusive of any other commands on the port:
819 *
820 * - ATAPI commands which check the sense data
821 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
822 * set.
823 *
824 */
Tejun Heo405e66b2007-11-27 19:28:53 +0900825 int is_excl = (ata_is_atapi(prot) ||
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900826 (qc->flags & ATA_QCFLAG_RESULT_TF));
827
Tejun Heo3454dc62007-09-23 13:19:54 +0900828 if (unlikely(ap->excl_link)) {
829 if (link == ap->excl_link) {
830 if (ap->nr_active_links)
831 return ATA_DEFER_PORT;
832 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
833 } else
834 return ATA_DEFER_PORT;
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900835 } else if (unlikely(is_excl)) {
Tejun Heo3454dc62007-09-23 13:19:54 +0900836 ap->excl_link = link;
837 if (ap->nr_active_links)
838 return ATA_DEFER_PORT;
839 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
840 }
841
842 return ata_std_qc_defer(qc);
843}
844
Tejun Heoedb33662005-07-28 10:36:22 +0900845static void sil24_qc_prep(struct ata_queued_cmd *qc)
846{
847 struct ata_port *ap = qc->ap;
848 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900849 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900850 struct sil24_prb *prb;
851 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900852 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900853
Tejun Heoaee10a02006-05-15 21:03:56 +0900854 cb = &pp->cmd_block[sil24_tag(qc->tag)];
855
Tejun Heo405e66b2007-11-27 19:28:53 +0900856 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900857 prb = &cb->ata.prb;
858 sge = cb->ata.sge;
Robert Hancock4f1a0ee2009-07-30 14:11:29 -0600859 if (ata_is_data(qc->tf.protocol)) {
860 u16 prot = 0;
861 ctrl = PRB_CTRL_PROTOCOL;
862 if (ata_is_ncq(qc->tf.protocol))
863 prot |= PRB_PROT_NCQ;
864 if (qc->tf.flags & ATA_TFLAG_WRITE)
865 prot |= PRB_PROT_WRITE;
866 else
867 prot |= PRB_PROT_READ;
868 prb->prot = cpu_to_le16(prot);
869 }
Tejun Heo405e66b2007-11-27 19:28:53 +0900870 } else {
Tejun Heo69ad1852005-11-18 14:16:45 +0900871 prb = &cb->atapi.prb;
872 sge = cb->atapi.sge;
Dan Carpenter14e45c12010-06-09 14:01:54 +0200873 memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
Tejun Heo6e7846e2006-02-12 23:32:58 +0900874 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900875
Tejun Heo405e66b2007-11-27 19:28:53 +0900876 if (ata_is_data(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900877 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900878 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900879 else
Tejun Heobad28a32006-04-11 22:32:19 +0900880 ctrl = PRB_CTRL_PACKET_READ;
881 }
Tejun Heoedb33662005-07-28 10:36:22 +0900882 }
883
Tejun Heobad28a32006-04-11 22:32:19 +0900884 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900885 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900886
887 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900888 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900889}
890
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900891static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900892{
893 struct ata_port *ap = qc->ap;
894 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo350756f2008-04-07 22:47:21 +0900895 void __iomem *port = sil24_port_base(ap);
Tejun Heoaee10a02006-05-15 21:03:56 +0900896 unsigned int tag = sil24_tag(qc->tag);
897 dma_addr_t paddr;
898 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900899
Tejun Heoaee10a02006-05-15 21:03:56 +0900900 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
901 activate = port + PORT_CMD_ACTIVATE + tag * 8;
902
Catalin Marinas10823452010-06-10 17:02:12 +0100903 /*
904 * The barrier is required to ensure that writes to cmd_block reach
905 * the memory before the write to PORT_CMD_ACTIVATE.
906 */
907 wmb();
Tejun Heoaee10a02006-05-15 21:03:56 +0900908 writel((u32)paddr, activate);
909 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900910
Tejun Heoedb33662005-07-28 10:36:22 +0900911 return 0;
912}
913
Tejun Heo79f97da2008-04-07 22:47:20 +0900914static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
915{
916 sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
917 return true;
918}
919
Tejun Heo3454dc62007-09-23 13:19:54 +0900920static void sil24_pmp_attach(struct ata_port *ap)
921{
Tejun Heo906c1ff2008-05-19 01:15:13 +0900922 u32 *gscr = ap->link.device->gscr;
923
Tejun Heo3454dc62007-09-23 13:19:54 +0900924 sil24_config_pmp(ap, 1);
925 sil24_init_port(ap);
Tejun Heo906c1ff2008-05-19 01:15:13 +0900926
927 if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
928 sata_pmp_gscr_devid(gscr) == 0x4140) {
929 ata_port_printk(ap, KERN_INFO,
930 "disabling NCQ support due to sil24-mv4140 quirk\n");
931 ap->flags &= ~ATA_FLAG_NCQ;
932 }
Tejun Heo3454dc62007-09-23 13:19:54 +0900933}
934
935static void sil24_pmp_detach(struct ata_port *ap)
936{
937 sil24_init_port(ap);
938 sil24_config_pmp(ap, 0);
Tejun Heo906c1ff2008-05-19 01:15:13 +0900939
940 ap->flags |= ATA_FLAG_NCQ;
Tejun Heo3454dc62007-09-23 13:19:54 +0900941}
942
Tejun Heo3454dc62007-09-23 13:19:54 +0900943static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
944 unsigned long deadline)
945{
946 int rc;
947
948 rc = sil24_init_port(link->ap);
949 if (rc) {
950 ata_link_printk(link, KERN_ERR,
951 "hardreset failed (port not ready)\n");
952 return rc;
953 }
954
Tejun Heo5958e302008-04-07 22:47:20 +0900955 return sata_std_hardreset(link, class, deadline);
Tejun Heo3454dc62007-09-23 13:19:54 +0900956}
957
Tejun Heo88ce7552006-05-15 20:58:32 +0900958static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900959{
Tejun Heo350756f2008-04-07 22:47:21 +0900960 void __iomem *port = sil24_port_base(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900961
Tejun Heo88ce7552006-05-15 20:58:32 +0900962 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
963 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900964 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900965 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
966}
Tejun Heo87466182005-08-17 13:08:57 +0900967
Tejun Heo88ce7552006-05-15 20:58:32 +0900968static void sil24_thaw(struct ata_port *ap)
969{
Tejun Heo350756f2008-04-07 22:47:21 +0900970 void __iomem *port = sil24_port_base(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900971 u32 tmp;
972
973 /* clear IRQ */
974 tmp = readl(port + PORT_IRQ_STAT);
975 writel(tmp, port + PORT_IRQ_STAT);
976
977 /* turn IRQ back on */
978 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
979}
980
981static void sil24_error_intr(struct ata_port *ap)
982{
Tejun Heo350756f2008-04-07 22:47:21 +0900983 void __iomem *port = sil24_port_base(ap);
Tejun Heoe59f0da2007-07-16 14:29:39 +0900984 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +0900985 struct ata_queued_cmd *qc = NULL;
986 struct ata_link *link;
987 struct ata_eh_info *ehi;
988 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +0900989 u32 irq_stat;
990
991 /* on error, we need to clear IRQ explicitly */
992 irq_stat = readl(port + PORT_IRQ_STAT);
993 writel(irq_stat, port + PORT_IRQ_STAT);
994
995 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +0900996 link = &ap->link;
997 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900998 ata_ehi_clear_desc(ehi);
999
1000 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1001
Tejun Heo854c73a2007-09-23 13:14:11 +09001002 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +09001003 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +09001004 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +09001005 }
1006
Tejun Heo05429252006-05-31 18:28:20 +09001007 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1008 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001009 ata_ehi_push_desc(ehi, "%s",
1010 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1011 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +09001012 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +09001013 }
1014
Tejun Heo88ce7552006-05-15 20:58:32 +09001015 if (irq_stat & PORT_IRQ_UNK_FIS) {
1016 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001017 ehi->action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001018 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +09001019 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +08001020 }
Tejun Heo88ce7552006-05-15 20:58:32 +09001021
1022 /* deal with command error */
1023 if (irq_stat & PORT_IRQ_ERROR) {
1024 struct sil24_cerr_info *ci = NULL;
1025 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +09001026 u32 context, cerr;
1027 int pmp;
1028
1029 abort = 1;
1030
1031 /* DMA Context Switch Failure in Port Multiplier Mode
1032 * errata. If we have active commands to 3 or more
1033 * devices, any error condition on active devices can
1034 * corrupt DMA context switching.
1035 */
1036 if (ap->nr_active_links >= 3) {
1037 ehi->err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001038 ehi->action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001039 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001040 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001041 freeze = 1;
1042 }
1043
1044 /* find out the offending link and qc */
Tejun Heo071f44b2008-04-07 22:47:22 +09001045 if (sata_pmp_attached(ap)) {
Tejun Heo3454dc62007-09-23 13:19:54 +09001046 context = readl(port + PORT_CONTEXT);
1047 pmp = (context >> 5) & 0xf;
1048
1049 if (pmp < ap->nr_pmp_links) {
1050 link = &ap->pmp_link[pmp];
1051 ehi = &link->eh_info;
1052 qc = ata_qc_from_tag(ap, link->active_tag);
1053
1054 ata_ehi_clear_desc(ehi);
1055 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1056 irq_stat);
1057 } else {
1058 err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001059 action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001060 freeze = 1;
1061 }
1062 } else
1063 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001064
1065 /* analyze CMD_ERR */
1066 cerr = readl(port + PORT_CMD_ERR);
1067 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1068 ci = &sil24_cerr_db[cerr];
1069
1070 if (ci && ci->desc) {
1071 err_mask |= ci->err_mask;
1072 action |= ci->action;
Tejun Heocf480622008-01-24 00:05:14 +09001073 if (action & ATA_EH_RESET)
Tejun Heoc2e14f12008-01-13 14:04:16 +09001074 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001075 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001076 } else {
1077 err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001078 action |= ATA_EH_RESET;
Tejun Heoc2e14f12008-01-13 14:04:16 +09001079 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001080 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001081 cerr);
1082 }
1083
1084 /* record error info */
Tejun Heo520d06f2008-04-07 22:47:21 +09001085 if (qc)
Tejun Heo88ce7552006-05-15 20:58:32 +09001086 qc->err_mask |= err_mask;
Tejun Heo520d06f2008-04-07 22:47:21 +09001087 else
Tejun Heo88ce7552006-05-15 20:58:32 +09001088 ehi->err_mask |= err_mask;
1089
1090 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001091
1092 /* if PMP, resume */
Tejun Heo071f44b2008-04-07 22:47:22 +09001093 if (sata_pmp_attached(ap))
Tejun Heo3454dc62007-09-23 13:19:54 +09001094 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001095 }
1096
1097 /* freeze or abort */
1098 if (freeze)
1099 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001100 else if (abort) {
1101 if (qc)
1102 ata_link_abort(qc->dev->link);
1103 else
1104 ata_port_abort(ap);
1105 }
Tejun Heo87466182005-08-17 13:08:57 +09001106}
1107
Tejun Heoedb33662005-07-28 10:36:22 +09001108static inline void sil24_host_intr(struct ata_port *ap)
1109{
Tejun Heo350756f2008-04-07 22:47:21 +09001110 void __iomem *port = sil24_port_base(ap);
Tejun Heoaee10a02006-05-15 21:03:56 +09001111 u32 slot_stat, qc_active;
1112 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001113
Tejun Heo228f47b2007-09-23 12:37:05 +09001114 /* If PCIX_IRQ_WOC, there's an inherent race window between
1115 * clearing IRQ pending status and reading PORT_SLOT_STAT
1116 * which may cause spurious interrupts afterwards. This is
1117 * unavoidable and much better than losing interrupts which
1118 * happens if IRQ pending is cleared after reading
1119 * PORT_SLOT_STAT.
1120 */
1121 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1122 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1123
Tejun Heoedb33662005-07-28 10:36:22 +09001124 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001125
Tejun Heo88ce7552006-05-15 20:58:32 +09001126 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1127 sil24_error_intr(ap);
1128 return;
1129 }
Tejun Heo37024e82006-04-11 22:32:19 +09001130
Tejun Heoaee10a02006-05-15 21:03:56 +09001131 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
Tejun Heo79f97da2008-04-07 22:47:20 +09001132 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heoaee10a02006-05-15 21:03:56 +09001133 if (rc > 0)
1134 return;
1135 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001136 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001137 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001138 ehi->action |= ATA_EH_RESET;
Tejun Heoaee10a02006-05-15 21:03:56 +09001139 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001140 return;
1141 }
1142
Tejun Heo228f47b2007-09-23 12:37:05 +09001143 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1144 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Tejun Heo88ce7552006-05-15 20:58:32 +09001145 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +09001146 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001147 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001148}
1149
David Howells7d12e782006-10-05 14:55:46 +01001150static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001151{
Jeff Garzikcca39742006-08-24 03:19:22 -04001152 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001153 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001154 unsigned handled = 0;
1155 u32 status;
1156 int i;
1157
Tejun Heo0d5ff562007-02-01 15:06:36 +09001158 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001159
Tejun Heo06460ae2005-08-17 13:08:52 +09001160 if (status == 0xffffffff) {
1161 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1162 "PCI fault or device removal?\n");
1163 goto out;
1164 }
1165
Tejun Heoedb33662005-07-28 10:36:22 +09001166 if (!(status & IRQ_STAT_4PORTS))
1167 goto out;
1168
Jeff Garzikcca39742006-08-24 03:19:22 -04001169 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001170
Jeff Garzikcca39742006-08-24 03:19:22 -04001171 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001172 if (status & (1 << i)) {
Tejun Heo3e4ec342010-05-10 21:41:30 +02001173 sil24_host_intr(host->ports[i]);
1174 handled++;
Tejun Heoedb33662005-07-28 10:36:22 +09001175 }
1176
Jeff Garzikcca39742006-08-24 03:19:22 -04001177 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001178 out:
1179 return IRQ_RETVAL(handled);
1180}
1181
Tejun Heo88ce7552006-05-15 20:58:32 +09001182static void sil24_error_handler(struct ata_port *ap)
1183{
Tejun Heo23818032007-09-23 13:19:54 +09001184 struct sil24_port_priv *pp = ap->private_data;
1185
Tejun Heo3454dc62007-09-23 13:19:54 +09001186 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001187 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001188
Tejun Heoa1efdab2008-03-25 12:22:50 +09001189 sata_pmp_error_handler(ap);
Tejun Heo23818032007-09-23 13:19:54 +09001190
1191 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001192}
1193
1194static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1195{
1196 struct ata_port *ap = qc->ap;
1197
Tejun Heo88ce7552006-05-15 20:58:32 +09001198 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001199 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1200 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001201}
1202
Tejun Heoedb33662005-07-28 10:36:22 +09001203static int sil24_port_start(struct ata_port *ap)
1204{
Jeff Garzikcca39742006-08-24 03:19:22 -04001205 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001206 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001207 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001208 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001209 dma_addr_t cb_dma;
1210
Tejun Heo24dc5f32007-01-20 16:00:28 +09001211 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001212 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001213 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001214
Tejun Heo24dc5f32007-01-20 16:00:28 +09001215 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001216 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001217 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001218 memset(cb, 0, cb_size);
1219
Tejun Heoedb33662005-07-28 10:36:22 +09001220 pp->cmd_block = cb;
1221 pp->cmd_block_dma = cb_dma;
1222
1223 ap->private_data = pp;
1224
Tejun Heo350756f2008-04-07 22:47:21 +09001225 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1226 ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
1227
Tejun Heoedb33662005-07-28 10:36:22 +09001228 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001229}
1230
Tejun Heo4447d352007-04-17 23:44:08 +09001231static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001232{
Tejun Heo4447d352007-04-17 23:44:08 +09001233 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001234 u32 tmp;
1235 int i;
1236
1237 /* GPIO off */
1238 writel(0, host_base + HOST_FLASH_CMD);
1239
1240 /* clear global reset & mask interrupts during initialization */
1241 writel(0, host_base + HOST_CTRL);
1242
1243 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001244 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001245 struct ata_port *ap = host->ports[i];
Tejun Heo350756f2008-04-07 22:47:21 +09001246 void __iomem *port = sil24_port_base(ap);
1247
Tejun Heo2a41a612006-07-03 16:07:27 +09001248
1249 /* Initial PHY setting */
1250 writel(0x20c, port + PORT_PHY_CFG);
1251
1252 /* Clear port RST */
1253 tmp = readl(port + PORT_CTRL_STAT);
1254 if (tmp & PORT_CS_PORT_RST) {
1255 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo97750ce2010-09-06 17:56:29 +02001256 tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
Tejun Heo2a41a612006-07-03 16:07:27 +09001257 PORT_CS_PORT_RST,
1258 PORT_CS_PORT_RST, 10, 100);
1259 if (tmp & PORT_CS_PORT_RST)
Tejun Heo4447d352007-04-17 23:44:08 +09001260 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001261 "failed to clear port RST\n");
Tejun Heo2a41a612006-07-03 16:07:27 +09001262 }
1263
Tejun Heo23818032007-09-23 13:19:54 +09001264 /* configure port */
1265 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001266 }
1267
1268 /* Turn on interrupts */
1269 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1270}
1271
Tejun Heoedb33662005-07-28 10:36:22 +09001272static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1273{
Tejun Heo93e26182007-11-22 18:46:57 +09001274 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001275 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001276 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1277 const struct ata_port_info *ppi[] = { &pi, NULL };
1278 void __iomem * const *iomap;
1279 struct ata_host *host;
Tejun Heo350756f2008-04-07 22:47:21 +09001280 int rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001281 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001282
Tejun Heo93e26182007-11-22 18:46:57 +09001283 /* cause link error if sil24_cmd_block is sized wrongly */
1284 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1285 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1286
Tejun Heoedb33662005-07-28 10:36:22 +09001287 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001288 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001289
Tejun Heo4447d352007-04-17 23:44:08 +09001290 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001291 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001292 if (rc)
1293 return rc;
1294
Tejun Heo0d5ff562007-02-01 15:06:36 +09001295 rc = pcim_iomap_regions(pdev,
1296 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1297 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001298 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001299 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001300 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001301
Tejun Heo4447d352007-04-17 23:44:08 +09001302 /* apply workaround for completion IRQ loss on PCI-X errata */
1303 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1304 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1305 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1306 dev_printk(KERN_INFO, &pdev->dev,
1307 "Applying completion IRQ loss on PCI-X "
1308 "errata fix\n");
1309 else
1310 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1311 }
1312
1313 /* allocate and fill host */
1314 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1315 SIL24_FLAG2NPORTS(ppi[0]->flags));
1316 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001317 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001318 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001319
Tejun Heo4447d352007-04-17 23:44:08 +09001320 /* configure and activate the device */
Yang Hongyang6a355282009-04-06 19:01:13 -07001321 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
1322 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Tejun Heo26ec6342006-04-11 22:32:19 +09001323 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -07001324 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Tejun Heo26ec6342006-04-11 22:32:19 +09001325 if (rc) {
1326 dev_printk(KERN_ERR, &pdev->dev,
1327 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001328 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001329 }
1330 }
1331 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07001332 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Tejun Heo26ec6342006-04-11 22:32:19 +09001333 if (rc) {
1334 dev_printk(KERN_ERR, &pdev->dev,
1335 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001336 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001337 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001338 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Tejun Heo26ec6342006-04-11 22:32:19 +09001339 if (rc) {
1340 dev_printk(KERN_ERR, &pdev->dev,
1341 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001342 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001343 }
Tejun Heoedb33662005-07-28 10:36:22 +09001344 }
1345
Tejun Heoe8b3b5e2008-10-25 14:26:54 +09001346 /* Set max read request size to 4096. This slightly increases
1347 * write throughput for pci-e variants.
1348 */
1349 pcie_set_readrq(pdev, 4096);
1350
Tejun Heo4447d352007-04-17 23:44:08 +09001351 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001352
Vivek Mahajandae77212009-11-16 11:49:22 +05301353 if (sata_sil24_msi && !pci_enable_msi(pdev)) {
1354 dev_printk(KERN_INFO, &pdev->dev, "Using MSI\n");
1355 pci_intx(pdev, 0);
1356 }
1357
Tejun Heoedb33662005-07-28 10:36:22 +09001358 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001359 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1360 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001361}
1362
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001363#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001364static int sil24_pci_device_resume(struct pci_dev *pdev)
1365{
Jeff Garzikcca39742006-08-24 03:19:22 -04001366 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001367 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001368 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001369
Tejun Heo553c4aa2006-12-26 19:39:50 +09001370 rc = ata_pci_device_do_resume(pdev);
1371 if (rc)
1372 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001373
1374 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001375 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001376
Tejun Heo4447d352007-04-17 23:44:08 +09001377 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001378
Jeff Garzikcca39742006-08-24 03:19:22 -04001379 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001380
1381 return 0;
1382}
Tejun Heo3454dc62007-09-23 13:19:54 +09001383
1384static int sil24_port_resume(struct ata_port *ap)
1385{
1386 sil24_config_pmp(ap, ap->nr_pmp_links);
1387 return 0;
1388}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001389#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001390
Tejun Heoedb33662005-07-28 10:36:22 +09001391static int __init sil24_init(void)
1392{
Pavel Roskinb7887192006-08-10 18:13:18 +09001393 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001394}
1395
1396static void __exit sil24_exit(void)
1397{
1398 pci_unregister_driver(&sil24_pci_driver);
1399}
1400
1401MODULE_AUTHOR("Tejun Heo");
1402MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1403MODULE_LICENSE("GPL");
1404MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1405
1406module_init(sil24_init);
1407module_exit(sil24_exit);