blob: 9de4265973510a7fdd655b1ac844ad7190c794ac [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Author: Armin Kuster <akuster@mvista.com>
3 *
4 * 2001 (c) MontaVista, Software, Inc. This file is licensed under
5 * the terms of the GNU General Public License version 2. This program
6 * is licensed "as is" without any warranty of any kind, whether express
7 * or implied.
8 */
9
10#ifdef __KERNEL__
11#ifndef __ASM_IBMSTB4_H__
12#define __ASM_IBMSTB4_H__
13
14#include <linux/config.h>
15
16/* serial port defines */
17#define STB04xxx_IO_BASE ((uint)0xe0000000)
18#define PPC4xx_PCI_IO_ADDR STB04xxx_IO_BASE
19#define PPC4xx_ONB_IO_PADDR STB04xxx_IO_BASE
20#define PPC4xx_ONB_IO_VADDR ((uint)0xe0000000)
21#define PPC4xx_ONB_IO_SIZE ((uint)14*64*1024)
22
23/*
24 * map STB04xxx internal i/o address (0x400x00xx) to an address
25 * which is below the 2GB limit...
26 *
27 * 4000 000x uart1 -> 0xe000 000x
28 * 4001 00xx ppu
29 * 4002 00xx smart card
30 * 4003 000x iic
31 * 4004 000x uart0
32 * 4005 0xxx timer
33 * 4006 00xx gpio
34 * 4007 00xx smart card
35 * 400b 000x iic
36 * 400c 000x scp
37 * 400d 000x modem
38 * 400e 000x uart2
39*/
40#define STB04xxx_MAP_IO_ADDR(a) (((uint)(a)) + (STB04xxx_IO_BASE - 0x40000000))
41
42#define RS_TABLE_SIZE 3
43#define UART0_INT 20
44
45#ifdef __BOOTER__
46#define UART0_IO_BASE 0x40040000
47#else
48#define UART0_IO_BASE 0xe0040000
49#endif
50
51#define UART1_INT 21
52
53#ifdef __BOOTER__
54#define UART1_IO_BASE 0x40000000
55#else
56#define UART1_IO_BASE 0xe0000000
57#endif
58
59#define UART2_INT 31
60#ifdef __BOOTER__
61#define UART2_IO_BASE 0x400e0000
62#else
63#define UART2_IO_BASE 0xe00e0000
64#endif
65
66#define IDE0_BASE 0x400F0000
67#define IDE0_SIZE 0x200
68#define IDE0_IRQ 25
69#define IIC0_BASE 0x40030000
70#define IIC1_BASE 0x400b0000
71#define OPB0_BASE 0x40000000
72#define GPIO0_BASE 0x40060000
73
Matt Porter886b9fa2005-09-03 15:55:32 -070074#define USB0_BASE 0x40010000
75#define USB0_SIZE 0xA0
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#define USB0_IRQ 18
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78#define IIC_NUMS 2
79#define UART_NUMS 3
80#define IIC0_IRQ 9
81#define IIC1_IRQ 10
82#define IIC_OWN 0x55
83#define IIC_CLOCK 50
84
85#define BD_EMAC_ADDR(e,i) bi_enetaddr[i]
86
87#define STD_UART_OP(num) \
88 { 0, BASE_BAUD, 0, UART##num##_INT, \
89 (ASYNC_BOOT_AUTOCONF | ASYNC_SKIP_TEST), \
90 iomem_base: (u8 *)UART##num##_IO_BASE, \
91 io_type: SERIAL_IO_MEM},
92
93#if defined(CONFIG_UART0_TTYS0)
94#define SERIAL_DEBUG_IO_BASE UART0_IO_BASE
95#define SERIAL_PORT_DFNS \
96 STD_UART_OP(0) \
97 STD_UART_OP(1) \
98 STD_UART_OP(2)
99#endif
100
101#if defined(CONFIG_UART0_TTYS1)
102#define SERIAL_DEBUG_IO_BASE UART2_IO_BASE
103#define SERIAL_PORT_DFNS \
104 STD_UART_OP(1) \
105 STD_UART_OP(0) \
106 STD_UART_OP(2)
107#endif
108
109#if defined(CONFIG_UART0_TTYS2)
110#define SERIAL_DEBUG_IO_BASE UART2_IO_BASE
111#define SERIAL_PORT_DFNS \
112 STD_UART_OP(2) \
113 STD_UART_OP(0) \
114 STD_UART_OP(1)
115#endif
116
117#define DCRN_BE_BASE 0x090
118#define DCRN_DMA0_BASE 0x0C0
119#define DCRN_DMA1_BASE 0x0C8
120#define DCRN_DMA2_BASE 0x0D0
121#define DCRN_DMA3_BASE 0x0D8
122#define DCRNCAP_DMA_CC 1 /* have DMA chained count capability */
123#define DCRN_DMASR_BASE 0x0E0
124#define DCRN_PLB0_BASE 0x054
125#define DCRN_PLB1_BASE 0x064
126#define DCRN_POB0_BASE 0x0B0
127#define DCRN_SCCR_BASE 0x120
128#define DCRN_UIC0_BASE 0x040
129#define DCRN_BE_BASE 0x090
130#define DCRN_DMA0_BASE 0x0C0
131#define DCRN_DMA1_BASE 0x0C8
132#define DCRN_DMA2_BASE 0x0D0
133#define DCRN_DMA3_BASE 0x0D8
134#define DCRN_CIC_BASE 0x030
135#define DCRN_DMASR_BASE 0x0E0
136#define DCRN_EBIMC_BASE 0x070
137#define DCRN_DCRX_BASE 0x020
138#define DCRN_CPMFR_BASE 0x102
139#define DCRN_SCCR_BASE 0x120
140#define UIC0 DCRN_UIC0_BASE
141
142#define IBM_CPM_IIC0 0x80000000 /* IIC 0 interface */
143#define IBM_CPM_USB0 0x40000000 /* IEEE-1284 */
144#define IBM_CPM_IIC1 0x20000000 /* IIC 1 interface */
145#define IBM_CPM_CPU 0x10000000 /* PPC405B3 clock control */
146#define IBM_CPM_AUD 0x08000000 /* Audio Decoder */
147#define IBM_CPM_EBIU 0x04000000 /* External Bus Interface Unit */
148#define IBM_CPM_SDRAM1 0x02000000 /* SDRAM 1 memory controller */
149#define IBM_CPM_DMA 0x01000000 /* DMA controller */
150#define IBM_CPM_DMA1 0x00800000 /* reserved */
151#define IBM_CPM_XPT1 0x00400000 /* reserved */
152#define IBM_CPM_XPT2 0x00200000 /* reserved */
153#define IBM_CPM_UART1 0x00100000 /* Serial 1 / Infrared */
154#define IBM_CPM_UART0 0x00080000 /* Serial 0 / 16550 */
155#define IBM_CPM_EPI 0x00040000 /* DCR Extension */
156#define IBM_CPM_SC0 0x00020000 /* Smart Card 0 */
157#define IBM_CPM_VID 0x00010000 /* reserved */
158#define IBM_CPM_SC1 0x00008000 /* Smart Card 1 */
159#define IBM_CPM_USBSDRA 0x00004000 /* SDRAM 0 memory controller */
160#define IBM_CPM_XPT0 0x00002000 /* Transport - 54 Mhz */
161#define IBM_CPM_CBS 0x00001000 /* Cross Bar Switch */
162#define IBM_CPM_GPT 0x00000800 /* GPTPWM */
163#define IBM_CPM_GPIO0 0x00000400 /* General Purpose IO 0 */
164#define IBM_CPM_DENC 0x00000200 /* Digital video Encoder */
165#define IBM_CPM_TMRCLK 0x00000100 /* CPU timers */
166#define IBM_CPM_XPT27 0x00000080 /* Transport - 27 Mhz */
167#define IBM_CPM_UIC 0x00000040 /* Universal Interrupt Controller */
168#define IBM_CPM_SSP 0x00000010 /* Modem Serial Interface (SSP) */
169#define IBM_CPM_UART2 0x00000008 /* Serial Control Port */
170#define IBM_CPM_DDIO 0x00000004 /* Descrambler */
171#define IBM_CPM_VID2 0x00000002 /* Video Decoder clock domain 2 */
172
173#define DFLT_IBM4xx_PM ~(IBM_CPM_CPU | IBM_CPM_EBIU | IBM_CPM_SDRAM1 \
174 | IBM_CPM_DMA | IBM_CPM_DMA1 | IBM_CPM_CBS \
175 | IBM_CPM_USBSDRA | IBM_CPM_XPT0 | IBM_CPM_TMRCLK \
176 | IBM_CPM_XPT27 | IBM_CPM_UIC )
177
178#define DCRN_BEAR (DCRN_BE_BASE + 0x0) /* Bus Error Address Register */
179#define DCRN_BESR (DCRN_BE_BASE + 0x1) /* Bus Error Syndrome Register */
180/* DCRN_BESR */
181#define BESR_DSES 0x80000000 /* Data-Side Error Status */
182#define BESR_DMES 0x40000000 /* DMA Error Status */
183#define BESR_RWS 0x20000000 /* Read/Write Status */
184#define BESR_ETMASK 0x1C000000 /* Error Type */
185#define ET_PROT 0
186#define ET_PARITY 1
187#define ET_NCFG 2
188#define ET_BUSERR 4
189#define ET_BUSTO 6
190
191#define CHR1_CETE 0x00800000 /* CPU external timer enable */
192#define CHR1_PCIPW 0x00008000 /* PCI Int enable/Peripheral Write enable */
193
194#define DCRN_CICCR (DCRN_CIC_BASE + 0x0) /* CIC Control Register */
195#define DCRN_DMAS1 (DCRN_CIC_BASE + 0x1) /* DMA Select1 Register */
196#define DCRN_DMAS2 (DCRN_CIC_BASE + 0x2) /* DMA Select2 Register */
197#define DCRN_CICVCR (DCRN_CIC_BASE + 0x3) /* CIC Video COntro Register */
198#define DCRN_CICSEL3 (DCRN_CIC_BASE + 0x5) /* CIC Select 3 Register */
199#define DCRN_SGPO (DCRN_CIC_BASE + 0x6) /* CIC GPIO Output Register */
200#define DCRN_SGPOD (DCRN_CIC_BASE + 0x7) /* CIC GPIO OD Register */
201#define DCRN_SGPTC (DCRN_CIC_BASE + 0x8) /* CIC GPIO Tristate Ctrl Reg */
202#define DCRN_SGPI (DCRN_CIC_BASE + 0x9) /* CIC GPIO Input Reg */
203
204#define DCRN_DCRXICR (DCRN_DCRX_BASE + 0x0) /* Internal Control Register */
205#define DCRN_DCRXISR (DCRN_DCRX_BASE + 0x1) /* Internal Status Register */
206#define DCRN_DCRXECR (DCRN_DCRX_BASE + 0x2) /* External Control Register */
207#define DCRN_DCRXESR (DCRN_DCRX_BASE + 0x3) /* External Status Register */
208#define DCRN_DCRXTAR (DCRN_DCRX_BASE + 0x4) /* Target Address Register */
209#define DCRN_DCRXTDR (DCRN_DCRX_BASE + 0x5) /* Target Data Register */
210#define DCRN_DCRXIGR (DCRN_DCRX_BASE + 0x6) /* Interrupt Generation Register */
211#define DCRN_DCRXBCR (DCRN_DCRX_BASE + 0x7) /* Line Buffer Control Register */
212
213#define DCRN_BRCRH0 (DCRN_EBIMC_BASE + 0x0) /* Bus Region Config High 0 */
214#define DCRN_BRCRH1 (DCRN_EBIMC_BASE + 0x1) /* Bus Region Config High 1 */
215#define DCRN_BRCRH2 (DCRN_EBIMC_BASE + 0x2) /* Bus Region Config High 2 */
216#define DCRN_BRCRH3 (DCRN_EBIMC_BASE + 0x3) /* Bus Region Config High 3 */
217#define DCRN_BRCRH4 (DCRN_EBIMC_BASE + 0x4) /* Bus Region Config High 4 */
218#define DCRN_BRCRH5 (DCRN_EBIMC_BASE + 0x5) /* Bus Region Config High 5 */
219#define DCRN_BRCRH6 (DCRN_EBIMC_BASE + 0x6) /* Bus Region Config High 6 */
220#define DCRN_BRCRH7 (DCRN_EBIMC_BASE + 0x7) /* Bus Region Config High 7 */
221#define DCRN_BRCR0 (DCRN_EBIMC_BASE + 0x10) /* BRC 0 */
222#define DCRN_BRCR1 (DCRN_EBIMC_BASE + 0x11) /* BRC 1 */
223#define DCRN_BRCR2 (DCRN_EBIMC_BASE + 0x12) /* BRC 2 */
224#define DCRN_BRCR3 (DCRN_EBIMC_BASE + 0x13) /* BRC 3 */
225#define DCRN_BRCR4 (DCRN_EBIMC_BASE + 0x14) /* BRC 4 */
226#define DCRN_BRCR5 (DCRN_EBIMC_BASE + 0x15) /* BRC 5 */
227#define DCRN_BRCR6 (DCRN_EBIMC_BASE + 0x16) /* BRC 6 */
228#define DCRN_BRCR7 (DCRN_EBIMC_BASE + 0x17) /* BRC 7 */
229#define DCRN_BEAR0 (DCRN_EBIMC_BASE + 0x20) /* Bus Error Address Register */
230#define DCRN_BESR0 (DCRN_EBIMC_BASE + 0x21) /* Bus Error Status Register */
231#define DCRN_BIUCR (DCRN_EBIMC_BASE + 0x2A) /* Bus Interfac Unit Ctrl Reg */
232
233#include <asm/ibm405.h>
234
235#endif /* __ASM_IBMSTB4_H__ */
236#endif /* __KERNEL__ */